# **High Efficiency Synchronous Buck PWM Controller** # **General Description** The RT8128A/C PWM controller provides high efficiency, excellent transient response, and high DC output accuracy needed for CPU core, I/O, and chipset RAM supplies in notebook computers. Richtek Mach Response<sup>TM</sup> technology is specifically designed for providing 100ns "instant-on" response to load transients while maintaining a relatively constant switching frequency. The RT8128A/C achieves high efficiency at a reduced cost by eliminating the current sense resistor found in traditional current mode PWMs. Efficiency is further enhanced by its ability to drive very large synchronous rectifier MOSFETs. The Buck conversion allows this device to directly step down high voltage batteries at the highest possible efficiency. The RT8128A/C is designed for CPU core, chipset, DRAM, or other low voltage supplies as low as 0.6V. ## **Features** - Richtek Mach Response<sup>TM</sup> Technology - VCC Input Range: 4.5V to 13.2V VOUT Operating Range: 0.6V to 5V - Power Stage Input Range : 2.5V to 24V - Shutdown Current <10μA - Operating Frequency : Fixed 300kHz - Diode Emulation Mode (RT8128A) - VIN Detection - Pinless LGATE Over-Current Setting (LGOCS) - Power Good Indication - Embedded Bootstrap Switch - Current Limit with Low-Side Current Sense Scheme - 1% High Accuracy Internal V<sub>REF</sub> = 0.6V - Enable Function - OVP/UVP/OTP/Pre-OVP/OCP - RoHS Compliant and Halogen Free ## **Applications** - Chipset/RAM Supply as Low as 0.6V - Generic DC/DC Power Regulator ## **Simplified Application Circuit** ## **Ordering Information** RT8128A/C□□ Package Type SP: SOP-8 (Exposed Pad-Option 1) Lead Plating System G: Green (Halogen Free and Pb Free) A: Diode Emulation Mode C: FCCM Note: Richtek products are: - ▶ RoHS compliant and compatible with the current requirements of IPC/JEDEC J-STD-020. - ▶ Suitable for use in SnPb or Pb-free soldering processes. # **Marking Information** RT8128x **GSPYMDNN** RT8128xGSP: Product Number x:AorC YMDNN: Date Code # **Pin Configurations** (TOP VIEW) SOP-8 (Exposed Pad) # **Functional Pin Description** | Pin No. | Pin Name | Pin Function | |-----------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | воот | Bootstrap Supply for High-Side Gate Driver. Connect a capacitor between the BOOT and PHASE pins. | | 2 | UGATE | Gate Drive Output for the High-Side External MOSFET. | | 3 | PGOOD | Open-Drain Power Good Indicator. High impedance indicates power is good. | | 4 | LGATE/OCSET | Gate Drive Output for the Low-Side External MOSFET. This pin is also used to set the OCP threshold. Please refer the application information. | | 5 | VCC | Control Voltage Input. It supports the power for the PWM controller, the low-side driver and the bootstrap circuit for high-side driver. Bypass to GND with a $4.7\mu F$ ceramic capacitor. | | 6 | FB | Feedback Voltage Input. Connect FB and GND to a resistive voltage divider to set the output voltage level. The internal reference voltage is 0.6V typically. | | 7 | EN | Active-High Enable Control Input. Pull low to GND to disable the PWM controller. | | 8 | PHASE | Return Path of High-Side Gate Driver. Connect this pin to external MOSFETs and inductor. It behaves as the current sense comparator input for low-side MOSFET R <sub>DS(ON)</sub> sensing and reference voltage for on-time generation. | | 9 (Exposed pad) | GND | Ground. Connect this pin directly to the low-side MOSFET source and ground plane with the lowest impedance. The exposed pad must be soldered to a large PCB and connected to GND for maximum power dissipation. | www.richtek.com ## **Function Block Diagram** ## **Operation** The controller with the Mach Response<sup>TM</sup> technology is suitable for low external component count configuration with appropriate amount of Equivalent Series Resistance (ESR) capacitor(s) at the output. The output ripple valley voltage is monitored at a feedback point voltage. Refer to the function block diagrams of the RT8128A/C, the synchronous high-side MOSFET is turned on at the beginning of each cycle. After the internal one-shot timer expires, the MOSFET is turned off. The pulse width of this one-shot is determined by the converter's input and output voltages to keep the frequency fairly constant over the entire input voltage range. Another one-shot sets a minimum off-time (400ns typ.). The on-time one-shot comparator has two inputs. One input looks at the output voltage, while the other input samples the input voltage and converts it to a current. This input voltage proportional current is used to charge an internal on-time capacitor. The on-time is the time required for the voltage on this capacitor to charge from zero volt to VOUT, thereby making the on-time of the high-side switch directly proportional to the output voltage and inversely proportional to the input voltage. The implementation results in a nearly constant switching frequency without the need of a clock generator. | Absolute | <b>Maximum</b> | Ratings | (Note 1) | |----------|----------------|---------|----------| |----------|----------------|---------|----------| | • VCC to GND | -0.3V to 16V | |-----------------------------------------------------------------------------|-----------------------------------| | • FB, EN to GND | -0.3V to 6.5V | | BOOT to PHASE | -0.3V to 16V | | PHASE to GND | | | DC | -0.3V to 28V | | <40ns | -8V to 30V | | UGATE to PHASE | | | DC | $-0.3V$ to $(V_{BOOT} + 0.3V)$ | | <40ns | $-5V$ to $(V_{BOOT} + 5V)$ | | LGATE to GND | | | DC | -0.3V to (V <sub>CC</sub> + 0.3V) | | <40ns | $-5V$ to $(V_{CC} + 5V)$ | | <ul> <li>Power Dissipation, P<sub>D</sub> @ T<sub>A</sub> = 25°C</li> </ul> | | | SOP-8 (Exposed Pad) | 3.26W | | Package Thermal Resistance (Note2) | | | SOP-8 (Exposed Pad), $\theta_{JA}$ | 30.6°C/W | | SOP-8 (Exposed Pad), $\theta_{JC}$ | | | Lead Temperature (Soldering, 10 sec.) | | | Junction Temperature | | | Storage Temperature Range | –65°C to 150°C | | ESD Susceptibility (Note 3) | | | HBM (Human Body Model) | 2kV | | Becommended Operating Conditions (4) | | | Recommended Operating Conditions (Note 4) | | | Input Voltage, VIN | 2.5V to 24V | # Electrical Characteristics (T<sub>A</sub> = 25°C, unless otherwise specified) | Parameter | Symbol | Test Conditions | Min | Тур | Max | Unit | | |------------------------------------------|-----------------|----------------------------------------------------------------|-----|-----|------|------|--| | PWM Controller | | | | | | | | | V <sub>CC</sub> POR Threshold | | Rising Edge, Hysteresis = 120mV, PWM disabled below this level | 3.8 | 4 | 4.2 | V | | | V <sub>CC</sub> Quiescent Supply Current | IQ | FB forced above the Regulation Point, V <sub>EN</sub> = 5V | | 0.5 | 1.25 | mA | | | V <sub>CC</sub> Shutdown Current | Ishdn | V <sub>CC</sub> Current, V <sub>EN</sub> = 0V | | | 10 | μΑ | | | Feedback Threshold (Note 5) | V <sub>FB</sub> | V <sub>CC</sub> = 4.5V to 13.2V | 588 | 594 | 600 | mV | | | Output Voltage Range | Vout | | 0.6 | | 5 | V | | | Switching Frequency | fosc | (Note 6) | 270 | 300 | 330 | kHz | | | Minimum Off-Time | | | 200 | | | ns | | • Supply Voltage, VCC ------ 4.5V to 13.2V • Junction Temperature Range ------ -40°C to 125°C | Parameter Syr | | Symbol | Test Conditions | | Тур | Max | Unit | | |------------------------------------------------------|------------|-----------------|-------------------------------------------------------------------------|-----|------|-----|------|--| | Current Sensi | ng | | | | | | | | | IOCSET | | | | 45 | 50 | 55 | μΑ | | | Zero Crossing | Threshold | | | -6 | | 8 | mV | | | Soft-Start Time | ! | T <sub>SS</sub> | | | 3 | - | ms | | | Protection Fu | nction | | | | | | | | | Current Limit T<br>Offset | hreshold | | | -20 | | 20 | mV | | | Current Limit T<br>Setting Range | hreshold | | | 50 | | 400 | mV | | | UV Threshold | | | UVP Detect, FB Falling Edge | 60 | | 75 | % | | | OVP Threshold | d | | OVP Detect, FB Rising Edge | 120 | 125 | 130 | % | | | Thermal Shutd | own | | | | 140 | | °C | | | Driver On-Res | sistance | | | | | | | | | UGATE Driver Source | | RUGATEsr | V <sub>BOOT</sub> – V <sub>PHASE</sub> = 12V,<br>Source Current = 100mA | | 1.5 | 3 | Ω | | | UGATE Driver | Sink | RUGATEsk | VUGATE - VPHASE = 0.1V, ISNK = 50mA | | 2.25 | 4 | Ω | | | LGATE Driver | Source | RLGATEsr | V <sub>CC</sub> = 12V, Source Current = 100mA | | 1.5 | 3 | Ω | | | LGATE Driver | Sink | RLGATEsk | V <sub>LGATE</sub> , I <sub>SNK</sub> = 50mA | | 1 | 2 | Ω | | | Dead Time | | | LGATE Rising (VPHASE = 1.5V) | | 30 | | ns | | | Dead Time | | | UGATE Rising | | 30 | | ns | | | Internal Boost Charging<br>Switch On-Resistance | | | VCC to BOOT, 10mA | | | 80 | Ω | | | EN Threshold | | | | | | | | | | EN Threshold | Logic-High | VIH | | | | 2.4 | V | | | ENTITIESTICIO | Logic-Low | V <sub>IL</sub> | | 0.4 | | | V | | | EN Current | | | High State, forced to 5V | | | 10 | μΑ | | | PGOOD (Upper Side Threshold Decided by OV threshold) | | | | | | | | | | PGOOD Blank | ing Time | | PGOOD Rising Edge from VIN Detect | | | 10 | ms | | | Output Low Vo | Itage | | Isink = 4mA | | | 0.3 | V | | | Leakage Current | | | High State, Forced to 5V | | | 1 | μΑ | | - **Note 1.** Stresses beyond those listed "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions may affect device reliability. - Note 2. $\theta_{JA}$ is measured at $T_A = 25^{\circ}C$ on a high effective thermal conductivity four-layer test board per JEDEC 51-7. $\theta_{JC}$ is measured at the exposed pad of the package. - Note 3. Devices are ESD sensitive. Handling precaution is recommended. - Note 4. The device is not guaranteed to function outside its operating conditions. - Note 5. The reference voltage shift -6mV from 0.6V for offset canceling under feedback valley control. - Note 6. No production tested. Test condition $V_{IN} = 12V$ , $V_{OUT} = 1.5V$ , $I_{OUT} = 10A$ using application circuit. # **Typical Application Circuit** # **Typical Operating Characteristics** ## **Applications Information** The RT8128A/C PWM controller provides high efficiency, excellent transient response, and high DC output accuracy needed for CPU core, I/O, and chipset RAM supplies in notebook computers. Richtek Mach Response<sup>TM</sup> technology is specifically designed for providing 100ns "instant-on" response to load steps while maintaining a relatively constant operating frequency and inductor operating point over a wide range of input voltages. The topology solves the poor load transient response timing problems of fixed frequency current mode PWMs and avoids the problems caused by widely varying switching frequencies in conventional constant on-time and constant off-time PWM schemes. The PSR PWM modulator is specifically designed to have better noise immunity for such a single output application. ## Supply Voltage and Power-On Reset (POR) The input voltage range for VCC is from 4.5V to 13.2V with respect to GND. An internal linear regulator regulates the supply voltage for internal control logic circuit. A minimum 0.1µF ceramic capacitor is recommended to bypass the supply voltage. Place the bypassing capacitor near the IC. VCC also supplies the integrated MOSFET drivers. A bootstrap diode is embedded to facilitate PCB design and reduce the total BOM cost. No external Schottky diode is required in real applications. The Power-On Reset (POR) circuit monitors the supply voltage at the VCC pin. If VCC exceeds the POR rising threshold voltage (4V typ.), the controller resets and prepares the PWM for operation. If VCC falls below the POR falling threshold during normal operation, all MOSFETs stop switching. The POR rising and falling threshold has a hysteresis (0.12V typ.) to prevent unintentional noise based reset. ### **VIN Detection** Once VCC exceeds its Power-On Reset (POR) rising threshold voltage, UGATE will output continuous pulses, and LGATE will be forced low for converter input voltage VIN detection. If the voltage pulses at the PHASE pin are greater than 2V when UGATE is turned off more than 3 cycles, VIN is recognized as ready. Then, the controller will initiate soft-start operation. ### **Internal Soft-Start** The RT8128A/C provides an internal soft-start function. The soft-start function is used to prevent large inrush current and output voltage overshoot while the converter is being powered-up. The soft-start function automatically begins once the chip is enabled. An internal current source charges the internal soft-start capacitor such that the internal soft-start voltage ramps up uniformly. The FB voltage will track the internal soft-start voltage during the soft-start interval. Therefore, the PWM pulse width increases gradually to limit the input current. After the internal soft-start voltage exceeds the reference voltage, the FB voltage no longer tracks the soft-start voltage but rather follows the reference voltage. Therefore, the duty cycle of the UGATE signal as well as the input current at power up are limited. #### **Over-Current Protection** The RT8128A/C provides lossless over-current protection by detecting the voltage drop across the low-side MOSFET when it is turned on. The over-current threshold is set by an external resistor, Rocset, at LGATE. During the initial stage when LGATE is turned on, the RT8128A/ C samples and holds the phase voltage. The sample and hold voltage represents the valley inductor current and is compared to the OCP threshold. If the sensed phase voltage is lower than the OCP threshold, OCP will be triggered. When OCP is triggered, LGATE will turn on to prevent inductor current increasing until the OCP condition is released. ### LGATE Over-Current Setting (LGOCS) Over-current threshold is externally programmed by adding a resistor (R<sub>OCSET</sub>) between LGATE and GND. Once VCC exceeds the POR threshold, an internal current source I<sub>OCSET</sub> flows through R<sub>OCSET</sub>. For maintaining the OCP threshold accuracy while temperature Variation, the current source (I<sub>OCSET</sub>) has an approximately 6500ppm/ °C temperature slope to compensate the dependency of R<sub>DS(ON)</sub> of MOSFET. The voltage across R<sub>OCSET</sub> is stored as the over current protection threshold Vocset. After that, the current source is switched off. Rocset can be determined using the following equation: $$ROCSET = \frac{I_{VALLEY} \times R_{LGDS(ON)}}{I_{OCSET}}$$ where $I_{VALLEY}$ represents the desired inductor OCP trip current (valley inductor current). If $R_{OCSET}$ is not present, there is no current path for $I_{OCSET}$ to build the OCP threshold. In this situation, the OCP threshold is internally preset to 50mV (typ.). #### **Pre-OVP Function** The RT8128A/C provides pre-OVP function to prevent output over voltage before chip enable. When EN signal is low, the pre-OVP circuit senses the PHASE voltage. Once the PHASE voltage exceeds 0.2V, LGATE will deliver 10% duty pulse to discharge the output voltage for protecting the load. Pre-OVP protection is not latch mode. Once the PHASE voltage is less than 0.2V, LGATE will terminate the discharge pulse immediately. ## **Over-Voltage Protection (OVP)** The output voltage is scaled by the divider resistors and fed back to the FB pin. The voltage on the FB pin will be compared to the internal reference voltage V<sub>REF</sub> for voltage related protection functions, including over-voltage protection and under-voltage protection. If the FB voltage is higher than the OVP threshold during operation, OVP will be triggered. When OVP is triggered, UGATE will go low and LGATE will go high to discharge the output capacitor. Once OVP is triggered, controller will be latched unless VCC POR is detected again. ## **Under-Voltage Protection (UVP)** The voltage on the FB pin is monitored for under-voltage protection. Controller begins detecting UVP after soft-start finish. If the FB voltage is lower than the UVP threshold during normal operation, UVP will be triggered. When the UVP is triggered, both UGATE and LGATE will go low and latched. ## **Output Voltage Setting** The RT8128A/C allows the output voltage of the DC/DC converter to be adjusted from 0.6V to 5V via an external resistive divider. It will try to maintain the feedback pin at internal reference voltage (0.6V). Figure 1. Output Voltage Setting Figure 2. Output Voltage Waveform According to the resistor divider network above, the output voltage is set as: $$V_{OUT} = \left[V_{FB} \times \left(1 + \frac{R_{FB1}}{R_{FB2}}\right)\right] + \frac{\Delta V_{OUT}}{2}$$ Note that the reference voltage at DEM is exceeds than CCM 1%. ### **MOSFET Drivers** The RT8128A/C integrates high current gate drivers for the two N-MOSFETs to obtain high efficiency power conversion in synchronous Buck topology. A dead time is used to prevent crossover conduction for the high-side and low-side MOSFETs. Because both gate signals are off during dead time, the inductor current freewheels through the body diode of the low-side MOSFET. The freewheeling current and the forward voltage of the body diode contribute to power loss. The RT8128A/C employs constant dead time control scheme to ensure safe operation without sacrificing efficiency. Furthermore, elaborate logic circuit is implemented to prevent cross conduction. For high output current applications, two or more power MOSFETs are usually paralleled to reduce R<sub>DS(ON)</sub>. The gate driver needs to provide more current to switch on/off these paralleled MOSFETs. Gate driver with lower source/ sink current capability results in longer rising/falling time in gate signals, and therefore higher switching loss. The RT8128A/C embeds high current gate drivers to obtain high efficiency power conversion. The embedded drivers contribute to the majority of the power dissipation of the controller. Therefore, SOP-8 (Exposed Pad) package is chosen for its power dissipation rating. If no gate resistor is used, the power dissipation of the controller can be approximately calculated using the following equation: $$P_{DRIVER} = f_{SW} \times (Q_G \times V_{BOOT} + Q_G Low SIDE \times V_{DRIVER} Low SIDE)$$ where V<sub>BOOT</sub> represents the voltage across the bootstrap capacitor and f<sub>SW</sub> is the switching frequency. It is important to ensure the package can dissipate the switching loss and have enough room for safe operation. ### **Inductor Selection** The inductor plays an important role in step-down converters because it stores the energy from the input power rail and then releases the energy to the load. From the viewpoint of efficiency, the DC Resistance (DCR) of the inductor should be as small as possible to minimize the conduction loss. In addition, the inductor covers a significant proportion of the board space, so its size is also important. Low profile inductors can save board space especially when the height has a limitation. However, low DCR and low profile inductors are usually not cost effective. Additionally, larger inductance results in lower ripple current, which translates into the lower power loss. The inductor current rising time increases with inductance value. This means the transient response will be slower. Therefore, the inductor design is a trade-off among performance, size and cost. In general, inductance is chosen such that the ripple current ranges between 20% to 40% of the full load current. The inductance can be calculated using the following equation: $$L_{(MIN)} = \frac{V_{IN} - V_{OUT}}{f_{SW} \times k \times I_{OUT\_Full\ Load}} \times \frac{V_{OUT}}{V_{IN}}$$ where k is the ratio between inductor ripple current and rated output current. ## **Input Capacitor Selection** Voltage rating and current rating are the key parameters when selecting an input capacitor. Conservatively speaking, an input capacitor should have a voltage rating 1.5 times greater than the maximum input voltage to be considered a safe design. The input capacitor is used to supply the input RMS current, which can be approximately calculated using the following equation: $$I_{RMS} = I_{OUT} \times \sqrt{\frac{V_{OUT}}{V_{IN}} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right)}$$ The next step is to select a proper capacitor for the RMS current rating. Using more than one capacitor with low Equivalent Series Resistance (ESR) in parallel to form a capacitor bank is a good design. Placing a ceramic capacitor close to the Drain of the high-side MOSFET can also be helpful in reducing the input voltage ripple at heavy load. ## **Output Capacitor Selection** The output filter capacitor must have low enough ESR to meet output ripple and load-transient requirements, yet have high enough ESR to satisfy stability requirements. Also, the capacitance must be high enough to absorb the inductor energy going from a full-load to no-load condition without tripping the OVP circuit. For CPU core voltage converters and other applications where the output is subject to violent load transients, the output capacitor's size depends on how much ESR is needed to prevent the output from dipping too low under a load transient. Ignoring the sag due to finite capacitance: $$ESR \leq \frac{V_{P-P}}{I_{LOAD(MAX)}}$$ In non-CPU applications, the output capacitor's size depends on how much ESR is needed to maintain an acceptable level of output voltage ripple: $$ESR \le \frac{V_{P-P}}{L_{IR} x I_{LOAD(MAX)}}$$ where V<sub>P-P</sub> is the peak-to-peak output voltage ripple. Organic semiconductor capacitor(s) or specialty polymer capacitor(s) are recommended. For low input-to-output voltage differentials (V<sub>IN</sub> / V<sub>OUT</sub> < 2), additional output capacitance is required to maintain stability and good efficiency in ultrasonic mode. The amount of overshoot due to stored inductor energy can be calculated as: $$V_{SOAR} = \frac{(I_{PEAK})^2 \times L}{2 \times C_{OUT} \times V_{OUT}}$$ where I<sub>PEAK</sub> is the peak inductor current. ## **Output Capacitor Stability** Stability is determined by the value of the ESR zero relative to the switching frequency. The point of instability is given by the following equation: $$f_{ESR} = \frac{1}{2 \ x \ \pi \ x \ ESR \ x \ C_{OUT}} \leq \frac{f_{SW}}{4}$$ Do not put high value ceramic capacitors directly across the outputs without taking precautions to ensure stability. Large ceramic capacitors can have a high ESR zero frequency and cause erratic, unstable operation. However, it is easy to add enough series resistance by placing the capacitors a couple of inches downstream from the inductor and connecting V<sub>OUT</sub> or the FB voltage-divider close to the inductor. Unstable operation manifests itself in two related and distinctly different ways: double-pulsing and feedback loop instability. Double-pulsing occurs due to noise on the output or because the ESR is so low that there is not enough voltage ramp in the output voltage signal. This "fools" the error comparator into triggering a new cycle immediately after the 400ns minimum off-time period has expired. Double pulsing is more annoying than harmful, resulting in nothing worse than increased output ripple. However, it may indicate the possible presence of loop instability, which is caused by insufficient ESR. Loop instability can result in oscillations at the output in the form of line or load perturbations, which can trip the over-voltage protection latch or cause the output voltage to fall below the tolerance limit. The easiest method for checking stability is to apply a very fast zero-to-max load transient and carefully observe the output-voltage-ripple envelope for overshoot and ringing. It helps to simultaneously monitor the inductor current with an AC current probe. Do not allow more than one cycle of ringing after the initial step-response under- or over-shoot. ### **MOSFET Selection** The majority of power loss in the step-down power conversion is due to the loss in the power MOSFETs. For low voltage high current applications, the duty cycle of the high-side MOSFET is small. Therefore, the switching loss of the high-side MOSFET is of concern. Power MOSFETs with lower total gate charge are preferred in such kind of application. However, the small duty cycle means the low-side MOSFET is on for most of the switching cycle. Therefore, the conduction loss tends to dominate the total power loss of the converter. To improve the overall efficiency, MOSFETs with low R<sub>DS(ON)</sub> are preferred in the circuit design. In some cases, more than one MOSFET are connected in parallel to further decrease the on-state resistance. However, this depends on the low-side MOSFET driver capability and the budget. #### **Thermal Considerations** For continuous operation, do not exceed absolute maximum junction temperature. The maximum power dissipation depends on the thermal resistance of the IC package, PCB layout, rate of surrounding airflow, and difference between junction and ambient temperature. The maximum power dissipation can be calculated by the following formula: $$P_{D(MAX)} = (T_{J(MAX)} - T_A) / \theta_{JA}$$ where $T_{J(MAX)}$ is the maximum junction temperature, $T_A$ is the ambient temperature, and $\theta_{JA}$ is the junction to ambient thermal resistance. For recommended operating condition specifications, the maximum junction temperature is 125°C. The junction to ambient thermal resistance, $\theta_{JA}$ , is layout dependent. For SOP-8 (Exposed Pad) package, the thermal resistance, $\theta_{JA}$ , is 30.6°C/W on the standard JEDEC 51-7 four-layers thermal test board. The maximum power dissipation at $T_A = 25$ °C can be calculated by the following formula: $P_{D(MAX)} = (125^{\circ}C - 25^{\circ}C) / (30.6^{\circ}C/W) = 3.26W$ for SOP-8 (Exposed Pad) package The maximum power dissipation depends on the operating ambient temperature for fixed $T_{J(MAX)}$ and thermal resistance, $\theta_{JA}$ . The derating curve in Figure 3 allows the designer to see the effect of rising ambient temperature on the maximum power dissipation. Figure 3. Derating Curve of Maximum Power Dissipation ## **Layout Considerations** PCB layout is critical to high current high-frequency switching converter designs. A good layout can help the controller to function properly and achieve expected performance. On the other hand, PCB without a careful layout can radiate excessive noise, having more power loss and even malfunction in the controller. In order to avoid the above condition, the general guidelines can be followed in PCB layout. - Power stage components should be placed first. Place the input bulk capacitors close to the high-side power MOSFETs, and then locate the output inductor and finally the output capacitors. - Placing the ceramic capacitor close to the Drain of the high-side MOSFET. This can reduce the input voltage drop when high-side MOSFET is turned on. If more than one MOSFET is paralleled, each should have its own individual ceramic capacitor. - Keep the high current loops as short as possible. During high speed switching, the current transition between MOSFETs usually causes di/dt voltage spike due to the parasitic components on PCB trace. Therefore, making the trace length between power MOSFETs and inductors wide and short can reduce the voltage spike and EMI. - Make MOSFET gate driver path as short as possible. Since the gate driver uses narrow-width high current pulses to switch on/off power MOSFET, the driver path must be short to reduce the trace inductance. This is especially important for low-side MOSFET, because this can reduce the possibility of shoot-through. - Providing enough copper area around power MOSFETs to help heat dissipation. Using thick copper also reduces the trace resistance and inductance to have better performance. - The output capacitors should be placed close to the load. This can minimize the trace parasitic components and improve transient response. - All small signal components should be located close to the controller. The small signal components include the feedback voltage divider resistors, function setting components and high frequency bypass capacitors. The feedback voltage divider resistor must be placed close to FB pin, because the FB pin is inherently noisesensitive. - Voltage feedback path must be away from switching nodes. The noisy switching node is, for example, the interconnection among high-side MOSFET, low-side MOSFET and inductor. Feedback path must be away from this kind of noisy node to avoid noise pick-up. - ▶ A multi layer PCB design is recommended. Make use of one single layer as the ground and have separate layers for power rail or signal is suitable for PCB design. ## **Outline Dimension** | Symbol | | Dimensions I | n Millimeters | Dimensions In Inches | | | |----------|---|--------------|-----------------|----------------------|-------|--| | | | Min | Max | Min | Max | | | А | | 4.801 | 5.004 | 0.189 | 0.197 | | | В | | 3.810 | 4.000 | 0.150 | 0.157 | | | С | | 1.346 | 1.753 | 0.053 | 0.069 | | | D | | 0.330 | 0.510 | 0.013 | 0.020 | | | F | | 1.194 | 1.194 1.346 0.0 | | 0.053 | | | Н | | 0.170 | 0.254 | 0.007 | 0.010 | | | I | | 0.000 | 0.152 | 0.000 | 0.006 | | | J | | 5.791 | 6.200 | 0.228 | 0.244 | | | М | | 0.406 | 1.270 | 0.016 | 0.050 | | | Ontion 1 | Х | 2.000 | 2.300 | 0.079 | 0.091 | | | Option 1 | Υ | 2.000 | 2.300 | 0.079 | 0.091 | | | Ontion 2 | Χ | 2.100 | 2.500 | 0.083 | 0.098 | | | Option 2 | Υ | 3.000 | 3.500 | 0.118 | 0.138 | | 8-Lead SOP (Exposed Pad) Plastic Package ## **Richtek Technology Corporation** 14F, No. 8, Tai Yuen 1<sup>st</sup> Street, Chupei City Hsinchu, Taiwan, R.O.C. Tel: (8863)5526789 Richtek products are sold by description only. Richtek reserves the right to change the circuitry and/or specifications without notice at any time. Customers should obtain the latest relevant information and data sheets before placing orders and should verify that such information is current and complete. Richtek cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Richtek product. Information furnished by Richtek is believed to be accurate and reliable. However, no responsibility is assumed by Richtek or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Richtek or its subsidiaries.