# DDR2 SDRAM SORDIMM # MT9HTF6472RH - 512MB MT9HTF12872RH - 1GB ### **Features** - 200-pin, small-outline registered dual in-line memory module - Fast data transfer rates: PC2-4200, PC2-5300, or PC2-6400 - 512MB (64 Meg x 72) or 1GB (128 Meg x 72) - Supports ECC error detection and correction - $V_{DD} = V_{DDO} = 1.8V$ - $V_{DDSPD} = 3.0-3.6V$ - JEDEC-standard 1.8V I/O (SSTL 18-compatible) - Differential data strobe (DQS, DQS#) option - 4*n*-bit prefetch architecture - · Multiple internal device banks for concurrent operation - Programmable CAS latency (CL) - Posted CAS additive latency (AL) - WRITE latency = READ latency 1 <sup>t</sup>CK - Programmable burst lengths (BL): 4 or 8 - · Adjustable data-output drive strength - 64ms, 8192-cycle refresh - On-die termination (ODT) - Serial presence detect (SPD) with EEPROM - Phase-lock loop (PLL) to reduce system clock line loading - · Gold edge contacts - · Single rank - I<sup>2</sup>C temperature sensor Figure 1: 200-Pin SORDIMM (MO-274 R/C A) Module height: 30mm (1.18in) מטטט #### **Options** Marking · Operating temperature | - Commercial (0°C $\leq$ T <sub>A</sub> $\leq$ +70°C) | None | |----------------------------------------------------------------------------------------|------| | - Industrial $(-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +85^{\circ}\text{C})^1$ | I | | Package | | | <ul> <li>200-pin DIMM (lead-free)</li> </ul> | Y | Frequency/CI<sup>2</sup> | riequency/CL | | |------------------------------------------|------| | - 2.5 @ CL = 5 (DDR2-800) | -80E | | - 2.5 @ CL = 6 (DDR2-800) | -800 | | -3.0ns @ CL = 5 (DDR2-667) | -667 | | -3.75ns @ CL = 4 (DDR2-533) <sup>3</sup> | -53E | - Notes: 1. Contact Micron for industrial temperature module offerings - 2. CL = CAS (READ) latency; registered mode will add one clock cycle to CL. - 3. Not recommended for new designs. ### **Table 1: Key Timing Parameters** | Speed | Industry | | Data Ra | te (MT/s) | <sup>t</sup> RCD | <sup>t</sup> RP | <sup>t</sup> RC | | |-------|--------------|--------|---------|-----------|------------------|-----------------|-----------------|------| | Grade | Nomenclature | CL = 6 | CL = 5 | CL = 4 | CL = 3 | (ns) | (ns) | (ns) | | -80E | PC2-6400 | 800 | 800 | 533 | 400 | 12.5 | 12.5 | 55 | | -800 | PC2-6400 | 800 | 667 | 533 | 400 | 15 | 15 | 55 | | -667 | PC2-5300 | - | 667 | 553 | 400 | 15 | 15 | 55 | | -53E | PC2-4200 | _ | - | 553 | 400 | 15 | 15 | 55 | | -40E | PC2-3200 | _ | - | 400 | 400 | 15 | 15 | 55 | ## **Table 2: Addressing** | Parameter | 512MB | 1GB | |----------------------|--------------------|-------------------| | Refresh count | 8K | 8K | | Row address | 16K A[13:0] | 16K A[13:0] | | Device bank address | 4 BA[1:0] | 8 BA[2:0] | | Device configuration | 512Mb (64 Meg x 8) | 1Gb (128 Meg x 8) | | Column address | 1K A[9:0] | 1K A[9:0] | | Module rank address | 1 S0# | 1 SO# | #### Table 3: Part Numbers and Timing Parameters - 512MB Modules Base device: MT47H64M8, 1 512Mb DDR2 SDRAM | Part Number <sup>2</sup> | Module<br>Density | Configuration | Module<br>Bandwidth | Memory Clock/<br>Data Rate | Clock Cycles<br>(CL- <sup>t</sup> RCD- <sup>t</sup> RP) | |--------------------------|-------------------|---------------|---------------------|----------------------------|---------------------------------------------------------| | MT9HTF6472RH(I)Y-80E | 512MB | 64 Meg x 72 | 6.4 GB/s | 2.5ns/800 MT/s | 5-5-5 | | MT9HTF6472RH(I)Y-800 | 512MB | 64 Meg x 72 | 6.4 GB/s | 2.5ns/800 MT/s | 6-6-6 | | MT9HTF6472RH(I)Y-667 | 512MB | 64 Meg x 72 | 5.3 GB/s | 3.0ns/667 MT/s | 5-5-5 | | MT9HTF6472RH(I)Y-53E | 512MB | 64 Meg x 72 | 4.3 GB/s | 3.75ns/533 MT/s | 4-4-4 | ### **Table 4: Part Numbers and Timing Parameters – 1GB Modules** Base device: MT47H128M8, 1 1Gb DDR2 SDRAM | base devices in the transfer of the base said and | | | | | | | | | | |---------------------------------------------------|-------------------|---------------|---------------------|----------------------------|---------------------------------------------------------|--|--|--|--| | Part Number <sup>2</sup> | Module<br>Density | Configuration | Module<br>Bandwidth | Memory Clock/<br>Data Rate | Clock Cycles<br>(CL- <sup>t</sup> RCD- <sup>t</sup> RP) | | | | | | MT9HTF12872RH(I)Y-80E | 1GB | 128 Meg x 72 | 6.4 GB/s | 2.5ns/800 MT/s | 5-5-5 | | | | | | MT9HTF12872RH(I)Y-800 | 1GB | 128 Meg x 72 | 6.4 GB/s | 2.5ns/800 MT/s | 6-6-6 | | | | | | MT9HTF12872RH(I)Y-667 | 1GB | 128 Meg x 72 | 5.3 GB/s | 3.0ns/667 MT/s | 5-5-5 | | | | | | MT9HTF12872RH(I)Y-53E | 1GB | 128 Meg x 72 | 4.3 GB/s | 3.75ns/533 MT/s | 4-4-4 | | | | | Notes: 1. The data sheet for the base device can be found on Micron's Web site. 2. All part numbers end with a two-place code (not shown) that designates component and PCB revisions. Consult factory for current revision codes. Example: MT9HTF12872RHY-667<u>E1</u>. # 512MB, 1GB (x72, ECC, SR) 200-Pin DDR2 SDRAM SORDIMM Pin Assignments # **Pin Assignments** **Table 5: Pin Assignments** | | 200-Pin SORDIMM Front | | | | | | 200-Pin SORDIMM Back | | | | | | | | | |-----|-----------------------|-----|-----------------|-----|-----------------|-----|----------------------|-----|-----------------|-----------------|-----------------|-----|-----------------|-----|-----------------| | Pin | Symbol | 1 | V <sub>REF</sub> | 51 | DQ18 | 101 | $V_{DD}$ | 151 | $V_{SS}$ | 2 | V <sub>SS</sub> | 52 | V <sub>SS</sub> | 102 | A6 | 152 | $V_{SS}$ | | 3 | DQ0 | 53 | DQ19 | 103 | A5 | 153 | DQS5# | 4 | DQ4 | 54 | DQ28 | 104 | A4 | 154 | DM5 | | 5 | V <sub>SS</sub> | 55 | $V_{SS}$ | 105 | A3 | 155 | DQS5 | 6 | DQ5 | 56 | DQ29 | 106 | V <sub>DD</sub> | 156 | $V_{SS}$ | | 7 | DQ1 | 57 | DQ24 | 107 | A2 | 157 | $V_{SS}$ | 8 | V <sub>SS</sub> | 58 | V <sub>SS</sub> | 108 | A1 | 158 | DQ46 | | 9 | DQS0# | 59 | DQ25 | 109 | $V_{DD}$ | 159 | DQ42 | 10 | DM0 | 60 | DM3 | 110 | A0 | 160 | DQ47 | | 11 | DQS0 | 61 | $V_{SS}$ | 111 | A10 | 161 | DQ43 | 12 | $V_{SS}$ | 62 | V <sub>SS</sub> | 112 | BA1 | 162 | V <sub>SS</sub> | | 13 | V <sub>SS</sub> | 63 | DQS3# | 113 | BA0 | 163 | $V_{SS}$ | 14 | DQ6 | 64 | DQ30 | 114 | V <sub>DD</sub> | 164 | DQ52 | | 15 | DQ2 | 65 | DQS3 | 115 | RAS# | 165 | DQ48 | 16 | DQ7 | 66 | DQ31 | 116 | WE# | 166 | DQ53 | | 17 | DQ3 | 67 | $V_{SS}$ | 117 | $V_{DD}$ | 167 | DQ49 | 18 | V <sub>SS</sub> | 68 | V <sub>SS</sub> | 118 | S0# | 168 | V <sub>SS</sub> | | 19 | V <sub>SS</sub> | 69 | DQ26 | 119 | CAS# | 169 | $V_{SS}$ | 20 | DQ12 | 70 | CB4 | 120 | ODT0 | 170 | DM6 | | 21 | DQ8 | 71 | DQ27 | 121 | NC | 171 | DQS6# | 22 | DQ13 | 72 | CB5 | 122 | A13 | 172 | V <sub>SS</sub> | | 23 | DQ9 | 73 | V <sub>SS</sub> | 123 | $V_{DD}$ | 173 | DQS6 | 24 | V <sub>SS</sub> | 74 | V <sub>SS</sub> | 124 | V <sub>DD</sub> | 174 | DQ54 | | 25 | V <sub>SS</sub> | 75 | CB0 | 125 | NC | 175 | $V_{SS}$ | 26 | DM1 | 76 | DM8 | 126 | CK0 | 176 | DQ55 | | 27 | DQS1# | 77 | CB1 | 127 | NC | 177 | DQ50 | 28 | V <sub>SS</sub> | 78 | V <sub>SS</sub> | 128 | CK0# | 178 | V <sub>SS</sub> | | 29 | DQS1 | 79 | V <sub>SS</sub> | 129 | DQ32 | 179 | DQ51 | 30 | DQ14 | 80 | CB6 | 130 | V <sub>SS</sub> | 180 | DQ60 | | 31 | V <sub>SS</sub> | 81 | DQS8# | 131 | $V_{SS}$ | 181 | $V_{SS}$ | 32 | DQ15 | 82 | CB7 | 132 | DQ36 | 182 | DQ61 | | 33 | DQ10 | 83 | DQS8 | 133 | DQ33 | 183 | DQ56 | 34 | V <sub>SS</sub> | 84 | V <sub>SS</sub> | 134 | DQ37 | 184 | V <sub>SS</sub> | | 35 | DQ11 | 85 | V <sub>SS</sub> | 135 | DQS4# | 185 | DQ57 | 36 | DQ20 | 86 | CB2 | 136 | V <sub>SS</sub> | 186 | DM7 | | 37 | V <sub>SS</sub> | 87 | CKE0 | 137 | DQS4 | 187 | V <sub>SS</sub> | 38 | DQ21 | 88 | CB3 | 138 | DM4 | 188 | DQ62 | | 39 | DQ16 | 89 | NC | 139 | $V_{SS}$ | 189 | DQS7# | 40 | V <sub>SS</sub> | 90 | V <sub>SS</sub> | 140 | V <sub>SS</sub> | 190 | V <sub>SS</sub> | | 41 | DQ17 | 91 | EVENT# | 141 | DQ34 | 191 | DQS7 | 42 | RESET# | 92 <sup>1</sup> | NC/BA2 | 142 | DQ38 | 192 | DQ63 | | 43 | V <sub>SS</sub> | 93 | V <sub>DD</sub> | 143 | DQ35 | 193 | DQ58 | 44 | DM2 | 94 | NC | 144 | DQ39 | 194 | SDA | | 45 | DQS2# | 95 | A12 | 145 | V <sub>SS</sub> | 195 | V <sub>SS</sub> | 46 | V <sub>SS</sub> | 96 | A11 | 146 | V <sub>SS</sub> | 196 | SCL | | 47 | DQS2 | 97 | A9 | 147 | DQ40 | 197 | DQ59 | 48 | DQ22 | 98 | V <sub>DD</sub> | 148 | DQ44 | 198 | SA1 | | 49 | V <sub>SS</sub> | 99 | A7 | 149 | DQ41 | 199 | V <sub>DDSPD</sub> | 50 | DQ23 | 100 | A8 | 150 | DQ45 | 200 | SA0 | Note: 1. Pin 92 is NC for 512MB or BA2 for 1GB. # 512MB, 1GB (x72, ECC, SR) 200-Pin DDR2 SDRAM SORDIMM Pin Descriptions # **Pin Descriptions** The pin description table below is a comprehensive list of all possible pins for all DDR2 modules. All pins listed may not be supported on this module. See Pin Assignments for information specific to this module. **Table 6: Pin Descriptions** | Symbol | Туре | Description | |-----------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Ax | Input | Address inputs: Provide the row address for ACTIVE commands, and the column address and auto precharge bit (A10) for READ/WRITE commands, to select one location out of the memory array in the respective bank. A10 sampled during a PRECHARGE command determines whether the PRECHARGE applies to one bank (A10 LOW, bank selected by BAx) or all banks (A10 HIGH). The address inputs also provide the op-code during a LOAD MODE command. See the Pin Assignments Table for density-specific addressing information. | | ВАх | Input | <b>Bank address inputs:</b> Define the device bank to which an ACTIVE, READ, WRITE, or PRECHARGE command is being applied. BA define which mode register (MR0, MR1, MR2, and MR3) is loaded during the LOAD MODE command. | | CKx,<br>CK#x | Input | <b>Clock:</b> Differential clock inputs. All control, command, and address input signals are sampled on the crossing of the positive edge of CK and the negative edge of CK#. | | CKEx | Input | <b>Clock enable:</b> Enables (registered HIGH) and disables (registered LOW) internal circuitry and clocks on the DDR2 SDRAM. | | DMx, | Input | <b>Data mask (x8 devices only):</b> DM is an input mask signal for write data. Input data is masked when DM is sampled HIGH, along with that input data, during a write access. Although DM pins are input-only, DM loading is designed to match that of the DQ and DQS pins. | | ODTx | Input | <b>On-die termination:</b> Enables (registered HIGH) and disables (registered LOW) termination resistance internal to the DDR2 SDRAM. When enabled in normal operation, ODT is only applied to the following pins: DQ, DQS, DQS#, DM, and CB. The ODT input will be ignored if disabled via the LOAD MODE command. | | Par_In | Input | Parity input: Parity bit for Ax, RAS#, CAS#, and WE#. | | RAS#, CAS#, WE# | Input | <b>Command inputs:</b> RAS#, CAS#, and WE# (along with S#) define the command being entered. | | RESET# | Input | <b>Reset:</b> Asynchronously forces all registered outputs LOW when RESET# is LOW. This signal can be used during power-up to ensure that CKE is LOW and DQ are High-Z. | | S#x | Input | <b>Chip select:</b> Enables (registered LOW) and disables (registered HIGH) the command decoder. | | SAx | Input | <b>Serial address inputs:</b> Used to configure the SPD EEPROM address range on the I <sup>2</sup> C bus. | | SCL | Input | <b>Serial clock for SPD EEPROM:</b> Used to synchronize communication to and from the SPD EEPROM on the $I^2C$ bus. | | CBx | I/O | Check bits. Used for system error detection and correction. | | DQx | I/O | Data input/output: Bidirectional data bus. | | DQSx,<br>DQS#x | I/O | <b>Data strobe:</b> Travels with the DQ and is used to capture DQ at the DRAM or the controller. Output with read data; input with write data for source synchronous operation. DQS# is only used when differential data strobe mode is enabled via the LOAD MODE command. | # 512MB, 1GB (x72, ECC, SR) 200-Pin DDR2 SDRAM SORDIMM Pin Descriptions ## **Table 6: Pin Descriptions (Continued)** | Symbol | Туре | Description | |-----------------------------------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SDA | I/O | <b>Serial data:</b> Used to transfer addresses and data into and out of the SPD EEPROM on the I <sup>2</sup> C bus. | | RDQSx,<br>RDQS#x | Output | Redundant data strobe (x8 devices only): RDQS is enabled/disabled via the LOAD MODE command to the extended mode register (EMR). When RDQS is enabled, RDQS is output with read data only and is ignored during write data. When RDQS is disabled, RDQS becomes data mask (see DMx). RDQS# is only used when RDQS is enabled and differential data strobe mode is enabled. | | Err_Out# | Output<br>(open drain) | Parity error output: Parity error found on the command and address bus. | | V <sub>DD</sub> /V <sub>DDQ</sub> | Supply | <b>Power supply:</b> 1.8V $\pm$ 0.1V. The component $V_{DD}$ and $V_{DDQ}$ are connected to the module $V_{DD}$ . | | V <sub>DDSPD</sub> | Supply | SPD EEPROM power supply: 1.7–3.6V. | | V <sub>REF</sub> | Supply | Reference voltage: V <sub>DD</sub> /2. | | V <sub>SS</sub> | Supply | Ground. | | NC | _ | No connect: These pins are not connected on the module. | | NF | _ | <b>No function:</b> These pins are connected within the module, but provide no functionality. | | NU | _ | <b>Not used:</b> These pins are not used in specific module configurations/operations. | | RFU | _ | Reserved for future use. | # **Functional Block Diagram** **Figure 2: Functional Block Diagram** # 512MB, 1GB (x72, ECC, SR) 200-Pin DDR2 SDRAM SORDIMM General Description ## **General Description** DDR2 SDRAM modules are high-speed, CMOS dynamic random access memory modules that use internally configured 4 or 8-bank DDR2 SDRAM devices. DDR2 SDRAM modules use DDR architecture to achieve high-speed operation. DDR2 architecture is essentially a 4n-prefetch architecture with an interface designed to transfer two data words per clock cycle at the I/O pins. A single read or write access for the DDR2 SDRAM module effectively consists of a single 4n-bit-wide, one-clock-cycle data transfer at the internal DRAM core and eight corresponding n-bit-wide, one-half-clock-cycle data transfers at the I/O pins. DDR2 modules use two sets of differential signals: DQS, DQS# to capture data and CK and CK# to capture commands, addresses, and control signals. Differential clocks and data strobes ensure exceptional noise immunity for these signals and provide precise crossing points to capture input signals. A bidirectional data strobe (DQS, DQS#) is transmitted externally, along with data, for use in data capture at the receiver. DQS is a strobe transmitted by the DDR2 SDRAM device during READs and by the memory controller during WRITEs. DQS is edge-aligned with data for READs and center-aligned with data for WRITEs. DDR2 SDRAM modules operate from a differential clock (CK and CK#); the crossing of CK going HIGH and CK# going LOW will be referred to as the positive edge of CK. Commands (address and control signals) are registered at every positive edge of CK. Input data is registered on both edges of DQS, and output data is referenced to both edges of DQS, as well as to both edges of CK. ## **Serial Presence-Detect EEPROM Operation** DDR2 SDRAM modules incorporate serial presence-detect. The SPD data is stored in a 256-byte EEPROM. The first 128 bytes are programmed by Micron to identify the module type and various SDRAM organizations and timing parameters. The remaining 128 bytes of storage are available for use by the customer. System READ/WRITE operations between the master (system logic) and the slave EEPROM device occur via a standard $\rm I^2C$ bus using the DIMM's SCL (clock) SDA (data), and SA (address) pins. Write protect (WP) is connected to $\rm V_{SS}$ , permanently disabling hardware write protection. # **Register and PLL Operation** DDR2 SDRAM modules operate in registered mode, where the command/address input signals are latched in the registers on the rising clock edge and sent to the DDR2 SDRAM devices on the following rising clock edge (data access is delayed by one clock cycle). A phase-lock loop (PLL) on the module receives and redrives the differential clock signals (CK, CK#) to the DDR2 SDRAM devices. The registers and PLL minimize system and clock loading. PLL clock timing is defined by JEDEC specifications and ensured by use of the JEDEC clock reference board. Registered mode will add one clock cycle to CL. ## **Temperature Sensor** An on-board temperature sensor provides the ability to monitor the module temperature along with monitoring alarms. Programmable registers can be used to specify temperature events and critical boundaries. An EVENT# pin is used to signal when different conditions occur based on how the registers are defined. ## 512MB, 1GB (x72, ECC, SR) 200-Pin DDR2 SDRAM SORDIMM **Electrical Specifications** # **Electrical Specifications** Stresses greater than those listed may cause permanent damage to the module. This is a stress rating only, and functional operation of the module at these or any other conditions outside those indicated in the device data sheet are not implied. Exposure to absolute maximum rating conditions for extended periods may adversely affect reliability. **Table 7: Absolute Maximum Ratings** | Symbol | Parameter | | Min | Max | Units | |------------------------------------|----------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|------------|-----|-------| | $V_{DD}$ | $V_{DD}$ supply voltage relative to $V_{SS}$ | | -0.5 | 2.3 | V | | V <sub>IN</sub> , V <sub>OUT</sub> | Voltage on any pin relative to V <sub>SS</sub> | | -0.5 | 2.3 | V | | l <sub>l</sub> | Input leakage current; Any input $0V \le V_{IN} \le V_{DD}$ ; $V_{REF}$ input $0V \le V_{IN} \le 0.95V$ ; (All other | Address inputs, RAS#, CAS#,<br>WE#, S#, CKE, ODT, BA | <b>-</b> 5 | 5 | μА | | | pins not under test = 0V) | CK0, CK0# | -250 | 250 | | | | | DM | <b>-</b> 5 | 5 | | | I <sub>OZ</sub> | Output leakage current; $0V \le V_{OUT} \le V_{DDQ}$ ; DQ and ODT are disabled | DQ, DQS, DQS# | <b>-</b> 5 | 5 | μА | | I <sub>VREF</sub> | $V_{REF}$ leakage current; $V_{REF}$ = valid $V_{REF}$ level | | -18 | 18 | μΑ | | T <sub>A</sub> | Module ambient operating temperature | Commercial | 0 | 70 | °C | | | | Industrial | -40 | 85 | °C | | T <sub>C</sub> <sup>1</sup> | DDR2 SDRAM component operating tem- | Commercial | 0 | 85 | °C | | | perature <sup>2</sup> | Industrial | -40 | 95 | °C | - Notes: 1. The refresh rate is required to double when T<sub>C</sub> exceeds 85°C. - 2. For further information, refer to technical note TN-00-08: "Thermal Applications," available on Micron's Web site. # 512MB, 1GB (x72, ECC, SR) 200-Pin DDR2 SDRAM SORDIMM DRAM Operating Conditions # **DRAM Operating Conditions** Recommended AC operating conditions are given in the DDR2 component data sheets. Component specifications are available on Micron's Web site. Module speed grades correlate with component speed grades. #### **Table 8: Module and Component Speed Grades** DDR2 components may exceed the listed module speed grades; module may not be available in all listed speed grades | Module Speed Grade | Component Speed Grade | |--------------------|-----------------------| | -1GA | -187E | | -80E | -25E | | -800 | -25 | | -667 | -3 | | -53E | -37E | | -40E | -5E | ## **Design Considerations** #### **Simulations** Micron memory modules are designed to optimize signal integrity through carefully designed terminations, controlled board impedances, routing topologies, trace length matching, and decoupling. However, good signal integrity starts at the system level. Micron encourages designers to simulate the signal characteristics of the system's memory bus to ensure adequate signal integrity of the entire memory system. #### **Power** Operating voltages are specified at the DRAM, not at the edge connector of the module. Designers must account for any system voltage drops at anticipated power levels to ensure the required supply voltage is maintained. # 512MB, 1GB (x72, ECC, SR) 200-Pin DDR2 SDRAM SORDIMM I<sub>DD</sub> Specifications # **I<sub>DD</sub> Specifications** ## Table 9: DDR2 I<sub>DD</sub> Specifications and Conditions – 512MB Values shown for MT47H64M8 DDR2 SDRAM only and are computed from values specified in the 512Mb (64 Meg x 8) component data sheet | Parameter Parameter | | Symbol | -80E/-<br>800 | -667 | -53E | Units | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|--------------------|---------------|------|------|-------| | <b>Operating one bank active-precharge current:</b> ${}^{t}CK = {}^{t}CK (I_{D}), {}^{t}RAS = {}^{t}RAS MIN (I_{DD}); CKE is HIGH, S# is HIGH between valaddress bus inputs are switching; Data bus inputs are switching$ | I <sub>DD0</sub> | 900 | 810 | 720 | mA | | | Operating one bank active-read-precharge current: $I_{OUT} = CL (I_{DD})$ , $AL = 0$ ; ${}^tCK = {}^tCK (I_{DD})$ , ${}^tRC = {}^tRC (I_{DD})$ , ${}^tRAS = {}^tRAS MI {}^tRCD (I_{DD})$ ; CKE is HIGH, S# is HIGH between valid commands; Active puts are switching; Data pattern is same as $I_{DD4W}$ | I <sub>DD1</sub> | 1035 | 945 | 855 | mA | | | <b>Precharge power-down current:</b> All device banks idle; <sup>t</sup> CK = LOW; Other control and address bus inputs are stable; Data bus ing | I <sub>DD2P</sub> | 63 | 63 | 63 | mA | | | <b>Precharge quiet standby current:</b> All device banks idle; <sup>t</sup> CK = is HIGH, S# is HIGH; Other control and address bus inputs are stainputs are floating | I <sub>DD2Q</sub> | 450 | 405 | 360 | mA | | | <b>Precharge standby current:</b> All device banks idle; <sup>t</sup> CK = <sup>t</sup> CK (I HIGH, S# is HIGH; Other control and address bus inputs are swit inputs are switching | | I <sub>DD2N</sub> | 495 | 450 | 405 | mA | | <b>Active power-down current:</b> All device banks open; <sup>t</sup> CK = <sup>t</sup> CK (I <sub>DD</sub> ); CKE is LOW; Other control and address bus inputs are | Fast PDN exit<br>MR[12] = 0 | I <sub>DD3PF</sub> | 360 | 315 | 270 | mA | | stable; Data bus inputs are floating | Slow PDN exit<br>MR[12] = 1 | I <sub>DD3PS</sub> | 108 | 108 | 108 | | | <b>Active standby current:</b> All device banks open; ${}^{t}CK = {}^{t}CK$ ( $I_{DD}$ ), MAX ( $I_{DD}$ ), ${}^{t}RP = {}^{t}RP$ ( $I_{DD}$ ); CKE is HIGH, S# is HIGH between valid Other control and address bus inputs are switching; Data bus input | d commands; | I <sub>DD3N</sub> | 630 | 585 | 495 | mA | | <b>Operating burst write current:</b> All device banks open; Continumites; BL = 4, CL = CL ( $I_{DD}$ ), AL = 0; ${}^{t}CK = {}^{t}CK$ ( $I_{DD}$ ), ${}^{t}RAS = {}^{t}RAS + {}^{t}RP$ ( $I_{DD}$ ); CKE is HIGH, S# is HIGH between valid commands; Add are switching; Data bus inputs are switching | $MAX (I_{DD}), {}^{t}RP =$ | I <sub>DD4W</sub> | 1755 | 1530 | 1260 | mA | | <b>Operating burst read current:</b> All device banks open; Contin $I_{OUT} = 0$ mA; $BL = 4$ , $CL = CL (I_{DD})$ , $AL = 0$ ; ${}^tCK = {}^tCK (I_{DD})$ , ${}^tRAS = {}^tRP = {}^tRP (I_{DD})$ ; CKE is HIGH, S# is HIGH between valid command inputs are switching; Data bus inputs are switching | RAS MAX (I <sub>DD</sub> ), | I <sub>DD4R</sub> | 1845 | 1620 | 1305 | mA | | <b>Burst refresh current:</b> <sup>t</sup> CK = <sup>t</sup> CK (I <sub>DD</sub> ); REFRESH command at exinterval; CKE is HIGH, S# is HIGH between valid commands; Other address bus inputs are switching; Data bus inputs are switching | | I <sub>DD5</sub> | 2070 | 1620 | 1305 | mA | | <b>Self refresh current:</b> CK and CK# at 0V; CKE $\leq$ 0.2V; Other cordress bus inputs are floating; Data bus inputs are floating | ntrol and ad- | I <sub>DD6</sub> | 63 | 63 | 63 | mA | # 512MB, 1GB (x72, ECC, SR) 200-Pin DDR2 SDRAM SORDIMM I<sub>DD</sub> Specifications ## Table 9: DDR2 I<sub>DD</sub> Specifications and Conditions – 512MB (Continued) Values shown for MT47H64M8 DDR2 SDRAM only and are computed from values specified in the 512Mb (64 Meg x 8) component data sheet | | | -80E/- | | | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|--------|------|------|-------| | Parameter | Symbol | 800 | -667 | -53E | Units | | <b>Operating bank interleave read current:</b> All device banks interleaving reads; $I_{OUT} = 0$ mA; $BL = 4$ , $CL = CL (I_{DD})$ , $AL = {}^tRCD (I_{DD}) - 1 \times {}^tCK (I_{DD})$ ; ${}^tCK = {}^tCK (I_{DD})$ , ${}^tRC = {}^tRC (I_{DD})$ , ${}^tRCD = {}^tRCD (I_{DD})$ ; $CKE$ is HIGH, S# is HIGH between valid commands; Address bus inputs are stable during deselects; Data bus inputs are switching | I <sub>DD7</sub> | 2700 | 2160 | 2025 | mA | # 512MB, 1GB (x72, ECC, SR) 200-Pin DDR2 SDRAM SORDIMM I<sub>DD</sub> Specifications ## Table 10: DDR2 I<sub>DD</sub> Specifications and Conditions – 1GB Values shown for MT47H128M8 DDR2 SDRAM only and are computed from values specified in the 1Gb (128 Meg x 8) component data sheet | ponent data sheet | | | | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|--------------------|--------------|------|------|-------| | Parameter | | Symbol | -80E/<br>800 | -667 | -53E | Units | | Operating one bank active-precharge current: ${}^{t}CK = {}^{t}CK (I_{D})$ ( $I_{DD}$ ), ${}^{t}RAS = {}^{t}RAS MIN (I_{DD})$ ; CKE is HIGH, S# is HIGH between va Address bus inputs are switching; Data bus inputs are switching | I <sub>DD0</sub> | 810 | 765 | 630 | mA | | | Operating one bank active-read-precharge current: $I_{OUT} = CL(I_{DD})$ , $AL = 0$ ; $^tCK = ^tCK(I_{DD})$ , $^tRC = ^tRC(I_{DD})$ , $^tRAS = ^tRASMI^tRCD(I_{DD})$ ; CKE is HIGH, S# is HIGH between valid commands; Au puts are switching; Data pattern is same as $I_{DD4W}$ | I <sub>DD1</sub> | 990 | 900 | 855 | mA | | | <b>Precharge power-down current:</b> All device banks idle; <sup>t</sup> CK = LOW; Other control and address bus inputs are stable; Data bus ing | | I <sub>DD2P</sub> | 63 | 63 | 63 | mA | | <b>Precharge quiet standby current:</b> All device banks idle; <sup>t</sup> CK = is HIGH, S# is HIGH; Other control and address bus inputs are stainputs are floating | | I <sub>DD2Q</sub> | 450 | 360 | 360 | mA | | <b>Precharge standby current:</b> All device banks idle; <sup>t</sup> CK = <sup>t</sup> CK (I HIGH, S# is HIGH; Other control and address bus inputs are swit inputs are switching | I <sub>DD2N</sub> | 450 | 360 | 360 | mA | | | <b>Active power-down current:</b> All device banks open; <sup>t</sup> CK = <sup>t</sup> CK (I <sub>DD</sub> ); CKE is LOW; Other control and address bus inputs are | Fast PDN exit<br>MR[12] = 0 | I <sub>DD3PF</sub> | 360 | 270 | 270 | mA | | stable; Data bus inputs are floating | Slow PDN exit<br>MR[12] = 1 | I <sub>DD3PS</sub> | 90 | 90 | 90 | | | Active standby current: All device banks open; ${}^{t}CK = {}^{t}CK$ ( $I_{DD}$ ) MAX ( $I_{DD}$ ), ${}^{t}RP = {}^{t}RP$ ( $I_{DD}$ ); CKE is HIGH, S# is HIGH between valid Other control and address bus inputs are switching; Data bus input | d commands; | I <sub>DD3N</sub> | 540 | 495 | 405 | mA | | <b>Operating burst write current:</b> All device banks open; Continurites; BL = 4, CL = CL ( $I_{DD}$ ), AL = 0; ${}^{t}CK = {}^{t}CK$ ( $I_{DD}$ ), ${}^{t}RAS = {}^{t}RAS + {}^{t}RP$ ( $I_{DD}$ ); CKE is HIGH, S# is HIGH between valid commands; Add are switching; Data bus inputs are switching | I <sub>DD4W</sub> | 1440 | 1215 | 1125 | mA | | | <b>Operating burst read current:</b> All device banks open; Contin $I_{OUT} = 0$ mA; $BL = 4$ , $CL = CL (I_{DD})$ , $AL = 0$ ; ${}^tCK = {}^tCK (I_{DD})$ , ${}^tRAS = {}^tRP = {}^tRP (I_{DD})$ ; CKE is HIGH, S# is HIGH between valid command inputs are switching; Data bus inputs are switching | I <sub>DD4R</sub> | 1440 | 1215 | 1125 | mA | | | <b>Burst refresh current:</b> <sup>t</sup> CK = <sup>t</sup> CK (I <sub>DD</sub> ); REFRESH command at exinterval; CKE is HIGH, S# is HIGH between valid commands; Othaddress bus inputs are switching; Data bus inputs are switching | I <sub>DD5</sub> | 2115 | 1935 | 1890 | mA | | | <b>Self refresh current:</b> CK and CK# at 0V; CKE ≤ 0.2V; Other cordress bus inputs are floating; Data bus inputs are floating | I <sub>DD6</sub> | 63 | 63 | 63 | mA | | | <b>Operating bank interleave read current:</b> All device banks in reads; $I_{OUT} = 0$ mA; $BL = 4$ , $CL = CL (I_{DD})$ , $AL = {}^tRCD (I_{DD}) - 1 \times {}^tCK (I_{DD})$ , ${}^tRC = {}^tRC (I_{DD})$ , ${}^tRRD = {}^tRRD (I_{DD})$ , ${}^tRCD = {}^tRCD (I_{DD})$ ; CKE is HIGH between valid commands; Address bus inputs are stable of Data bus inputs are switching | I <sub>DD7</sub> | 3015 | 2520 | 2430 | mA | | # 512MB, 1GB (x72, ECC, SR) 200-Pin DDR2 SDRAM SORDIMM Register and PLL Specifications # **Register and PLL Specifications** ## **Table 11: Register Specifications** SSTU32872 devices or equivalent | Parameter | Symbol | Pins | Condition | Min | Max | Units | |-----------------------------------------|---------------------|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|----------------------------|---------------| | DC high-level input voltage | V <sub>IH(DC)</sub> | Control, command, address | | | V <sub>DDQ</sub> + 250 | mV | | DC low-level input voltage | V <sub>IL(DC)</sub> | Control, command, address | SSTL_18 | 0 | V <sub>REF(DC)</sub> - 125 | mV | | AC high-level input voltage | V <sub>IH(AC)</sub> | Control, command, address | SSTL_18 | V <sub>REF(DC)</sub> + 250 | V <sub>DD</sub> | mV | | AC low-level input voltage | V <sub>IL(AC)</sub> | Control, command, address | SSTL_18 | 0 | V <sub>REF(DC)</sub> - 250 | mV | | Output high voltage | V <sub>OH</sub> | Parity output | SSTL_18 | 1.2 | _ | V | | Output low voltage | V <sub>OL</sub> | Parity output | SSTL_18 | _ | 0.5 | V | | Input current | II | All pins | $V_I = V_{DDQ}$ or $V_{SSQ}$ | <b>-</b> 5 | 5 | μΑ | | Static standby | I <sub>DD</sub> | All pins | RESET# = $V_{SSQ}$ ( $I_O = 0$ ) | - | 200 | mA or<br>μΑ?? | | Static operating | I <sub>DD</sub> | All pins | RESET# = $V_{SSQ}$ ; $V_I$ = $V_{IH(AC)}$ or $V_{IL(DC)}$ $I_O$ = 0 | - | 80 | mA | | Dynamic operating<br>(clock tree) | I <sub>DDD</sub> | N/A | RESET# = $V_{DD}$ ;<br>$V_{I} = V_{IH(AC)}$ or $V_{IL(AC)}$ , $I_{O} =$<br>0; CK and CK# switching<br>50% duty cycle | - | Varies by<br>manufacturer | μΑ | | Dynamic operating (per each input) | I <sub>DDD</sub> | N/A | RESET# = $V_{DD}$ ;<br>$V_{I} = V_{IH(AC)}$ or $V_{IL(AC)}$ , $I_{O} =$<br>0; CK and CK# switching<br>50% duty cycle; One data input switching at ${}^{t}$ CK/<br>2, 50% duty cycle | - | Varies by<br>manufacturer | μА | | Input capacitance (per device, per pin) | C <sub>I</sub> | All inputs except RE-<br>SET# | $V_{I} = V_{REF} \pm 250 \text{mV};$ $V_{DDQ} = 1.8 \text{V}$ | 2.5 | 3.5 | pF | | Input capacitance (per device, per pin) | C <sub>I</sub> | RESET# | $V_I = V_{DDQ}$ or $V_{SSQ}$ | _ | Varies by manufacturer | pF | # 512MB, 1GB (x72, ECC, SR) 200-Pin DDR2 SDRAM SORDIMM Register and PLL Specifications #### **Table 12: PLL Specifications** CUA845 device or JEDEC82-21 equivalent | Parameter | Symbol | Pins | Condition | Min | Max | Units | |---------------------------------------|-------------------|------------------------|---------------------------------------------------------------------|-----------------------------|-----------------------------|-------| | DC high-level input voltage | V <sub>IH</sub> | OE, OS, CK, CK# | LVCMOS | 0.65 × V <sub>DD</sub> | _ | V | | DC low-level input voltage | $V_{IL}$ | OE, OS, CK, CK# | LVCMOS | ı | 0.35 × V <sub>DD</sub> | V | | Input voltage (limits) | $V_{IN}$ | | | -0.3 | V <sub>DD</sub> + 0.3 | V | | Input differential-pair cross voltage | $V_{IX}$ | | Differential input | (V <sub>DD</sub> /2) - 0.15 | (V <sub>DD</sub> /2) + 0.15 | ٧ | | Input differential voltage | $V_{ID(DC)}$ | | Differential input | 0.3 | V <sub>DD</sub> + 0.4 | ٧ | | Input differential voltage | $V_{ID(AC)}$ | | Differential input | 600 | V <sub>DD</sub> + 0.4 | V | | Input current | II | OE, OS, FBIN,<br>FBIN# | $V_I = V_{DD}$ or $V_{SS}$ | -10 | 10 | μA | | | | CK, CK# | $V_I = V_{DD}$ or $V_{SS}$ | -250 | 250 | μΑ | | Output disabled cur-<br>rent | I <sub>ODL</sub> | | OE = L, V <sub>ODL</sub> = 100mV | 100 | - | μΑ | | Static supply current | I <sub>DDLD</sub> | | $C_L = 0pf$ | ı | 500 | μΑ | | Dynamic supply | I <sub>DD</sub> | N/A | CK and CK# = 410 MHz,<br>all outputs open (not<br>connected to PCB) | - | 300 | mA | | Input capacitance | C <sub>IN</sub> | Each input | $V_I = V_{DD}$ or $V_{SS}$ | 2 | 3 | pF | ### **Table 13: PLL Clock Driver Timing Requirements and Switching Characteristics** | Parameter | Symbol | Min | Max | Units | |-------------------------------------------|----------------|-----|------|-------| | Stabilization time | <sup>t</sup> L | _ | 6.0 | μs | | Input clock slew rate | slr(i) | 1.0 | 4.0 | V/ns | | SSC modulation frequency | _ | 30 | 33.0 | kHz | | SSC clock input frequency deviation | _ | 0.0 | -0.5 | % | | PLL loop bandwidth (–3dB from unity gain) | _ | 2.0 | _ | MHz | Note: 1. PLL timing and switching specifications are critical for proper operation of the DDR2 DIMM. This is a subset of parameters for the specific PLL used. Detailed PLL information is available in JEDEC Standard JESD82. # **Temperature Sensor with Serial Presence-Detect EEPROM** The temperature sensor continuously monitors the module's temperature and can be read back at any time over the I<sup>2</sup>C bus shared with the SPD EEPROM. **Table 14: Temperature Sensor with Serial Presence-Detect EEPROM Operating Conditions** | Parameter/Condition | Symbol | Min | Max | Units | |----------------------------------------------|--------------------|-------|------------------------|-------| | Supply voltage | V <sub>DDSPD</sub> | +3.0 | +3.6 | V | | Supply current: V <sub>DD</sub> = 3.3V | I <sub>DD</sub> | _ | +2.0 | mA | | Input high voltage: Logic 1; SCL, SDA | V <sub>IH</sub> | +1.45 | V <sub>DDSPD</sub> + 1 | V | | Input low voltage: Logic 0; SCL, SDA | V <sub>IL</sub> | _ | +0.55 | V | | Output low voltage: I <sub>OUT</sub> = 2.1mA | V <sub>OL</sub> | _ | +0.4 | V | | Input current | I <sub>IN</sub> | -5.0 | +5.0 | μΑ | | Temperature sensing range | _ | -40 | +125 | °C | | Temperature sensor accuracy (class B) | _ | -1.0 | +1.0 | °C | **Table 15: Sensor and EEPROM Serial Interface Timing** | Parameter/Condition | Symbol | Min | Max | Units | |---------------------------------------------------|---------------------|-----|------|-------| | Time bus must be free before a new transition can | <sup>t</sup> BUF | 4.7 | _ | μs | | start | | | | | | SDA fall time | <sup>t</sup> F | 20 | 300 | ns | | SDA rise time | <sup>t</sup> R | _ | 1000 | ns | | Data hold time | tHD:DAT | 200 | 900 | ns | | Start condition hold time | <sup>t</sup> H:STA | 4.0 | _ | μs | | Clock HIGH period | tHIGH | 4.0 | 50 | μs | | Clock LOW period | <sup>t</sup> LOW | 4.7 | _ | μs | | SCL clock frequency | <sup>t</sup> SCL | 10 | 100 | kHz | | Data setup time | tSU:DAT | 250 | _ | ns | | Start condition setup time | <sup>t</sup> SU:STA | 4.7 | _ | μs | | Stop condition setup time | tSU:STO | 4.0 | _ | μs | #### **EVENT# Pin** The temperature sensor also adds the EVENT# pin (open drain). Not used by the SPD EEPROM, EVENT# is a temperature sensor output used to flag critical events that can be set up in the sensor's configuration register. EVENT# has three defined modes of operation: interrupt mode, compare mode, and critical temperature mode. The open-drain output of EVENT# under the three separate operating modes is illustrated below. Event thresholds are programmed in the 0x01 register using a hysteresis. The alarm window provides a comparison window, with upper and lower limits set in the alarm upper boundary register and the alarm lower boundary register, respectively. When the alarm window is enabled, EVENT# will trigger whenever the temperature is outside the MIN or MAX values set by the user. The interrupt mode enables software to reset EVENT# after a critical temperature threshold has been detected. Threshold points are set in the configuration register by the user. This mode triggers the critical temperature limit and both the MIN and MAX of the temperature window. The compare mode is similar to the interrupt mode, except EVENT# cannot be reset by the user and only returns to the logic HIGH state when the temperature falls below the programmed thresholds. Critical temperature mode triggers EVENT# only when the temperature has exceeded the programmed critical trip point. When the critical trip point has been reached, the temperature sensor goes into comparator mode, and the critical EVENT# cannot be cleared through software. ## **SM Bus Slave Subaddress Decoding** The temperature sensor's physical address differs from the SPD EEPROM's physical address: binary 0011 for A0, A1, A2, and RW#, where A2, A1, and A0 are the three slave subaddress pins and the RW# bit is the READ/WRITE flag. If the slave base address is fixed for the temperature sensor/SPD EEPROM, then the pins set the subaddress bits of the slave address, enabling the devices to be located anywhere within the eight slave address locations. For example, they could be set from 30h to 3Eh. **Figure 3: EVENT# Pin Functionality** **Table 16: Temperature Sensor Registers** | Name | Address | Power-on Default | |-------------------------------------------|----------------|------------------| | Pointer register | Not applicable | Undefined | | Capability register | 0x00 | 0x0001 | | Configuration register | 0x01 | 0x0000 | | Alarm temperature upper boundary register | 0x02 | 0x0000 | | Alarm temperature lower boundary register | 0x03 | 0x0000 | | Critical temperature register | 0x04 | 0x0000 | | Temperature register | 0x05 | Undefined | # **Pointer Register** The pointer register selects which of the 16-bit registers is being accessed in subsequent READ and WRITE operations. This register is a write-only register. Table 17: Pointer Register Bits 0-7 | Bit | | | | | | | | |-----|---|---|---|--------------------|--------------------|--------------------|--------------------| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 0 | 0 | 0 | 0 | Register<br>select | Register<br>select | Register<br>select | Register<br>select | **Table 18: Pointer Register Bits 0-2 Descriptions** | Bit | | | | |-----|---|---|-------------------------------------------| | 2 | 1 | 0 | Register | | 0 | 0 | 0 | Capability register | | 0 | 0 | 1 | Configuration register | | 0 | 1 | 0 | Alarm temperature upper boundary register | | 0 | 1 | 1 | Alarm temperature lower boundary register | | 1 | 0 | 0 | Critical temperature register | | 1 | 0 | 1 | Temperature register | # **Capability Register** The capability register indicates the features and functionality supported by the temperature sensor. This register is a read-only register. **Table 19: Capability Register (Address: 0x00)** | | | | В | it | | | | |-----|-----|-----|------------|--------------|-------------|-----------|------------------------------------------| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | RFU | | Bit | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | RFU | RFU | RFU | Temperatur | e resolution | Wider range | Precision | Has alarm<br>and critical<br>temperature | **Table 20: Capability Register Bit Description** | Bit | Description | |-----|--------------------------------------------------------------------------------------------------------------------------------------| | 0 | Basic capability 1: Has alarm and critical trip point capabilities | | 1 | Accuracy 0: ±2°C over the active range and ±3°C over the monitor range 1: ±1°C over the active range and ±2°C over the monitor range | | 2 | Wider range 0: Temperatures lower than 0°C are clamped to a binary value of 0 1: Temperatures below 0°C can be read | ## **Table 20: Capability Register Bit Description (Continued)** | Bit | Description | |------|------------------------| | 4:3 | Temperature resolution | | | 00: 0.5°C LSB | | | 01: 0.25°C LSB | | | 10: 0.125°C LSB | | | 11: 0.0625°C LSB | | 15:5 | 0: Must be set to zero | # **Configuration Register** ### **Table 21: Configuration Register (Address: 0x01)** | | | | В | it | | | | |----------------------|----------------|-------------|---------------------|----------------------|------------------------------------|------------------|------------| | 15 | 14 | 13 | 12 | 11 | 10 | 8 | | | RFU | RFU | RFU | RFU | RFU | Hyste | Shutdown<br>mode | | | | | | В | it | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Critical lock<br>bit | Alarm lock bit | Clear event | Event output status | Event output control | Critical event Event polarity only | | Event mode | ## **Table 22: Configuration Register Bit Descriptions** | Bit | Description | Notes | |-----|--------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------| | 0 | Event mode 0: Comparator mode 1: Interrupt mode | Event mode cannot be changed if either of the lock bits is set. | | 1 | EVENT# polarity 0: Active LOW 1: Active HIGH | EVENT# polarity cannot be changed if either of the lock bits is set. | | 2 | Critical event only 0: EVENT# trips on alarm or critical temperature event 1: EVENT# trips only if critical temperature is reached | | | 3 | Event output control 0: Event output disabled 1: Event output enabled | | | 4 | Event status 0: EVENT# has not been asserted by this device 1: EVENT# is being asserted due to an alarm window or critical temperature condition | This is a read-only field in the register. The event causing the event can be determined from the read temperature register. | | 5 | Clear event 0: No effect 1: Clears the event when the temperature sensor is in the interrupt mode | | ## **Table 22: Configuration Register Bit Descriptions (Continued)** | Bit | Description | Notes | |------|---------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6 | Alarm window lock bit 0: Alarm trips are not locked and can be changed 1: Alarm trips are locked and cannot be changed | | | 7 | Critical trip lock bit 0: Critical trip is not locked and can be changed 1: Critical trip is locked and cannot be changed | | | 8 | Shutdown mode 0: Enabled 1: Shutdown | The shutdown mode is a power-saving mode that disables the temperature sensor. | | 10:9 | Hysteresis enable 00: Disable 01: Enable at 1.5°C 10: Enable at 3°C 11: Enable at 6°C | When enabled, a hysteresis is applied to temperature movement around the trip points (see Figure 4 (page 21)). As an example, if the hysteresis register is enabled to a delta of 6°C, the preset trip points will toggle when the temperature reaches the programmed value. These values will reset when the temperature drops below the trip points minus the set hysteresis level. In this case, this would be critical temperature minus 6°C. | | | | The hysteresis is applied to both the above alarm window and the below alarm window bits found in the read-only temperature register (see Table 23 (page 21)). EVENT# is also affected by this register. | Figure 4: Hysteresis Applied to Temperature Around Trip Points - Notes: 1. T<sub>H</sub> is the value set in the alarm temperature upper boundary trip register. - 2. $T_L$ is the value set in the alarm temperature lower boundary trip register. - 3. Hyst is the value set in the hysteresis bits of the configuration register. Table 23: Hysteresis Applied to Alarm Window Bits in the Temperature Register | | Below Alarm | n Window Bit | Above Alarm Window Bit | | | | | | |-----------|-------------------------|-----------------------|-------------------------|-----------------------|--|--|--|--| | Condition | Temperature<br>Gradient | Critical Temperature | Temperature<br>Gradient | Critical Temperature | | | | | | Sets | Falling | T <sub>L</sub> - Hyst | Rising | T <sub>H</sub> | | | | | | Clears | Rising | T <sub>L</sub> | Falling | T <sub>H</sub> - Hyst | | | | | ### **Temperature Format** The temperature trip point registers and temperature readout register use a 2's complement format to enable negative numbers. The least significant bit (LSB) is equal to 0.0625°C or 0.25°C, depending on which register is referenced. For example, assuming an LSB of 0.0625°C: - A value of 0x018C would equal 24.75°C - A value of 0x06C0 would equal 108°C - A value of 0x1E74 would equal -24.75°C ## **Temperature Trip Point Registers** The upper and lower temperature boundary registers are used to set the maximum and minimum values of the alarm window. LSB for these registers is 0.25°C. All RFU bits in the register will always report zero. Table 24: Alarm Temperature Lower Boundary Register (Address: 0x02) | | | | | | | | В | it | | | | | | | | |----|----|----|-----|-----------------------------------------|--------------------|--|---|----|--|--|--|--|---|-----|-----| | 15 | 14 | 13 | 12 | 11 | 10 9 8 7 6 5 4 3 2 | | | | | | | | 1 | 0 | | | 0 | 0 | 0 | MSB | | LSB | | | | | | | | | RFU | RFU | | | | | | Alarm window upper boundary temperature | | | | | | | | | | | | Table 25: Alarm Temperature Lower Boundary Register (Address: 0x03) | | Bit | | | | | | | | | | | | | | |----|-----|----|-----|----|-----------------------------------------|--|--|--|--|--|--|--|-----|-----| | 15 | 14 | 13 | 12 | 11 | 1 10 9 8 7 6 5 4 3 2 | | | | | | | | 1 | 0 | | 0 | 0 | 0 | MSB | | LSB | | | | | | | | RFU | RFU | | | | | | | Alarm window lower boundary temperature | | | | | | | | | | ### **Critical Temperature Register** The critical temperature register is used to set the maximum temperature above the alarm window. The LSB for this register is 0.25°C. All RFU bits in the register will always report zero. Table 26: Critical Temperature Register (Address: 0x04) | | Bit | | | | | | | | | | | | | | |----|-----|----|-----|---------------------------------|--------------------|--|--|--|--|--|--|--|-----|-----| | 15 | 14 | 13 | 12 | 11 | 10 9 8 7 6 5 4 3 2 | | | | | | | | 1 | 0 | | 0 | 0 | 0 | MSB | | LSB | | | | | | | | RFU | RFU | | | | | | Critical temperature trip point | | | | | | | | | | | ### **Temperature Register** The temperature register is a read-only register that provides the current temperature detected by the temperature sensor. The LSB for this register is 0.0625°C with a resolution of 0.0625°C. The most significant bit (MSB) is 128°C in the readout section of this register. The upper three bits of the register are used to monitor the trip points that are set in the previous three registers. ### **Table 27: Temperature Register (Address: 0x05)** | | | | | | | | Bit | | | | | | | | | |------------------|-----------------|-----------------|-----|----|----|---|-----|-----|--------|-----|---|---|---|---|-----| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Above | Above | Below | MSB | | | | | | | | | | | | LSB | | critical<br>trip | alarm<br>window | alarm<br>window | | | | | | Ter | mperat | ure | | | | | | ### **Table 28: Temperature Register Bit Descriptions** | Bit | Description | |-----|-------------------------------------------------------------------------------------------------------------------| | 13 | Below alarm window 0: Temperature is equal to or above the lower boundary 1: Temperature is below alarm window | | 14 | Above alarm window 0: Temperature is equal to or below the upper boundary 1: Temperature is above alarm window | | 15 | Above critical trip point 0: Temperature is below critical trip point 1: Temperature is above critical trip point | ## **Serial Presence-Detect Data** For the latest SPD, refer to Micron's SPD page: www.micron.com/SPD. ### **Module Dimensions** Figure 5: 200-Pin DDR2 SORDIMM Notes: 1. All dimensions are in millimeters (inches); MAX/MIN or typical (TYP) where noted. 2. The dimensional diagram is for reference only. Refer to the JEDEC MO document for additional design dimensions. 8000 S. Federal Way, P.O. Box 6, Boise, ID 83707-0006, Tel: 208-368-3900 www.micron.com/productsupport Customer Comment Line: 800-932-4992 Micron and the Micron logo are trademarks of Micron Technology, Inc. All other trademarks are the property of their respective owners. This data sheet contains minimum and maximum limits specified over the power supply and temperature range set forth herein. Although considered final, these specifications are subject to change, as further product development and data characterization sometimes occur.