# AOZ1110 ## 4A Synchronous EZBuck Regulator #### **General Description** The AOZ1110QI is a high efficiency, easy to use, 4A synchronous buck regulator optimized for portable electronic devices. The AOZ1110QI works from a 2.7V to 5.5V input voltage range, and provides up to 4A of continuous output current with an output voltage adjustable down to 0.8V. With a 1% output accuracy rating, the AOZ1110 is designed for low tolerance applications, such as DSPs and FPGAs. The AOZ1110QI is available in a 24-pin 4X4 QFN package and is rated over a -40°C to +85°C ambient temperature range. #### **Features** - 2.7V to 5.5V input voltage range - 30mΩ high-side and 20mΩ low-side MOSFET - Efficiency up to 95% - Adjustable soft start - Output voltage adjustable down to 0.8V - 4A continuous output current - Selectable 500kHz & 1MHz PWM operation - Cycle-by-cycle current limit - Over-voltage protection - Short-circuit protection - Thermal shutdown - Power good indicator - Small size 4x4 QFN-24 package #### **Applications** - Point of load DC/DC conversion for DSPs, FPGAs, ASICs and microprocessors - DVD and HDD - Notebook PCs - Telecom/Networking/Datacom equipment ## **Typical Application** Figure 1. Typical Application ## **Ordering Information** | Part Number | Ambient Temperature Range | Package | Environmental | | | |-------------|---------------------------|----------------------|---------------|--|--| | AOZ1110QI | -40°C to +85°C | 24-pin 4mm x 4mm QFN | Green Product | | | AOS Green Products use reduced levels of Halogens, and are also RoHS compliant. Please visit www.aosmd.com/web/quality/rohs\_compliant.jsp for additional information. ## **Pin Configuration** ## **Pin Description** | Pin Number | Pin Name | Pin Function | |-----------------------------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | COMP | External loop compensation pin. | | 2 | FB | The FB pin is used to determine the output voltage via a resistor divider between the output and GND. | | 3 | EN | Device enable pin, active high. | | 4 | PGOOD | Power good signal output pin. It is an open drain logic output used to indicate the status of output voltages. Connect a pull up resistor to VIN. | | 5,6 | NC | No connect. | | 7 | FSEL | Frequency Selection Pin. Tie this pin to ground, to set the switching frequency to 500kHz; tie this pin to VDD, to set the switching frequency to 1MHz. | | 8, 23 | AGND | Reference connection for controller circuit. All AGND pins are connected internally. Electrically needs to be connected to PGND. Also used as thermal connection for controller circuit. | | 9 | VDD | Supply voltage to control circuit and gate drivers. Connect a $10\Omega$ resistor between VIN and VDD and a $0.1\mu F$ capacitor from VDD to AGND to decouple noise voltage. | | 10, 11, 12 | VIN | Supply voltage input. All VIN pins must be connected together externally. When VIN voltage rises above the UVLO threshold the device starts up. | | 13, 14, 15, 16, 17,<br>18, 19, 20 | LX | PWM output connection to inductor. All LX pins must be connected together externally. Also used as thermal connection for internal MOSFET. | | 21, 22 | PGND | Power ground. All PGND pins must be connected together. Electrically needs to be connected to AGND. | | 24 | SS | Soft start pin. Connect a capacitor externally to control soft start period. Leave it open for internal set soft-start time. | ## **Functional Block Diagram** ## **Absolute Maximum Ratings** Exceeding the Absolute Maximum ratings may damage the device. | Parameter | Rating | |----------------------------------------|-----------------| | Supply Voltage (V <sub>IN</sub> ) | 6V | | Supply Voltage (V <sub>DD</sub> ) | 6V | | LX to GND | -0.7V to 6V | | EN to GND | -0.3V to 6V | | FB to GND | -0.3V to 6V | | COMP to GND | -0.3V to 6V | | SS to GND | -0.3V to 6V | | Junction Temperature (T <sub>J</sub> ) | +150°C | | Storage Temperature (T <sub>S</sub> ) | -65°C to +150°C | | ESD Rating <sup>(1)</sup> | 2kV | | PGOOD | -0.3V to 6V | | FSEL | -0.3V to 6V | | NC | -0.3V to 6V | ## **Recommended Operating Conditions** The device is not guaranteed to operate beyond the Maximum Recommended Operating Conditions. | Parameter | Rating | |----------------------------------------------------------------------------|-------------------------| | Supply Voltage (V <sub>IN</sub> ) | 2.7V to 5.5V | | Output Voltage Range | 0.8V to V <sub>IN</sub> | | Ambient Temperature (T <sub>A</sub> ) | -40°C to +85°C | | Package Thermal Resistance <sup>(2)</sup><br>4x4 QFN-24 (Θ <sub>JA</sub> ) | 45°C/W | #### Note: - 1. Devices are inherently ESD sensitive, handling precautions are required. Human body model rating: $1.5k\Omega$ in series with 100pF. - 2. The value of $\Theta_{JA}$ is measured with the device mounted on 1-in<sup>2</sup> FR-4 board with 2oz. Copper, in a still air environment with $T_A = 25^{\circ}\text{C}$ . The value in any given application depends on the user's specific board design. ## **Electrical Characteristics** $T_A$ = 25°C, $V_{IN}$ = $V_{EN}$ = 3.3V, unless otherwise specified<sup>(3)</sup> | Symbol | Parameter | Condition | Min. | Тур. | Max. | Units | |---------------------|-------------------------------------------------------|-------------------------------------------------------------------------|----------------|----------------|----------------|----------------| | V <sub>IN</sub> | Supply Voltage | | 2.7 | | 5.5 | V | | V <sub>UVLO</sub> | Input Under-Voltage Lockout | V <sub>IN</sub> rising | | 2.50 | 2.60 | V | | | Threshold | V <sub>IN</sub> falling | 2.20 | 2.30 | | V | | I <sub>IN</sub> | Supply Current (Quiescent) | V <sub>FB</sub> = 1.0V, L disconnected | | 1.5 | 3 | mA | | I <sub>OFF</sub> | Shutdown Supply Current | V <sub>EN</sub> = 0V,<br>Active PGood = 100kΩ<br>Excluding PG current | | | 1 | μА | | V <sub>FB</sub> | Feedback Voltage | $T_A = 25^{\circ}C$<br>$T_A = -40^{\circ}C \text{ to } 85^{\circ}C$ | 0.792<br>0.784 | 0.800<br>0.800 | 0.808<br>0.816 | V | | | Load Regulation | 0A < Iload < 3A,<br>V <sub>IN</sub> = 3.3V, V <sub>OUT</sub> =1 .5V | | 0.2 | | % | | | Line Regulation | 2.7V < V <sub>IN</sub> < 5.5V,<br>V <sub>OUT</sub> = 1.5V lload = 100mA | | 0.2 | | % | | I <sub>FB</sub> | FB Input Current | | | | 200 | nA | | ENABLE | | | | | | | | V <sub>EN</sub> | EN Input Threshold | Off threshold On threshold | 1.2 | | 0.4 | V<br>V | | V <sub>HYS</sub> | EN Input Hysteresis | | | 200 | | mV | | OSCILLATO | OR . | | | 1 | 1 | | | f <sub>O</sub> | Frequency | F <sub>SEL</sub> = VDD | 0.85 | 1.0 | 1.15 | MHz | | | | F <sub>SEL</sub> = GND | 425 | 500 | 575 | kHz | | D <sub>MAX</sub> | Maximum Duty Cycle <sup>(4)</sup> | | 100 | | | % | | t <sub>ON_MIN</sub> | Minimum Controllable on time <sup>(4)</sup> | | | | 200 | ns | | ERROR AN | IPLIFIER | | | | | | | G <sub>VEA</sub> | Error Amplifier Open Loop Voltage gain <sup>(4)</sup> | | | 60 | | dB | | G <sub>EA</sub> | Error Amplifier<br>Transconductance <sup>(4)</sup> | | | 200 | | μ <b>A</b> / V | | OVER CUR | RENT, OVER VOLTAGE AND OVER | TEMPERATURE | | | | | | I <sub>LIM</sub> | Current Limit | V <sub>IN</sub> = 3.3V | 5 | 6 | 7 | Α | | | Current Limit Response Time <sup>(4)</sup> | | | 200 | | ns | | T <sub>LO</sub> | Short Circuit Latch off Time | V <sub>FB</sub> = 0V | | 2 | | ms | | OVP | Over Voltage Protection | | | 115 | | % | | | OVP Hyteresis | | | 3 | | % | | | Over-Temperature shutdown limit | T <sub>J</sub> rising | | 150 | | °C | | | | T <sub>J</sub> falling | | 100 | | °C | | OSCILLATO | DR | | | | | | | I <sub>SS_OUT</sub> | Soft Start Pin Source Current | SS = 0V,<br>$C_{SS} = 0.001 \mu F$ to $0.1 \mu F$ | 1.5 | 2.0 | 3.0 | μА | | I <sub>SS_IN</sub> | Soft Start Pin Sink Current | V <sub>IN</sub> = 2.7V,<br>C <sub>SS</sub> = 0.001μF to 0.1μF | 1.5 | 3.0 | 5.0 | mA | | t <sub>SS</sub> | Internal Soft Time | C <sub>SS</sub> = open | | 500 | | μS | | | | | | | | | ## **Electrical Characteristics** (Continued) $\rm T_A$ = 25°C, $\rm V_{IN}$ = $\rm V_{EN}$ = 3.3V, unless otherwise specified $^{(3)}$ | Symbol | Parameter | Parameter Condition | | Тур. | Max. | Units | |---------------------|-------------------------------|--------------------------------------------|-----|------|------|-------| | PWM OUTP | PUT STAGE | | | | | | | R <sub>DS(ON)</sub> | High-Side PFET On-Resistance | V <sub>IN</sub> = 5V | | 33 | 64 | mΩ | | | High-Side PFET Leakage | V <sub>EN</sub> = 0V, V <sub>LX</sub> = 0V | | | 10 | μΑ | | R <sub>DS(ON)</sub> | Low-Side NFET On-Resistance | V <sub>LX</sub> = 5V | | 19 | 30 | mΩ | | | Low-Side NFET Leakage | V <sub>EN</sub> = 0V | | | 10 | μΑ | | POWER GO | OOD | | | | | | | V <sub>OLPG</sub> | PG LOW Voltage | I <sub>(sink)</sub> = 1.0mA | | | 0.3 | V | | | PG Leakage Current | V = 5.5V | | | ±1 | μΑ | | | PG Upper Threshold Voltage | Fraction of set point | 110 | 115 | 120 | % | | | PG Lower Threshold Voltage | Fraction of set point | 80 | 85 | 90 | % | | | PG Hysteresis Voltage | | | 3 | | % | | t <sub>PG</sub> | PG Falling Edge Deglitch Time | | | 120 | | μS | #### Notes: <sup>3.</sup> Specification in **BOLD** indicate an ambient temperature range of -40°C to +85°C. These specifications are guaranteed by design. <sup>4.</sup> Guaranteed by design. ## **Typical Performance Characteristics** Circuit of Figure 1 with internal soft-start. $T_A$ = 25°C, $V_{IN}$ = $V_{EN}$ = 3.3V, $V_{OUT}$ = 1.2V unless otherwise specified. ## **Efficiency** #### **Detailed Description** The AOZ1110QI is a current-mode synchronous step down regulator with complimentary MOSFET switches. The operating input voltage range is 2.7V to 5.5V. The output range can be adjusted to a minimum of 0.8V and supplies up to 4A of continuous current. Features include cycle-by-cycle current limiting, short circuit protection, adjustable soft start and a power good output signal. #### **Enable and Soft Start** The AOZ1110QI has both internal and external soft start feature to limit in-rush current and ensure the output voltage ramps up smoothly to regulation voltage. A soft start process begins when the input voltage rises to 2.5V and voltage on EN pin is HIGH. In the soft start, a $2\mu A$ internal current source charges the external capacitor at SS. As the SS capacitor is charged, the voltage at SS rises. The SS voltage clamps the reference voltage of the error amplifier, therefore output voltage rising time follows the SS pin voltage. With the slow ramping up output voltage, the inrush current can be prevented. If there is no external capacitor connected to the SS pin, the internal soft start will operate at $500\mu s$ . #### **Power Good** The output of power good is an open drain N-MOSFET, which supplies an active high power good stage. A pull-up resistor (R3) should connect this pin to a DC power trail with maximum voltage no higher than 6V. The AOZ1110QI monitors the FB voltage: when the FB pin voltage is lower than 85% of the target voltage or higher than 115% of the target voltage, N-MOSFET turns on and the power good pin is pulled low, which indicates the power is abnormal. #### **Steady-State Operation** Under steady-state conditions, the converter operates in fixed frequency and Continuous-Conduction Mode (CCM). The AOZ1110QI integrates an internal P-MOSFET as the high-side switch. Inductor current is sensed by amplifying the voltage drop across the drain to source of the high side power MOSFET. Output voltage is divided down by the external voltage divider at the FB pin. The difference of the FB pin voltage and reference is amplified by the internal transconductance error amplifier. The error voltage, which shows on the COMP pin, is compared against the current signal, which is sum of inductor current signal and ramp compensation signal, at PWM comparator input. If the current signal is less than the error voltage, the internal high-side switch is on. The inductor current flows from the input through the inductor to the output. When the current signal exceeds the error voltage, the high-side switch is off. The inductor current is freewheeling through the internal low-side N-MOSFET switch to output. The internal adaptive FET driver guarantees no turn on overlap of both high-side and low-side switch. Comparing with regulators using freewheeling Schottky diodes, the AOZ1110QI uses freewheeling N-MOSFET to realize synchronous rectification. It greatly improves the converter efficiency and reduces power loss in the low-side switch. The AOZ1110QI uses a P-MOSFET as the high-side switch. It saves the bootstrap capacitor normally seen in a circuit which is using an N-MOSFET switch. ## **Switching Frequency** The AOZ1110QI switching frequency can be selected by FSEL pin. When the FSEL logic is tied to VDD, the switching frequency will be 1.0 MHz. When the FSEL logic is tied to GND, the switching frequency will be 0.5 MHz. #### **Output Voltage Programming** Output voltage can be set by feeding back the output to the FB pin by using a resistor divider network. In the application circuit shown in Figure 1. The resistor divider network includes $R_1$ and $R_2$ . Usually, a design is started by picking a fixed $R_2$ value and calculating the required R1 with equation below. $$V_{\rm O} = 0.8 \times \left(1 + \frac{R_1}{R_2}\right)$$ Some standard value of R<sub>1</sub>, R<sub>2</sub> and most used output voltage values are listed in Table 1. Table 1. | Vo (V) | $R_1$ (k $\Omega$ ) | $R_s$ (k $\Omega$ ) | |--------|---------------------|---------------------| | 0.8 | 1.0 | open | | 1.2 | 4.99 | 10 | | 1.5 | 10 | 11.5 | | 1.8 | 12.7 | 10.2 | | 2.5 | 21.5 | 10 | | 3.3 | 31.1 | 10 | | 5.0 | 52.3 | 10 | The combination of $R_1$ and $R_2$ should be large enough to avoid drawing excessive current from the output, which will cause power loss. Since the switch duty cycle can be as high as 100%, the maximum output voltage can be set as high as the input voltage minus the voltage drop on upper P-MOSFET and inductor. #### **Protection Features** The AOZ1110QI has multiple protection features to prevent system circuit damage under abnormal conditions. #### **Over Current Protection (OCP)** The sensed inductor current signal is also used for over current protection. Since the AOZ1110QI employs peak current mode control, the COMP pin voltage is proportional to the peak inductor current. The COMP pin voltage is limited to be between 0V and 2.2V internally. The peak inductor current is automatically limited cycle by cycle. #### Power-On Reset (POR) A power-on reset circuit monitors the input voltage. When the input voltage exceeds 2.5V, the converter starts operation. When input voltage falls below 2.3V, the converter will be shut down. #### **Output Over Voltage Protection (OVP)** The AOZ1110QI monitors the feedback voltage: when the feedback voltage is higher than 15% of set value, it immediately turns off P-MOSFET cycle by cycle to protect the output voltage overshoot at fault condition. #### **Thermal Protection** An internal temperature sensor monitors the junction temperature. It shuts down both high side P-MOSFET and low side N-MOSFET if the junction temperature exceeds 150°C. The regulator will restart automatically under the control of soft start circuit when the junction temperature decreases to 100°C. #### **Application Information** The basic AOZ1110QI application circuit is show in Figure 1. Component selection is explained below. #### **Input Capacitor** The input capacitor must be connected to the $V_{\rm IN}$ pin and PGND pin of AOZ1110QI to maintain steady input voltage and filter out the pulsing input current. The voltage rating of input capacitor must be greater than maximum input voltage plus ripple voltage. The input ripple voltage can be approximated by equation below: $$\Delta V_{IN} = \frac{I_O}{f \times C_{IN}} \times \left(1 - \frac{V_O}{V_{IN}}\right) \times \frac{V_O}{V_{IN}}$$ Since the input current is discontinuous in a buck converter, the current stress on the input capacitor is another concern when selecting the capacitor. For a buck circuit, the RMS value of input capacitor current can be calculated by: $$I_{CIN\_RMS} = I_{O} \times \sqrt{\frac{V_{O}}{V_{IN}} \left(1 - \frac{V_{O}}{V_{IN}}\right)}$$ if we let *m* equal the conversion ratio: $$\frac{V_O}{V_{IN}} = m$$ The relation between the input capacitor RMS current and voltage conversion ratio is calculated and shown in Figure 2. It can be seen that when $V_O$ is half of $V_{IN}$ , $C_{IN}$ is under the worst current stress. The worst current stress on $C_{IN}$ is 0.5 x $I_O$ . Figure 2. I<sub>CIN</sub> vs. Voltage Conversion Ratio For reliable operation and best performance, the input capacitors must have current rating higher than I<sub>CIN\_RMS</sub> at worst operating conditions. Ceramic capacitors are preferred for input capacitors because of their low ESR and high current rating. Depending on the application circuits, other low ESR tantalum capacitor may also be used. When selecting ceramic capacitors, X5R or X7R type dielectric ceramic capacitors should be used for their better temperature and voltage characteristics. Note that the ripple current rating from capacitor manufactures are based on certain amount of life time. Further de-rating may be necessary in practical design. #### Inductor The inductor is used to supply constant current to output when it is driven by a switching voltage. For given input and output voltage, inductance and switching frequency together decide the inductor ripple current, which is: $$\Delta I_L = \frac{V_O}{f \times L} \times \left(1 - \frac{V_O}{V_{IN}}\right)$$ The peak inductor current is: $$I_{Lpeak} = I_O + \frac{\Delta I_L}{2}$$ High inductance gives low inductor ripple current but requires larger size inductor to avoid saturation. Low ripple current reduces inductor core losses. It also reduces RMS current through inductor and switches, which results in less conduction loss. Usually, peak to peak ripple current on inductor is designed to be 20% to 30% of output current. When selecting the inductor, make sure it is able to handle the peak current without saturation even at the highest operating temperature. The inductor takes the highest current in a buck circuit. The conduction loss on inductor need to be checked for thermal and efficiency requirements. Surface mount inductors in different shape and styles are available from Coilcraft, Elytone and Murata. Shielded inductors are small and radiate less EMI noise. But they cost more than unshielded inductors. The choice depends on EMI requirement, price and size. #### **Output Capacitor** The output capacitor is selected based on the DC output voltage rating, output ripple voltage specification and ripple current rating. The selected output capacitor must have a higher rated voltage specification than the maximum desired output voltage including ripple. De-rating needs to be considered for long term reliability. Output ripple voltage specification is another important factor for selecting the output capacitor. In a buck converter circuit, output ripple voltage is determined by inductor value, switching frequency, output capacitor value and ESR. It can be calculated by the equation below: $$\Delta V_{O} = \Delta I_{L} \times \left( ESR_{CO} + \frac{1}{8 \times f \times C_{O}} \right)$$ where; CO is output capacitor value, and $\mathsf{ESR}_\mathsf{CO}$ is the Equivalent Series Resistor of output capacitor. When low ESR ceramic capacitor is used as output capacitor, the impedance of the capacitor at the switching frequency dominates. Output ripple is mainly caused by capacitor value and inductor ripple current. The output ripple voltage calculation can be simplified to: $$\Delta V_{O} = \Delta I_{L} \times \left( \frac{1}{8 \times f \times C_{O}} \right)$$ If the impedance of ESR at switching frequency dominates, the output ripple voltage is mainly decided by capacitor ESR and inductor ripple current. The output ripple voltage calculation can be further simplified to: $$\Delta V_{O} = \Delta I_{L} \times ESR_{CO}$$ For lower output ripple voltage across the entire operating temperature range, X5R or X7R dielectric type of ceramic, or other low ESR tantalum are recommended to be used as output capacitors. In a buck converter, output capacitor current is continuous. The RMS current of output capacitor is decided by the peak to peak inductor ripple current. It can be calculated by: $$I_{\text{CO\_RMS}} = \frac{\Delta I_L}{\sqrt{12}}$$ Usually, the ripple current rating of the output capacitor is a smaller issue because of the low current stress. When the buck inductor is selected to be very small and inductor ripple current is high, output capacitor could be overstressed. #### **Loop Compensation** The AOZ1110QI employs peak current mode control for easy use and fast transient response. Peak current mode control eliminates the double pole effect of the output L&C filter. It greatly simplifies the compensation loop design. With peak current mode control, the buck power stage can be simplified to be a one-pole and one-zero system in frequency domain. The pole is dominant pole can be calculated by: $$f_{p1} = \frac{1}{2\pi \times C_O \times R_L}$$ The zero is a ESR zero due to output capacitor and its ESR. It is can be calculated by: $$f_{Z1} = \frac{1}{2\pi \times C_{O} \times ESR_{CO}}$$ where: CO is the output filter capacitor, R<sub>I</sub> is load resistor value, ESR<sub>CO</sub> is the equivalent series resistance of output capacitor. The compensation design is actually to shape the converter control loop transfer function to get desired gain and phase. Several different types of compensation network can be used for the AOZ1110QI. For most cases, a series capacitor and resistor network connected to the COMP pin sets the pole-zero and is adequate for a stable high-bandwidth control loop. In the AOZ1110QI, FB pin and COMP pin are the inverting input and the output of internal error amplifier. A series R and C compensation network connected to COMP provides one pole and one zero. The pole is: $$f_{p2} = \frac{G_{EA}}{2\pi \times C_C \times G_{VEA}}$$ where: $G_{EA}$ is the error amplifier transconductance, which is $200 \times 10^{-6}$ A/V. $G_{VEA}$ is the error amplifier voltage gain, which is 500 V/V, and, $C_C$ is the compensation capacitor in Figure 1. The zero given by the external compensation network, capacitor $C_{C}$ and resistor $R_{C}$ , is located at: $$f_{Z2} = \frac{1}{2\pi \times C_C \times R_C}$$ To design the compensation circuit, a target crossover frequency $f_{\mathbb{C}}$ for close loop must be selected. The system crossover frequency is where control loop has unity gain. The crossover is the also called the converter bandwidth. Generally a higher bandwidth means faster response to load transient. However, the bandwidth should not be too high because of system stability concern. When designing the compensation loop, converter stability under all line and load condition must be considered. Usually, it is recommended to set the bandwidth to be equal or less than 1/10 of switching frequency. The strategy for choosing $R_{\rm c}$ and Cc is to set the cross over frequency with Rc and set the compensator zero with $C_{\rm C}$ . Using selected crossover frequency, $f_{\rm C}$ , to calculate $R_{\rm C}$ : $$R_C = f_C \times \frac{V_O}{V_{FB}} \times \frac{2\pi \times C_O}{G_{FA} \times G_{CS}}$$ where; $f_C$ is desired crossover frequency. For best performance, $f_C$ is set to be about 1/10 of switching frequency, $V_{FR}$ is 0.8V, $G_{EA}$ is the error amplifier transconductance, which is 200 x 10<sup>-6</sup> A/V; $\mbox{G}_{\mbox{\footnotesize{CS}}}$ is the current sense circuit transconductance, which is 10 A/V. The compensation capacitor $C_C$ and resistor $R_C$ together make a zero. This zero is put somewhere close to the dominate pole $f_{p1}$ but lower than 1/5 of selected crossover frequency. $C_C$ can is selected by: $$C_C = \frac{1.5}{2\pi \times R_C \times f_{p1}}$$ The equation above can also be simplified to: $$C_C = \frac{C_O \times R_L}{R_C}$$ An easy-to-use application software which helps to design and simulate the compensation loop can be found at <a href="https://www.aosmd.com">www.aosmd.com</a>. ## Thermal Management and Layout Consideration In the AOZ1110QI buck regulator circuit, high pulsing current flows through two circuit loops. The first loop starts from the input capacitors, to the VIN pin, to the LX pins, to the filter inductor, to the output capacitor and load, and then return to the input capacitor through ground. Current flows in the first loop when the high side switch is on. The second loop starts from inductor, to the output capacitors and load, to the low-side N-MOSFET. Current flows in the second loop when the low side N-MOSFET is on. In PCB layout, minimizing the two loops area reduces the noise of this circuit and improves efficiency. A ground plane is strongly recommended to connect input capacitor, output capacitor, and PGND pin of the AOZ1110QI. In the AOZ1110QI buck regulator circuit, the major power dissipating components are the AOZ1110QI and the output inductor. The total power dissipation of converter circuit can be measured by input power minus output power: $$P_{total\ loss} = V_{IN} \times I_{IN} - V_O \times I_O$$ The power dissipation of inductor can be approximately calculated by output current and DCR of inductor: $$P_{inductor\ loss} = I_0^2 \times R_{inductor} \times 1.1$$ The actual junction temperature can be calculated with power dissipation in the AOZ1012D and thermal impedance from junction to ambient: $$T_{junction} = (P_{total\_loss} - P_{inductor\_loss}) \times \Theta_{JA}$$ The maximum junction temperature of AOZ1110QI is 150°C, which limits the maximum load current capability. The thermal performance of the AOZ1110QI is strongly affected by the PCB layout. Extra care should be taken by users during design process to ensure that the IC will operate under the recommended environmental conditions. Several layout tips are listed below for the best electric and thermal performance. - The LX pins are connected to internal P-MOSFET and N-MOSFET drains. They are low resistance thermal conduction path and most noisy switching node. Connect a large copper plane to LX pin to help thermal dissipation. For full load (4A) application, also connect the LX pads to the bottom layer by thermal vias to enhance the thermal dissipation. - Do not use thermal relief connection to the VIN and the PGND pin. Pour a maximized copper area to the PGND pin and the VIN pin to help thermal dissipation. - 3. Input capacitor should be connected to the VIN pin and the PGND pin as close as possible. - A ground plane is preferred. If a ground plane is not used, separate PGND from AGND and connect them only at one point to avoid the PGND pin noise coupling to the AGND pin. - 5. Make the current trace from LX pins to L to Co to the PGND as short as possible. - Pour copper plane on all unused board area and connect it to stable DC nodes, like VIN, GND or VOUT. - 7. Keep sensitive signal trace far away form the LX pins. ## Package Dimensions, QFN 4x4-24L **TOP VIEW** **SIDE VIEW** **BOTTOM VIEW** ## Package Dimensions, QFN 4x4-24L (Continued) #### **RECOMMENDED LAND PATTERN** #### **Dimensions in millimeters** | Symbols | Min. | Тур. | Max. | | | | | | |---------|------|-----------|------|--|--|--|--|--| | Α | 0.70 | 0.75 | 0.80 | | | | | | | A1 | 0.00 | 0.02 | 0.05 | | | | | | | A3 | | 0.20 REF | | | | | | | | b | 0.20 | 0.25 | 0.30 | | | | | | | D | | 4.00 BSC | | | | | | | | D1 | 2.50 | 2.60 | 2.70 | | | | | | | Е | | 4.00 BSC | | | | | | | | E1 | 1.15 | 1.25 | 1.35 | | | | | | | E2 | 0.85 | 0.85 0.95 | | | | | | | | е | | 0.50 BSC | | | | | | | | L | 0.35 | 0.40 | 0.45 | | | | | | | L1 | 0.20 | 0.30 | 0.40 | | | | | | | L2 | 0.25 | 0.35 | 0.45 | | | | | | | L3 | | 0.05 | 0.15 | | | | | | | aaa | 0.15 | | | | | | | | | bbb | | 0.10 | | | | | | | | ccc | 0.10 | | | | | | | | | ddd | | 0.08 | | | | | | | #### **Dimensions in inches** | Symbols | Min. | Тур. | Max. | | | | |---------|-------|------------|-------|--|--|--| | Α | 0.028 | 0.030 | 0.031 | | | | | A1 | 0.000 | 0.001 | 0.002 | | | | | A3 | | 0.008 REF. | | | | | | b | 0.008 | 0.010 | 0.012 | | | | | D | | 0.157 BSC | | | | | | D1 | 0.098 | 0.102 | 0.106 | | | | | E | | 0.157 BSC | | | | | | E1 | 0.045 | 0.049 | 0.053 | | | | | E2 | 0.033 | 0.037 | 0.041 | | | | | е | | 0.020 BSC | | | | | | L | 0.014 | 0.016 | 0.018 | | | | | L1 | 0.008 | 0.012 | 0.016 | | | | | L2 | 0.010 | 0.014 | 0.018 | | | | | L3 | | 0.002 | 0.006 | | | | | aaa | 0.006 | | | | | | | bbb | 0.004 | | | | | | | ccc | 0.004 | | | | | | | ddd | 0.003 | | | | | | ## Tape and Reel Dimensions, QFN 4x4-24L ### **Carrier Tape** UNIT: MM | Package | A0 | В0 | K0 | D0 | D1 | E | E1 | E2 | P0 | P1 | P2 | Т | |---------|-------|-------|-------|------|-----------|------|-------|-------|-------|-------|-------|-------| | QFN 4x4 | 4.35 | 4.35 | 1.10 | 1.50 | 1.50 | 12.0 | 1.75 | 5.50 | 8.00 | 4.00 | 2.00 | 0.30 | | (12 mm) | ±0.10 | ±0.10 | ±0.10 | Min. | +0.1/-0.0 | ±0.3 | ±0.10 | ±0.05 | ±0.10 | ±0.10 | ±0.05 | ±0.05 | UNIT: MM | Tape Size | Reel Size | М | N | w | W1 | н | K | S | G | R | V | |-----------|-----------|----------------|---------------|-------------------|-------------------|---------------|--------------|-------------|---|---|---| | 12 mm | ø330 | ø330.0<br>±2.0 | ø79.0<br>±1.0 | 12.4<br>+2.0/-0.0 | 17.0<br>+2.6/-1.2 | ø13.0<br>±0.5 | 10.5<br>±0.2 | 2.0<br>±0.5 | _ | _ | _ | #### **Leader/Trailer and Orientation** ## **Part Marking** This datasheet contains preliminary data; supplementary data may be published at a later date. Alpha & Omega Semiconductor reserves the right to make changes at any time without notice. #### LIFE SUPPORT POLICY ALPHA & OMEGA SEMICONDUCTOR PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS. #### As used herein: - 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user. - 2. A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.