## DICE/DWF SPECIFICATION ## LTC6268-10 4GHz Ultra-Low Bias Current FET Input Op Amp #### PAD FUNCTION ## 1. V<sup>-</sup> - 1. v 2. +IN - 3. –IN - 4. SHDN - 5. V<sup>+</sup> - 6 V - 7. OUT - Q \/- - 9. SHDN #### **DIE CROSS REFERENCE** | LTC® Finished | Order | |---------------|---------------------| | Part Number | Part Number | | LTC®6268-10 | LTC6268-10 DICE/DWF | Please refer to LTC standard product data sheet for other applicable product information. 50mils × 29mils, 28mils thick. Backside metal: None Backside potential: V<sup>-</sup> LT, LTC, LTM, Linear Technology and the Linear logo are registered trademarks of Linear Technology Corporation. All other trademarks are the property of their respective owners. ### **ABSOLUTE MAXIMUM RATINGS** (Note 1) | Supply Voltage V <sup>+</sup> to V <sup>-</sup> | 5.5V | |-------------------------------------------------|---------------------------| | Input Voltage | $V^ 0.2V$ to $V^+ + 0.2V$ | | Input Current (+IN, -IN) | (Note 2)±1mA | Input Current (SHDN) ......±1mA Output Current (I<sub>OUT</sub>) (Note 4, 5)......135mA # **DICE/DWF ELECTRICAL TEST LIMITS** Specifications are at $T_A = 25^{\circ}C$ , $V_{SUPPLY} = 5.0V$ (V+ = 5V, V<sup>-</sup> = 0V, $V_{CM} = mid$ -supply), $R_L = 1k\Omega$ , $V_{\overline{SHDN}}$ is unconnected. | SYMBOL | PARAMETER | CONDITIONS | MIN | MAX | UNITS | |-----------------|-----------------------------------|-----------------------------------------------------------------------|------|------|-------| | V <sub>OS</sub> | Input Offset Voltage | $V_{CM} = 2.75V$ | -0.7 | 0.7 | mV | | | | V <sub>CM</sub> = 4.0V | -1.0 | 1.0 | mV | | I <sub>B</sub> | Input Bias Current | $V_{CM} = 2.75V$ | -20 | 20 | fA | | (No | (Notes 3, 4) | $V_{CM} = 4.0V$ | -20 | 20 | fA | | I <sub>OS</sub> | Input Offset Current (Notes 3, 4) | $V_{CM} = 2.75V$ | -40 | 40 | fA | | CMRR | Common Mode Rejection Ratio | V <sub>CM</sub> = 0.5V to 3.2V (PNP Side) | 72 | | dB | | | | $V_{CM} = -0.1V \text{ to } 4.5V$ | 64 | | dB | | IVR | Input Voltage Range | Guaranteed by CMRR | -0.1 | 4.5 | V | | PSRR | Power Supply Rejection Ratio | V <sub>CM</sub> = 1.0V, V <sub>SUPPLY</sub> Ranges from 3.1V to 5.25V | 78 | | dB | | | Supply Voltage Range | | 3.1 | 5.25 | | <sup>\*</sup>DWF = DICE in wafer form. ### ITC6268-10 #### **DICE/DWF ELECTRICAL TEST LIMITS** Specifications are at $T_A = 25^{\circ}C$ , $V_{SUPPLY} = 5.0V$ ( $V^{+} = 5V$ , $V^{-} = 0V$ , $V_{CM}$ = mid-supply), $R_L$ = 1k $\Omega$ , $V_{\overline{SHDN}}$ is unconnected. | SYMBOL | PARAMETER | CONDITIONS | | MIN | MAX | UNITS | |-------------------|-----------------------------------------------|--------------------------------------------------------------------------------------|-------------------------|------------|------------|----------| | A <sub>V</sub> | Open Loop Voltage Gain | V <sub>OUT</sub> = 0.5V to 4.5V | R <sub>LOAD</sub> = 10k | 125 | | V/mV | | | | | R <sub>LOAD</sub> = 100 | 10 | | V/mV | | I <sub>SC</sub> | Output Short Circuit Current (Note 5) | | | 60 | | mA | | I <sub>S</sub> | Supply Current Per Amplifier | | | 15 | 18 | mA | | | Supply Current in Shutdown<br>(Per Amplifier) | | | | 0.85 | mA | | I <sub>SHDN</sub> | Shutdown Pin Current | $V_{\overline{SHDN}} = 0.75V$<br>$V_{\overline{SHDN}} = 1.50V$ | | -12<br>-12 | 12<br>12 | μA<br>μA | | $V_{IL}$ | SHDN Input Low Voltage | Disable | | | 0.75 | V | | $V_{IH}$ | SHDN Input High Voltage | Enable. If SHDN is Unconnected, Amp is Enabled | | 1.5 | | V | | I <sub>LEAK</sub> | Output Leakage Current in Shutdown | $V_{\overline{SHDN}} = 0V, V_{OUT} = 0V$<br>$V_{\overline{SHDN}} = 0V, V_{OUT} = 5V$ | | | 400<br>400 | nA<br>nA | # **DICE/DWF ELECTRICAL TEST LIMITS** Specifications are at $T_A = 25^{\circ}C$ , $V_{SUPPLY} = 3.3V$ (V<sup>+</sup> = 3.3V, V<sup>-</sup> = 0V, $V_{CM} = mid\text{-supply}$ ), $R_L = 1k\Omega$ , $V_{\overline{SHDN}}$ is unconnected. | SYMBOL | PARAMETER | CONDITIONS | | | MIN | MAX | UNITS | |---------------------|--------------------------------------------|-------------------------------------------------------------------------------------------|-------------------------|------------|----------|----------|-------| | $\overline{V_{OS}}$ | Input Offset Voltage | V <sub>CM</sub> = 1.0V | | -0.7 | 0.7 | mV | | | | | V <sub>CM</sub> = 2.3V | | | -1.0 | 1.0 | mV | | I <sub>B</sub> | Input Bias Current (Notes 3, 4) | $V_{CM} = 1.0V$ $V_{CM} = 2.3V$ | | | -20 | 20 | fA | | | | | | | -20 | 20 | fA | | I <sub>OS</sub> | Input Offset Current (Notes 3, 4) | $V_{CM} = 1.0V$ | | -40 | 40 | fA | | | CMRR | Common Mode Rejection Ratio | V <sub>CM</sub> = 0.5V to 1.2V (PNP Side)<br>V <sub>CM</sub> = -0.1V to 2.8V (Full Range) | | | 63 | | dB | | | | | | | 60 | | dB | | IVR | Input Voltage Range | Guaranteed by CMRR | Guaranteed by CMRR | | -0.1 | 2.8 | V | | A <sub>V</sub> | Open Loop Voltage Gain | V <sub>OUT</sub> = 0.5V to 2.8V | R <sub>LOAD</sub> = 10k | | 80 | | V/mV | | | | | R <sub>LOAD</sub> = 100 | | 10 | | V/mV | | $I_{SC}$ | Output Short Circuit Current (Note 5) | | | | 50 | | mA | | Is | Supply Current per Amplifier | | | | 14.5 | 17.5 | mA | | | Supply Current in Shutdown (Per Amplifier) | | | | | 0.6 | mA | | I <sub>SHDN</sub> | Shutdown Pin Current | V <sub>SHDN</sub> = 0.75V<br>V <sub>SHDN</sub> = 1.5V | | -12<br>-12 | 12<br>12 | μΑ<br>μΑ | | | $\overline{V_{IL}}$ | SHDN Input Low Voltage | Disable | | | | 0.75 | V | | $\overline{V_{IH}}$ | SHDN Input High Voltage | Enable. If SHDN is Unconnected, Amp Is Enabled | | | 1.5 | | V | Note 1: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime. Note 2: The inputs are protected by two series connected ESD protection diodes to each power supply. The input current should be limited to less than 1mA. The input voltage should not exceed 200mV beyond the power supply. **Note 3:** The input bias current is the average of the currents into the positive and negative input pins. Note 4: This parameter is specified by design and/or characterization and is not tested in production. **Note 5:** The LTC6268-10 is capable of producing peak output currents in excess of 135mA. Current density limitations within the IC require the continuous current supplied by the output (sourcing or sinking) over the operating lifetime of the part be limited to under 135mA (Absolute Maximum). Wafer level testing is performed per the indicated specifications for dice. Considerable differences in performance can often be observed for dice versus packaged units due to the influences of packaging and assembly on certain devices and/or parameters. Please consult factory for more information on dice performance and lot qualifications via lot sampling test procedures. Dice data sheet subject to change. Please consult factory for current revision in production. I.D.No. 16-33-6268