

# **RMLV1616A Series**

16Mb Advanced LPSRAM (1M word × 16bit / 2M word x 8bit)

R10DS0258EJ0100 Rev.1.00 2016.01.06

## **Description**

The RMLV1616A Series is a family of 16-Mbit static RAMs organized 1,048,576-word  $\times$  16-bit, fabricated by Renesas's high-performance Advanced LPSRAM technologies. The RMLV1616A Series has realized higher density, higher performance and low power consumption. The RMLV1616A Series offers low power standby power dissipation; therefore, it is suitable for battery backup systems. It is offered in 48pin TSOP (I), 52pin  $\mu$ TSOP (II) or 48-ball fine pitch ball grid array.

#### **Features**

Single 3V supply: 2.7V to 3.6V
Access time: 55ns (max.)
Current consumption:

— Standby: 0.5μA (typ.)
Common data input and output

Three state outputDirectly TTL compatibleAll inputs and outputs

• Battery backup operation

#### **Part Name Information**

| Part Name        | Access time | Temperature<br>Range | Package                                    |
|------------------|-------------|----------------------|--------------------------------------------|
| RMLV1616AGSA-5S2 |             |                      | 12mm x 20mm 48pin plastic TSOP (I)         |
| RMLV1616AGSD-5S2 | 55 ns       | -40 ~ +85°C          | 10.79mm × 10.49mm 52pin plastic μTSOP (II) |
| RMLV1616AGBG-5S2 |             |                      | 48-ball FBGA with 0.75mm ball pitch        |

## **Pin Arrangement**



# **Pin Description**

| Pin name        | Function                  |
|-----------------|---------------------------|
| V <sub>CC</sub> | Power supply              |
| V <sub>SS</sub> | Ground                    |
| A0 to A19       | Address input (word mode) |
| A-1 to A19      | Address input (byte mode) |
| DQ0 to DQ15     | Data input/output         |
| CS1#            | Chip select 1             |
| CS2             | Chip select 2             |
| OE#             | Output enable             |
| WE#             | Write enable              |
| LB#             | Lower byte select         |
| UB#             | Upper byte select         |
| BYTE#           | Byte control mode enable  |
| NC              | No connection             |

# **Block Diagram**



Note 1. BYTE# pin supported by only 48pin TSOP (I) and 52pin µTSOP (II) types.

# **Operation Table**

| CS1# | CS2 | BYTE# | UB# | LB# | WE# | OE# | DQ0~7  | DQ8~14 | DQ15   | Operation           |
|------|-----|-------|-----|-----|-----|-----|--------|--------|--------|---------------------|
| Н    | Х   | Х     | Х   | Х   | Х   | Х   | High-Z | High-Z | High-Z | Stand-by            |
| Х    | L   | Х     | Х   | Х   | Х   | Х   | High-Z | High-Z | High-Z | Stand-by            |
| Х    | Χ   | Н     | Н   | Н   | Х   | Х   | High-Z | High-Z | High-Z | Stand-by            |
| L    | Н   | Н     | Н   | L   | L   | Х   | Din    | High-Z | High-Z | Write in lower byte |
| L    | Н   | Н     | Η   | L   | Η   | L   | Dout   | High-Z | High-Z | Read in lower byte  |
| L    | Н   | Н     | Н   | L   | Н   | Н   | High-Z | High-Z | High-Z | Output disable      |
| L    | Н   | Н     | L   | Н   | L   | Х   | High-Z | Din    | Din    | Write in upper byte |
| L    | Н   | Н     | L   | Η   | Η   | L   | High-Z | Dout   | Dout   | Read in upper byte  |
| L    | Н   | Н     | L   | Н   | Н   | Н   | High-Z | High-Z | High-Z | Output disable      |
| L    | Н   | Н     | L   | L   | L   | Х   | Din    | Din    | Din    | Word write          |
| L    | Н   | Н     | L   | L   | Η   | L   | Dout   | Dout   | Dout   | Word read           |
| L    | Н   | Н     | L   | L   | Н   | Н   | High-Z | High-Z | High-Z | Output disable      |
| Ĺ    | Н   | Ĺ     | Х   | Х   | Ĺ   | Х   | Din    | High-Z | A-1    | Byte write          |
| L    | Н   | L     | Х   | Х   | Н   | L   | Dout   | High-Z | A-1    | Byte read           |
| L    | Н   | Ĺ     | Х   | Х   | Н   | Н   | High-Z | High-Z | A-1    | Output disable      |

Note 2. H:  $V_{IH}$  L: $V_{IL}$  X:  $V_{IH}$  or  $V_{IL}$ 

# **Absolute Maximum Ratings**

| Parameter                                               | Symbol          | Value                                                    | unit |
|---------------------------------------------------------|-----------------|----------------------------------------------------------|------|
| Power supply voltage relative to V <sub>SS</sub>        | V <sub>CC</sub> | -0.5 to +4.6                                             | V    |
| Terminal voltage on any pin relative to V <sub>SS</sub> | V <sub>T</sub>  | -0.5 <sup>*4</sup> to V <sub>CC</sub> +0.3 <sup>*5</sup> | V    |
| Power dissipation                                       | P <sub>T</sub>  | 0.7                                                      | W    |
| Operation temperature                                   | Topr            | -40 to +85                                               | °C   |
| Storage temperature range                               | Tstg            | -65 to +150                                              | °C   |
| Storage temperature range under bias                    | Tbias           | -40 to +85                                               | °C   |

Note 4. -2.0V for pulse  $\leq 30$ ns (full width at half maximum)

# **DC Operating Conditions**

| Parameter                 | Symbol          | Min. | Тур. | Max.                 | Unit | Note |
|---------------------------|-----------------|------|------|----------------------|------|------|
| Supply voltage            | V <sub>CC</sub> | 2.7  | 3.0  | 3.6                  | V    |      |
|                           | V <sub>SS</sub> | 0    | 0    | 0                    | V    |      |
| Input high voltage        | V <sub>IH</sub> | 2.2  | _    | V <sub>CC</sub> +0.3 | V    |      |
| Input low voltage         | V <sub>IL</sub> | -0.3 | _    | 0.6                  | V    | 6    |
| Ambient temperature range | Та              | -40  | _    | +85                  | °C   |      |

Note 6. -2.0V for pulse  $\leq$  30ns (full width at half maximum)

<sup>3.</sup> BYTE# pin supported by only 48pin TSOP (I) and 52pin  $\mu$ TSOP (II) types. 48-ball FBGA type equals BYTE#=H mode.

<sup>5.</sup> Maximum voltage is +4.6V.

#### **DC Characteristics**

| Parameter                 | Symbol           | Min.      | Тур.               | Max. | Unit |                                                                                                                                                        | Test conditions*7                                                                                                                                          |  |
|---------------------------|------------------|-----------|--------------------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Input leakage current     |                  | -         | _                  | 1    | μΑ   | Vin = V <sub>SS</sub>                                                                                                                                  | s to V <sub>CC</sub>                                                                                                                                       |  |
| Output leakage current    | I <sub>LO</sub>  | _         | _                  | 1    | μА   |                                                                                                                                                        | / <sub>IH</sub> or CS2 = V <sub>IL</sub> or OE# = V <sub>IH</sub><br>= V <sub>IL</sub> or LB# = UB# = V <sub>IH</sub> ,<br><sub>S</sub> to V <sub>CC</sub> |  |
| Average operating current | I <sub>CC1</sub> | _         | 23 <sup>*8</sup>   | 30   | mA   | -                                                                                                                                                      | 55ns, duty =100%, $I_{I/O}$ = 0mA,<br>$J_{IL}$ , CS2 = $V_{IH}$ , Others = $V_{IH}/V_{IL}$                                                                 |  |
|                           | Icc2             | _         | 1.6 <sup>*8</sup>  | 4    | mA   | Cycle = $1\mu s$ , duty = $100\%$ , $I_{I/O} = 0mA$ ,<br>CS1# $\leq 0.2V$ , CS2 $\geq V_{CC}$ -0.2V,<br>$V_{IH} \geq V_{CC}$ -0.2V, $V_{IL} \leq 0.2V$ |                                                                                                                                                            |  |
| Standby current           | I <sub>SB</sub>  | _         | _                  | 0.3  | mA   | CS2 = V <sub>1</sub>                                                                                                                                   | $_{L}$ , Others = $V_{SS}$ to $V_{CC}$                                                                                                                     |  |
| Standby current           |                  | _         | 0.5*8              | 3    | μА   | ~+25°C                                                                                                                                                 | Vin = $V_{SS}$ to $V_{CC}$ ,<br>(1) CS2 ≤ 0.2V or                                                                                                          |  |
|                           | I <sub>SB1</sub> | _         | 0.8*9              | 5    | μА   | ~+40°C                                                                                                                                                 | 1 ` '                                                                                                                                                      |  |
|                           | ISB1             | _         | 2.5 <sup>*10</sup> | 12   | μА   | ~+70°C                                                                                                                                                 |                                                                                                                                                            |  |
|                           |                  | _         | 5 <sup>*11</sup>   | 16   | μА   | ~+85°C                                                                                                                                                 | CS1# ≤ 0.2V,<br>CS2 ≥ V <sub>CC</sub> -0.2V                                                                                                                |  |
| Output high voltage       | V <sub>OH</sub>  | 2.4       | _                  | ı    | V    | I <sub>OH</sub> = -1m                                                                                                                                  | ıA                                                                                                                                                         |  |
|                           | $V_{OH2}$        | Vcc - 0.2 | _                  | _    | V    | I <sub>OH</sub> = -0.1                                                                                                                                 | mA                                                                                                                                                         |  |
| Output low voltage        | V <sub>OL</sub>  | _         | _                  | 0.4  | V    | $I_{OL} = 2mA$                                                                                                                                         | 4                                                                                                                                                          |  |
|                           | $V_{OL2}$        | _         | _                  | 0.2  | V    | I <sub>OL</sub> = 0.1r                                                                                                                                 | mA                                                                                                                                                         |  |

- Note 7. BYTE# pin supported by only 48pin TSOP (I) and 52pin µTSOP (II) types. BYTE# ≥ Vcc - 0.2V or BYTE# ≤ 0.2V
  - 8. Typical parameter indicates the value for the center of distribution at 3.0V (Ta=25°C), and not 100% tested.
  - 9. Typical parameter indicates the value for the center of distribution at 3.0V (Ta=40°C), and not 100% tested.
  - 10. Typical parameter indicates the value for the center of distribution at 3.0V (Ta=70°C), and not 100% tested.
  - 11. Typical parameter indicates the value for the center of distribution at 3.0V (Ta=85°C), and not 100% tested.

## Capacitance

(Ta = $25^{\circ}$ C, f =1MHz)

|                            |        |      |      |      |      | ,                    | . ,  |
|----------------------------|--------|------|------|------|------|----------------------|------|
| Parameter                  | Symbol | Min. | Тур. | Max. | Unit | Test conditions      | Note |
| Input capacitance          | C in   | _    | _    | 8    | pF   | Vin =0V              | 12   |
| Input / output capacitance | C 1/O  | _    | _    | 10   | pF   | V <sub>I/O</sub> =0V | 12   |

Note 12. This parameter is sampled and not 100% tested.

#### **AC Characteristics**

Test Conditions (Vcc =  $2.7V \sim 3.6V$ , Ta =  $-40 \sim +85$ °C)

• Input pulse levels:

$$V_{IL} = 0.4V, V_{IH} = 2.4V$$

• Input rise and fall time: 5ns

• Input and output timing reference level: 1.4V

Output load: See figures (Including scope and jig)



### **Read Cycle**

| Parameter                          | Symbol            | Min. | Max. | Unit | Note     |
|------------------------------------|-------------------|------|------|------|----------|
| Read cycle time                    | t <sub>RC</sub>   | 55   |      | ns   |          |
| Address access time                | t <sub>AA</sub>   | _    | 55   | ns   |          |
| Chin coloct access time            | t <sub>ACS1</sub> | _    | 45   | ns   |          |
| Chip select access time            | t <sub>ACS2</sub> | _    | 45   | ns   |          |
| Output enable to output valid      | t <sub>OE</sub>   | _    | 22   | ns   |          |
| Output hold from address change    | t <sub>OH</sub>   | 10   | _    | ns   |          |
| LB#, UB# access time               | t <sub>BA</sub>   | _    | 45   | ns   |          |
| Chin coloct to output in low 7     | t <sub>CLZ1</sub> | 10   | _    | ns   | 13,14    |
| Chip select to output in low-Z     | t <sub>CLZ2</sub> | 10   | _    | ns   | 13,14    |
| LB#, UB# enable to low-Z           | t <sub>BLZ</sub>  | 5    | _    | ns   | 13,14    |
| Output enable to output in low-Z   | t <sub>OLZ</sub>  | 5    | _    | ns   | 13,14    |
| Chin decalest to sutput in high 7  | t <sub>CHZ1</sub> | 0    | 18   | ns   | 13,14,15 |
| Chip deselect to output in high-Z  | t <sub>CHZ2</sub> | 0    | 18   | ns   | 13,14,15 |
| LB#, UB# disable to high-Z         | t <sub>BHZ</sub>  | 0    | 18   | ns   | 13,14,15 |
| Output disable to output in high-Z | t <sub>OHZ</sub>  | 0    | 18   | ns   | 13,14,15 |

Note 13. This parameter is sampled and not 100% tested.

- At any given temperature and voltage condition,  $t_{\text{CHZ1}}$  max is less than  $t_{\text{CLZ1}}$  min,  $t_{\text{CHZ2}}$  max is less than  $t_{\text{CLZ2}}$  min,  $t_{\text{BHZ}}$  max is less than  $t_{\text{CHZ2}}$  min, and  $t_{\text{OHZ}}$  max is less than  $t_{\text{CLZ2}}$  min, for any device.
- 15.  $t_{CHZ1}$ ,  $t_{CHZ2}$ ,  $t_{BHZ}$  and  $t_{OHZ}$  are defined as the time when the DQ pins enter a high-impedance state and are not referred to the DQ levels.

#### **Write Cycle**

| Parameter                          | Symbol           | Min. | Max. | Unit | Note  |
|------------------------------------|------------------|------|------|------|-------|
| Write cycle time                   | twc              | 55   | _    | ns   |       |
| Address valid to write end         | t <sub>AW</sub>  | 35   | _    | ns   |       |
| Chip select to write end           | t <sub>CW</sub>  | 35   | _    | ns   |       |
| Write pulse width                  | t <sub>WP</sub>  | 35   | _    | ns   | 16    |
| LB#,UB# valid to write end         | t <sub>BW</sub>  | 35   | _    | ns   |       |
| Address setup time to write start  | t <sub>AS</sub>  | 0    | _    | ns   |       |
| Write recovery time from write end | t <sub>WR</sub>  | 0    | _    | ns   |       |
| Data to write time overlap         | t <sub>DW</sub>  | 25   | _    | ns   |       |
| Data hold from write end           | t <sub>DH</sub>  | 0    | _    | ns   |       |
| Output enable from write end       | tow              | 5    | _    | ns   | 17    |
| Output disable to output in high-Z | t <sub>OHZ</sub> | 0    | 18   | ns   | 17,18 |
| Write to output in high-Z          | t <sub>WHZ</sub> | 0    | 18   | ns   | 17,18 |

Note  $\,$  16.  $\,$  two interval between write start and write end.

A write starts when all of (CS1#), (CS2), (WE#) and (one or both of LB# and UB#) become active. A write is performed during the overlap of a low CS1#, a high CS2, a low WE# and a low LB# or a low UB#.

A write ends when any of (CS1#), (CS2), (WE#) or (one or both of LB# and UB#) becomes inactive.

- 17. This parameter is sampled and not 100% tested.
- 18.  $t_{OHZ}$  and  $t_{WHZ}$  are defined as the time when the DQ pins enter a high-impedance state and are not referred to the DQ levels.

## BYTE# Timing Conditions (BYTE# pin supported by only 48pin TSOP (I) and 52pin μTSOP (II) types)

| Parameter          | Symbol          | Min. | Max. | Unit | Note |
|--------------------|-----------------|------|------|------|------|
| Byte setup time    | t <sub>BS</sub> | 5    | -    | ms   |      |
| Byte recovery time | t <sub>BR</sub> | 5    | -    | ms   |      |

## **BYTE# Timing Waveforms**



## **Timing Waveforms**

### Read Cycle\*19



Note 19. BYTE# pin supported by only 48pin TSOP (I) and 52pin  $\mu$ TSOP (II) types. BYTE#  $\geq$  Vcc - 0.2V (Word mode) or BYTE#  $\leq$  0.2V (Byte mode)

- 20.  $t_{CHZ1}$ ,  $t_{CHZ2}$ ,  $t_{BHZ}$  and  $t_{OHZ}$  are defined as the time when the DQ pins enter a high-impedance state and are not referred to the DQ levels.
- 21. This parameter is sampled and not 100% tested.
- 22. At any given temperature and voltage condition,  $t_{CHZ1}$  max is less than  $t_{CLZ1}$  min,  $t_{CHZ2}$  max is less than  $t_{CLZ2}$  min,  $t_{BHZ}$  max is less than  $t_{BLZ}$  min, and  $t_{OHZ}$  max is less than  $t_{OLZ}$  min, for any device.

### Write Cycle (1)\*23 (WE# CLOCK, OE#="H" while writing)



Note 23. BYTE# pin supported by only 48pin TSOP (I) and 52pin µTSOP (II) types. BYTE# ≥ Vcc - 0.2V (Word mode) or BYTE# ≤ 0.2V (Byte mode)

- 24. twp is the interval between write start and write end.
  - A write starts when all of (CS1#), (CS2), (WE#) and (one or both of LB# and UB#) become active.
  - A write is performed during the overlap of a low CS1#, a high CS2, a low WE# and a low LB# or a low UB#.
  - A write ends when any of (CS1#), (CS2), (WE#) or (one or both of LB# and UB#) becomes inactive.
- 25.  $t_{OHZ}$  and  $t_{WHZ}$  are defined as the time when the DQ pins enter a high-impedance state and are not referred to the DQ levels.
- 26. This parameter is sampled and not 100% tested.
- 27. During this period, DQ pins are in the output state so input signals must not be applied to the DQ pins.

### Write Cycle (2)\*28 (WE# CLOCK, OE# Low Fixed)



Note 28. BYTE# pin supported by only 48pin TSOP (I) and 52pin  $\mu$ TSOP (II) types. BYTE#  $\geq$  Vcc - 0.2V (Word mode) or BYTE#  $\leq$  0.2V (Byte mode)

- 29.  $t_{\text{WP}}$  is the interval between write start and write end.
  - A write starts when all of (CS1#), (CS2), (WE#) and (one or both of LB# and UB#) become active.
  - A write is performed during the overlap of a low CS1#, a high CS2, a low WE# and a low LB# or a low UB#.
  - A write ends when any of (CS1#), (CS2), (WE#) or (one or both of LB# and UB#) becomes inactive.
- 30.  $t_{WHZ}$  is defined as the time when the DQ pins enter a high-impedance state and are not referred to the DQ levels.
- 31. This parameter is sampled and not 100% tested.
- 32. During this period, DQ pins are in the output state so input signals must not be applied to the DQ pins.

# Write Cycle (3)\*33 (CS1#, CS2 CLOCK)



Note 33. BYTE# pin supported by only 48pin TSOP (I) and 52pin  $\mu$ TSOP (II) types. BYTE#  $\geq$  Vcc - 0.2V (Word mode) or BYTE#  $\leq$  0.2V (Byte mode)

34. t<sub>WP</sub> is the interval between write start and write end.

A write starts when all of (CS1#), (CS2), (WE#) and (one or both of LB# and UB#) become active.

A write is performed during the overlap of a low CS1#, a high CS2, a low WE# and a low LB# or a low UB#.

A write ends when any of (CS1#), (CS2), (WE#) or (one or both of LB# and UB#) becomes inactive.

# Write Cycle (4)<sup>\*35</sup> (LB#, UB# CLOCK, Word Mode)



Note 35. BYTE# pin supported by only 48pin TSOP (I) and 52pin  $\mu$ TSOP (II) types. BYTE#  $\geq$  Vcc - 0.2V (Word mode)

36. t<sub>WP</sub> is the interval between write start and write end.

A write starts when all of (CS1#), (CS2), (WE#) and (one or both of LB# and UB#) become active.

A write is performed during the overlap of a low CS1#, a high CS2, a low WE# and a low LB# or a low UB#.

A write ends when any of (CS1#), (CS2), (WE#) or (one or both of LB# and UB#) becomes inactive.

#### Low V<sub>CC</sub> Data Retention Characteristics

| Parameter                            | Symbol           | Min. | Тур.               | Max. | Unit | Test conditions*37,38   |                                                                                                              |  |
|--------------------------------------|------------------|------|--------------------|------|------|-------------------------|--------------------------------------------------------------------------------------------------------------|--|
| V <sub>CC</sub> for data retention   | $V_{DR}$         | 1.5  | _                  | 3.6  | V    | CS2 ≥ (3) LB# =         | 0.2V or<br>≥ $V_{CC}$ -0.2V,<br>: $V_{CC}$ -0.2V or<br>UB# ≥ $V_{CC}$ -0.2V,<br>≤ 0.2V, CS2 ≥ $V_{CC}$ -0.2V |  |
| Data retention current               | ICCDR            | _    | 0.5*39             | 3    | μΑ   | ~+25°C                  | V <sub>CC</sub> = 3.0V, Vin ≥ 0V                                                                             |  |
|                                      |                  | _    | 0.8*40             | 5    | μΑ   | ~+40°C                  | (1) CS2 ≤ 0.2V or<br>(2) CS1# ≥ V <sub>CC</sub> -0.2V,<br>CS2 ≥ V <sub>CC</sub> -0.2V or                     |  |
|                                      |                  | _    | 2.5 <sup>*41</sup> | 12   | μΑ   | ~+70°C                  | (3) LB# = UB# ≥ V <sub>CC</sub> -0.2V,<br>CS1# ≤ 0.2V,                                                       |  |
|                                      |                  | _    | 5 <sup>*42</sup>   | 16   | μΑ   | ~+85°C                  | CS2 ≥ V <sub>CC</sub> -0.2V                                                                                  |  |
| Chip deselect time to data retention | t <sub>CDR</sub> | 0    | _                  | _    | ns   | See retention waveform. |                                                                                                              |  |
| Operation recovery time              | t <sub>R</sub>   | 5    | _                  | _    | ms   |                         |                                                                                                              |  |

Note 37. BYTE# pin supported by only 48pin TSOP (I) and 52pin  $\mu$ TSOP (II) types. BYTE#  $\geq$  Vcc - 0.2V or BYTE#  $\leq$  0.2V

- 38. CS2 controls address buffer, WE# buffer, CS1# buffer, OE# buffer, LB# buffer, UB# buffer and DQ buffer. If CS2 controls data retention mode, Vin levels (address, WE#, CS1#, OE#, LB#, UB#, DQ) can be in the high impedance state. If CS1# controls data retention mode, CS2 must be CS2 ≥ V<sub>CC</sub>-0.2V or CS2 ≤ 0.2V. The other inputs levels (address, WE#, OE#, LB#, UB#, DQ) can be in the high-impedance state.
- 39. Typical parameter indicates the value for the center of distribution at 3.0V (Ta=25°C), and not 100% tested.
- 40. Typical parameter indicates the value for the center of distribution at 3.0V (Ta=40°C), and not 100% tested.
- 41. Typical parameter indicates the value for the center of distribution at 3.0V (Ta=70°C), and not 100% tested.
- 42. Typical parameter indicates the value for the center of distribution at 3.0V (Ta=85°C), and not 100% tested.

## Low Vcc Data Retention Timing Waveforms (CS1# controlled)\*43



## Low Vcc Data Retention Timing Waveforms (CS2 controlled)\*43



# Low Vcc Data Retention Timing Waveforms (LB#,UB# controlled, Word Mode)\*44



Note 43. BYTE# pin supported by only 48pin TSOP (I) and 52pin  $\mu$ TSOP (II) types. BYTE#  $\geq$  Vcc - 0.2V or BYTE#  $\leq$  0.2V

44. BYTE# pin supported by only 48pin TSOP (I) and 52pin  $\mu$ TSOP (II) types. BYTE#  $\geq$  Vcc - 0.2V (Word mode)

| Revision History | RMLV1616A Series Data Sheet |
|------------------|-----------------------------|
|------------------|-----------------------------|

|      |            | Description |                      |
|------|------------|-------------|----------------------|
| Rev. | Date       | Page        | Summary              |
| 1.00 | 2016.01.06 | _           | First Edition issued |
|      |            |             |                      |
|      |            |             |                      |

#### Notice

- 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information
- 2. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein
- 3. Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or
- 4. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from such alteration, modification, copy or otherwise misappropriation of Renesas Electronics product.
- 5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The recommended applications for each Renesas Electronics product depends on

"Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic

"High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; and safety equipment etc.

Renesas Electronics products are neither intended nor authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems, surgical implantations etc.), or may cause serious property damages (nuclear reactor control systems, military equipment etc.). You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application for which it is not intended. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for which the product is not intended by Renesas Electronics.

- 6. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges
- 7. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, lease evaluate the safety of the final products or systems manufactured by you
- 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 9. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You should not use Renesas Electronics products or technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. When exporting the Renesas Electronics products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations
- 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, who distributes, disposes of, or otherwise places the product with a third party, to notify such third party in advance of the contents and conditions set forth in this document, Renesas Electronics assumes no responsibility for any losses incurred by you or third parties as a result of unauthorized use of Renesas Electronics
- 11. This document may not be reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics



#### **SALES OFFICES**

#### Renesas Electronics Corporation

http://www.renesas.com

Refer to "http://www.renesas.com/" for the latest and detailed information.

Renesas Electronics America Inc. 2801 Scott Boulevard Santa Clara, CA 95050-2549, U.S.A. Tel: +1-408-588-6000, Fax: +1-408-588-6130

Renesas Electronics Canada Limited 9251 Yonge Street, Suite 8309 Richmond Hill, Ontario Canada L4C 9T3 Tel: +1-905-237-2004

Renesas Electronics Europe Limited

Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K Tel: +44-1628-585-100, Fax: +44-1628-585-900

Renesas Electronics Europe GmbH

Arcadiastrasse 10, 40472 Düsseldorf, German Tel: +49-211-6503-0, Fax: +49-211-6503-1327

Renesas Electronics (China) Co., Ltd. Room 1709, Quantum Plaza. No.27 ZhiChunLu Haidian District, Beijing 100191, P.R.China Tel: +88-10-8235-1155, Fax: +88-10-8235-7679

Renesas Electronics (Shanghai) Co., Ltd.
Unit 301, Tower A, Central Towers, 555 Langao Road, Putuo District, Shanghai, P. R. China 200333
Tel: +86-21-2226-0888, Fax: +86-21-2226-0999

Renesas Electronics Hong Kong Limited

Treireads Electronics from Knotig Limited
Unit 1601-1611, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong
Tel: +852-2265-6688, Fax: +852 2886-9022

Renesas Electronics Taiwan Co., Ltd. 13F, No. 363, Fu Shing North Road, Taipei 10543, Taiwan Tel: +886-2-8175-9600, Fax: +886 2-8175-9670

Renesas Electronics Singapore Pte. Ltd. 80 Bendemeer Road, Unit #06-02 Hyllux Innovation Centre, Singapore 339949 Tel: +65-6213-0200, Fax: +65-6213-0300

Renesas Electronics Malaysia Sdn.Bhd. Unit 1207, Block B. Menara Amcorp, Amco

1207, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia +60-3-7955-9390, Fax: +60-3-7955-9510

Renesas Electronics India Pvt. Ltd. No.777C, 100 Feet Road, HAL II Stage, Indiranagar, Bangalore, India Tel: +91-80-67208700, Fax: +91-80-67208777

Renesas Electronics Korea Co., Ltd. 12F., 234 Teheran-ro, Gangnam-Gu, Seoul, 135-080, Korea Tel: +82-2-558-3737, Fax: +82-2-558-5141