### **General Description** The MAX19191 is an ultra-low-power, 8-bit, 10Msps analog-to-digital converter (ADC). The device features a fully differential wideband track-and-hold (T/H) input. This input has a 440MHz bandwidth and accepts fully differential or single-ended signals. The MAX19191 delivers a typical signal-to-noise and distortion (SINAD) of 48.6dB at an input frequency of 1.875MHz and a sampling rate of 10Msps while consuming only 15.3mW. This ADC operates from a 2.7V to 3.6V analog power supply. A separate 1.8V to 3.6V supply powers the digital output driver. In addition to ultra-low operating power, the MAX19191 features three power-down modes to conserve power during idle periods. Excellent dynamic performance, ultra-low power, and small size make the MAX19191 ideal for applications in imaging, instrumentation, and digital communications. An internal 1.024V precision bandgap reference sets the full-scale range of the ADC to ±0.512V. A flexible reference structure allows the MAX19191 to use its internal reference or accept an externally applied reference for applications requiring increased accuracy. The MAX19191 features parallel, CMOS-compatible three-state outputs. The digital output format is offset binary. A separate digital power input accepts a voltage from 1.8V to 3.6V for flexible interfacing to different logic levels. The MAX19191 is available in a 5mm × 5mm, 28pin thin QFN package, and is specified for the extended industrial (-40°C to +85°C) temperature range. For higher sampling frequency applications, refer to the MAX1195-MAX1198 dual 8-bit ADCs. For a dual-channel, pin-compatible version, refer to the MAX19192 data sheet. ### **Applications** Ultrasound and Medical Imaging Battery-Powered Portable Instruments Low-Power Video WLAN, Mobile DSL, WLL Receiver Digital Audio Receiver Front-End ### **Features** - ♦ Ultra-Low Power 15.3mW (Normal Operation: 10Msps) 2µW (Shutdown Mode) - **♦ Excellent Dynamic Performance** 48.6dB SNR at $f_{IN} = 1.875$ MHz 70dBc SFDR at f<sub>IN</sub> = 1.875MHz - ♦ 2.7V to 3.6V Single Analog Supply - ♦ 1.8V to 3.6V TTL/CMOS-Compatible Digital Outputs - ♦ Fully Differential or Single-Ended Analog Inputs - ♦ Internal/External Reference Option - **♦ Multiplexed CMOS-Compatible Three-State Outputs** - **♦ 28-Pin Thin QFN Package** - **♦** Evaluation Kit Available (Order MAX19191EVKIT+) ### **Ordering Information** | PART | TEMP RANGE | PIN-PACKAGE | |------------------|----------------|-----------------| | MAX19191ETI+ | -40°C to +85°C | 28 Thin QFN-EP* | | MAX19191ETI/V+** | -40°C to +85°C | 28 Thin QFN-EP* | <sup>+</sup>Denotes a lead(Pb)-free/RoHS-compliant package. /V denotes an automotive qualified part. ### Pin Configuration <sup>\*</sup>EP = Exposed pad. <sup>\*\*</sup>Future product—contact factory for availability. #### **ABSOLUTE MAXIMUM RATINGS** | V <sub>DD</sub> , OV <sub>DD</sub> to GND0.3V to +3.9V<br>OGND to GND0.3V to +0.3V | | |------------------------------------------------------------------------------------|--| | N+, IN- to GND0.3V to the lesser of (V <sub>DD</sub> + 0.3V or + 3.9V) | | | CLK, REFIN, REFP, REFN, | | | COM to GND0.3V to the lesser of (V <sub>DD</sub> + 0.3V or + 3.9V) | | | PD0, PD1 to OGND0.3V to the lesser of $(OV_{DD} + 0.3V \text{ or } + 3.9V)$ | | | Digital Outputs to OGND0.3V to the lesser of | | | $(OV_{DD} + 0.3V \text{ or } + 3.9V)$ | | | Continuous Power Dissipation (T <sub>A</sub> = +70°C 28-Pin Thin QFN | <b>(</b> ) | |----------------------------------------------------------------------|----------------| | (derated 20.8mW/°Cabove +70°C) | 1667mW | | Operating Temperature Range | 40°C to +85°C | | Junction Temperature | +150°C | | Storage Temperature Range | 65°C to +150°C | | Lead Temperature (soldering, 10s) | +300°C | | | | Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### **ELECTRICAL CHARACTERISTICS** $(V_{DD}=3.0V,\ OV_{DD}=1.8V,\ V_{REFIN}=V_{DD})$ (internal reference), $C_{L}\approx 10pF$ at digital outputs, $f_{CLK}=10MHz$ , $C_{REFP}=C_{REFN}=C_{COM}=0.33\mu F$ , $T_{A}=-40^{\circ}C$ to $+85^{\circ}C$ , unless otherwise noted. Typical values are at $T_{A}=+25^{\circ}C$ .) (Note 1) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |-----------------------------------------|-------------------|-------------------------------------|-----|--------------------|-------|-----------------| | DC ACCURACY | | | | | | • | | Resolution | | | 8 | | | Bits | | Integral Nonlinearity | INL | | | ±0.14 | ±1.00 | LSB | | Differential Nonlinearity | DNL | No missing codes over temperature | | ±0.12 | ±1.00 | LSB | | Offset Error | | ≥ +25°C | | | ±4 | %FS | | Oliset Error | | < +25°C | | | ±6 | 7 %F3 | | Gain Error | | Excludes REFP - REFN error | | | ±2 | %FS | | Gain Temperature Coefficient | | | | ±30 | | ppm/°C | | Power-Supply Rejection | | Offset (V <sub>DD</sub> ±5%) | | ±0.2 | | LSB | | Fower-Supply Rejection | | Gain (V <sub>DD</sub> ±5%) | | ±0.05 | | LSB | | ANALOG INPUT | | | | | | | | Differential Input Voltage Range | V <sub>DIFF</sub> | Differential or single-ended inputs | | ±0.512 | | V | | Common-Mode Input Voltage<br>Range | Vсом | | | V <sub>DD</sub> /2 | | V | | Input Resistance | RIN | Switched capacitor load | | 540 | | kΩ | | Input Capacitance | CIN | | | 5 | | pF | | CONVERSION RATE | | | | | | | | Maximum Clock Frequency | fCLK | | 10 | | | MHz | | Data Latency | | | | 5.0 | | Clock<br>cycles | | DYNAMIC CHARACTERISTICS ( | Differential | Inputs, 4096-Point FFT) | ' | | | • | | Signal-to-Noise Ratio | OND | f <sub>IN</sub> = 1.875MHz | 47 | 48.6 | | -10 | | (Note 2) | SNR | f <sub>IN</sub> = 3.0MHz | | 48.6 | | dB | | Signal-to-Noise and Distortion (Note 2) | | f <sub>IN</sub> = 1.875MHz | 47 | 48.6 | | - dB | | | | f <sub>IN</sub> = 3.0MHz | | 48.5 | | 7 UB | | Spurious-Free Dynamic Range | SFDR | f <sub>IN</sub> = 1.875MHz | 59 | 70.0 | | - dBc | | (Note 2) | STUR | f <sub>IN</sub> = 3.0MHz | | 70.0 | | T UDC | | Third-Harmonic Distortion | HD3 | f <sub>IN</sub> = 1.875MHz | | -71.0 | | - dBc | | (Note 2) | נטח | f <sub>IN</sub> = 3.0MHz | | -71.0 | -71.0 | | ### **ELECTRICAL CHARACTERISTICS (continued)** $(V_{DD}=3.0V,\,OV_{DD}=1.8V,\,V_{REFIN}=V_{DD}\,$ (internal reference), $C_{L}\approx 10pF$ at digital outputs, $f_{CLK}=10MHz,\,C_{REFP}=C_{REFN}=C_{COM}=0.33\mu F,\,T_{A}=-40^{\circ}C$ to $+85^{\circ}C$ , unless otherwise noted. Typical values are at $T_{A}=+25^{\circ}C$ .) (Note 1) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |----------------------------------------------------------|------------------------------------|---------------------------------------------------------------------------------------------|------------------------------|--------------------|------------------------------|--------| | Intermodulation Distortion | IMD | $f_{\text{IN1}} = 1.8 \text{MHz at -7dBFS},$<br>$f_{\text{IN2}} = 3.0 \text{MHz at -7dBFS}$ | | -64 | | dBc | | Third-Order Intermodulation | IM3 | $f_{\text{IN1}}$ = 1.8MHz at -7dBFS,<br>$f_{\text{IN2}}$ = 3.0MHz at -7dBFS | | -64 | | dBc | | Total Harmonic Distortion | TUD | f <sub>IN</sub> = 1.875MHz | | -69 | -57.0 | dD.a | | (Note 2) | THD | f <sub>IN</sub> = 3.0MHz | | -67.0 | | dBc | | Small-Signal Bandwidth | SSBW | Input at -20dBFS | | 440 | | MHz | | Full-Power Bandwidth | FPBW | Input at -0.5dBFS | | 440 | | MHz | | Aperture Delay | t <sub>AD</sub> | | | 1.5 | | ns | | Aperture Jitter | taj | | | 2 | | psrms | | Overdrive Recovery Time | | 1.5 × full-scale input | | 2 | | ns | | INTERNAL REFERENCE (REFIN | = V <sub>DD;</sub> V <sub>RE</sub> | EFP, V <sub>REFN</sub> , and V <sub>COM</sub> are Generated Inte | rnally) | | | | | REFP Output Voltage | | VREFP - VCOM | | 0.256 | | V | | REFN Output Voltage | | VREFN - VCOM | | -0.256 | | V | | COM Output Voltage | Vcom | | V <sub>DD</sub> /2<br>- 0.15 | V <sub>DD</sub> /2 | V <sub>DD</sub> /2<br>+ 0.15 | V | | Differential Reference Output | V <sub>REF</sub> | VREFP - VREFN | | 0.512 | | V | | Differential Reference Output<br>Temperature Coefficient | VREFTC | | | ±30 | | ppm/°C | | Maximum REFP/REFN/COM<br>Source Current | ISOURCE | | | 2 | | mA | | Maximum REFP/REFN/COM Sink Current | I <sub>SINK</sub> | | | 2 | | mA | | BUFFERED EXTERNAL REFERE | NCE (VRE | FIN = 1.024V, VREFP, VREFN, and VCOM ar | e Generate | d Internally | y) | • | | REFIN Input Voltage | VREFIN | | | 1.024 | | V | | COM Output Voltage | Vcom | | V <sub>DD</sub> /2<br>- 0.15 | V <sub>DD</sub> /2 | V <sub>DD</sub> /2<br>+ 0.15 | V | | Differential Reference Output | VREF | VREFP - VREFN | | 0.512 | | V | | Maximum REFP/REFN/COM<br>Source Current | ISOURCE | | | 2 | | mA | | Maximum REFP/REFN/COM Sink Current | ISINK | | | 2 | | mA | | REFIN Input Resistance | | | | > 500 | | kΩ | | REFIN Input Current | | | | -0.7 | | μΑ | | <u>'</u> | RENCE (R | EFIN = GND, $V_{REFP}$ , $V_{REFN}$ , and $V_{COM}$ ar | e Applied I | | | | | REFP Input Voltage | | VREFP - VCOM | | 0.256 | | V | | REFN Input Voltage | | VREFN - VCOM | | -0.256 | | V | | COM Input Voltage | V <sub>COM</sub> | | | V <sub>DD</sub> /2 | | V | ### **ELECTRICAL CHARACTERISTICS (continued)** $(V_{DD}=3.0V,\,OV_{DD}=1.8V,\,V_{REFIN}=V_{DD}\,$ (internal reference), $C_{L}\approx 10pF$ at digital outputs, $f_{CLK}=10MHz,\,C_{REFP}=C_{REFN}=C_{COM}=0.33\mu F,\,T_{A}=-40^{\circ}C$ to $+85^{\circ}C$ , unless otherwise noted. Typical values are at $T_{A}=+25^{\circ}C$ .) (Note 1) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |-----------------------------------------|-------------------|--------------------------------------------------------------------------------------------------------|------------------------|-------|------------------------|-------| | Differential Reference Input<br>Voltage | V <sub>REF</sub> | V <sub>REFP</sub> - V <sub>REFN</sub> | | 0.512 | | V | | REFP Input Resistance | R <sub>REFP</sub> | Measured between REFP and COM | | 4 | | kΩ | | REFN Input Resistance | RREFN | Measured between REFN and COM | | 4 | | kΩ | | DIGITAL INPUTS (CLK, PD0, PD | 1) | | | | | | | Input High Threshold | VIH | CLK | 0.7 x V <sub>DD</sub> | | | V | | Imput riigii rrii esiloid | VIH | PD0, PD1 | 0.7 x OV <sub>DD</sub> | | | V | | Input Low Threshold | \/,, | CLK | | | $0.3 \times V_{DD}$ | V | | Imput Low Threshold | VIL | PD0, PD1 | | | 0.3 x OV <sub>DD</sub> | V | | Input Hysteresis | VHYST | | | 0.1 | | V | | Digital Input Leakage Current | Dlas | CLK at GND or V <sub>DD</sub> | | | ±5 | | | Digital iliput Leakage Current | DI <sub>IN</sub> | PD0 and PD1 at OGND or OVDD | | | ±5 | μΑ | | Digital Input Capacitance | DCIN | | | 5 | | рF | | DIGITAL OUTPUTS (D7-D0, A/B) | | | • | | | | | Output-Voltage Low | V <sub>OL</sub> | I <sub>SINK</sub> = 200µA | | | 0.2 x OV <sub>DD</sub> | V | | Output-Voltage High | VoH | ISOURCE = 200µA | 0.8 x OV <sub>DD</sub> | | | V | | Three-State Leakage Current | ILEAK | | | | ±5 | μΑ | | Three-State Output Capacitance | Cout | | | 5 | | pF | | POWER REQUIREMENTS | | | | | | | | Analog Supply Voltage | V <sub>DD</sub> | | 2.7 | 3.0 | 3.6 | V | | Digital Output Supply Voltage | OV <sub>DD</sub> | | 1.8 | | $V_{DD}$ | V | | | | Normal operating mode, $f_{IN} = 1.875 MHz$ at -0.5dBFS, CLK input from GND to $V_{DD}$ | | 5.1 | 5.8 | | | Analog Supply Current | I <sub>DD</sub> | Idle mode (three-state), $f_{\text{IN}}$ = 1.875MHz at -0.5dBFS, CLK input from GND to $V_{\text{DD}}$ | | 5.1 | | mA | | Analog Supply Cullent | טטי | Standby mode, CLK input from GND to VDD, PD0 = OGND, PD1 = OVDD | | 2.9 | | | | | | Shutdown mode, CLK = GND or V <sub>DD</sub> ,<br>PD0 = PD1 = OGND | | 0.6 | 5.0 | μΑ | | | | Normal operating mode,<br>f <sub>IN</sub> = 1.875MHz at -0.5dBFS, C <sub>L</sub> ≈ 10pF | | 1.7 | | mA | | Digital Output Supply Current | loss | Idle mode (three-state), DC input, CLK = GND or V <sub>DD</sub> , PD0 = OV <sub>DD</sub> , PD1 = OGND | | 0.1 | 5.0 | | | (Note 3) | lodd | Standby mode, DC input, CLK = GND or VDD, PD0 = OGND, PD1 = OVDD | | 0.1 | | μΑ | | | | Shutdown mode, CLK = GND or V <sub>DD</sub> ,<br>PD0 = PD1 = OGND | | 0.1 | 5.0 | | MIXIM ### **ELECTRICAL CHARACTERISTICS (continued)** $(V_{DD}=3.0V,\,OV_{DD}=1.8V,\,V_{REFIN}=V_{DD}\,$ (internal reference), $C_{L}\approx 10pF$ at digital outputs, $f_{CLK}=10MHz,\,C_{REFP}=C_{REFN}=C_{COM}=0.33\mu F,\,T_{A}=-40^{\circ}C$ to $+85^{\circ}C$ , unless otherwise noted. Typical values are at $T_{A}=+25^{\circ}C$ .) (Note 1) | PARAMETER SYMB | | CONDITIONS | MIN | TYP | MAX | UNITS | |---------------------------------------------|-----------------|----------------------------------------------|-----|-----|-----|-------| | TIMING CHARACTERISTICS | | | | | | | | CLK Rise to Output Data Valid | tDOA | 50% of CLK to 50% of data, Figure 5 (Note 4) | 1 | 6 | 8.5 | ns | | . I ID D//VI | | 50% of CLK to 50% of DVAL, Figure 5 (Note 4) | 1 | 6 | 8.5 | ns | | PD1 Rise to Output Enable | t <sub>EN</sub> | $PD0 = OV_{DD}$ | | 5 | | ns | | PD1 Fall to Output Disable t <sub>DIS</sub> | | $PD0 = OV_{DD}$ | | 5 | | ns | | CLK Duty Cycle | | | | 50 | | % | | CLK Duty-Cycle Variation | | | | ±10 | | % | | Wake-Up Time from Shutdown<br>Mode | twake, sd | (Note 5) | | 20 | | μs | | Wake-Up Time from Standby Mode twake, S | | (Note 5) | | 5.5 | | μs | | Digital Output Rise/Fall Time | | 20% to 80% | | 2 | | ns | - Note 1: Specifications ≥ +25°C guaranteed by production test, < +25°C guaranteed by design and characterization. - Note 2: SNR, SINAD, SFDR, HD3, and THD are based on a differential analog input voltage of -0.5dBFS referenced to the amplitude of the digital output. SNR and THD are calculated using HD2 through HD6. - Note 3: The power consumption of the output driver is proportional to the load capacitance (CL). - Note 4: Guaranteed by design and characterization. Not production tested. - Note 5: SINAD settles to within 0.5dB of its typical value. ### **Typical Operating Characteristics** $(V_{DD} = 3.0V, OV_{DD} = 2.5V, V_{REFIN} = V_{DD})$ (internal reference), $C_L \approx 10 pF$ at digital outputs, differential input at -0.5dBFS, $f_{CLK} = 10 mHz$ at 50% duty cycle, $T_A = +25 \, ^{\circ}C$ , unless otherwise noted.) ### Typical Operating Characteristics (continued) $(V_{DD} = 3.0V, OV_{DD} = 2.5V, V_{REFIN} = V_{DD})$ (internal reference), $C_L \approx 10 pF$ at digital outputs, differential input at -0.5dBFS, $f_{CLK} = 10 pF$ at 50% duty cycle, $T_A = +25 C$ , unless otherwise noted.) ### Typical Operating Characteristics (continued) $(V_{DD} = 3.0V, OV_{DD} = 2.5V, V_{REFIN} = V_{DD})$ (internal reference), $C_L \approx 10 pF$ at digital outputs, differential input at -0.5dBFS, $f_{CLK} = 10 pF$ at 50% duty cycle, $T_A = +25 °C$ , unless otherwise noted.) ### Typical Operating Characteristics (continued) $(V_{DD} = 3.0V, OV_{DD} = 2.5V, V_{REFIN} = V_{DD}$ (internal reference), $C_L \approx 10$ pF at digital outputs, differential input at -0.5dBFS, $f_{CLK} = 10$ MHz at 50% duty cycle, $T_A = +25$ °C, unless otherwise noted.) #### **SUPPLY CURRENT vs. SAMPLING RATE** A: ANALOG SUPPLY CURRENT ( $I_{VDD}$ ) - INTERNAL AND BUFFERED EXTERNAL REFERENCE MODES B: ANALOG SUPPLY CURRENT ( $I_{VDD}$ ) - UNBUFFERED EXTERNAL REFERENCE MODE C: DIGITAL SUPPLY CURRENT (I<sub>OVDD</sub>) - OV<sub>DD</sub> = 2.5V, ALL REFERENCE MODES ### Pin Description | | 1 | | |-------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PIN | NAME | FUNCTION | | 1 | IN- | Negative Analog Input. For single-ended operation, connect IN- to COM. | | 2 | IN+ | Positive Analog Input. For single-ended operation, connect signal source to IN+. | | 3, 5, 6, 7,<br>10 | GND | Analog Ground. Connect all GND pins together. | | 4 | CLK | Converter Clock Input | | 8, 9, 28 | V <sub>DD</sub> | Converter Power Input. Connect to a 2.7V to 3.6V power supply. Bypass V <sub>DD</sub> to GND with a combination of a 2.2µF capacitor in parallel with a 0.1µF capacitor. | | 11 | OGND | Output Driver Ground | | 12 | OV <sub>DD</sub> | Output Driver Power Input. Connect to a 1.8V to V <sub>DD</sub> power supply. Bypass OV <sub>DD</sub> to GND with a combination of a 2.2µF capacitor in parallel with a 0.1µF capacitor. | | 13 | D7 | Three-State Digital Output. D7 is the most significant bit (MSB). | | 14 | D6 | Three-State Digital Output | | 15 | D5 | Three-State Digital Output | | 16 | D4 | Three-State Digital Output | | 17 | DVAL | Data Valid Indicator. This digital output indicates when valid data (DVAL = 1) is present on the output. | | 18 | D3 | Three-State Digital Output | | 19 | D2 | Three-State Digital Output | | 20 | D1 | Three-State Digital Output | | 21 | D0 | Three-State Digital Output. D0 is the least significant bit (LSB). | | 22 | PD1 | Power-Down Digital Input 1. See Table 3. | | 23 | PD0 | Power-Down Digital Input 0. See Table 3. | | 24 | REFIN | Reference Input. Internally pulled up to VDD. | | 25 | COM | Common-Mode Voltage I/O. Bypass COM to GND with a 0.33µF capacitor. | | 26 | REFN | Negative Reference I/O. Conversion range is ±(V <sub>REFP</sub> - V <sub>REFN</sub> ). Bypass REFN to GND with a 0.33μF capacitor. | | 27 | REFP | Positive Reference I/O. Conversion range is ±(V <sub>REFP</sub> - V <sub>REFN</sub> ). Bypass REFP to GND with a 0.33µF capacitor. | | _ | EP | Exposed Pad. Internally connected to pin 3. Externally connect EP to GND. | Figure 1. Pipeline Architecture—Stage Blocks ### **Detailed Description** The MAX19191 uses a seven-stage, fully differential, pipelined architecture (Figure 1) that allows for high-speed conversion while minimizing power consumption. Samples taken at the inputs move progressively through the pipeline stages every half-clock cycle. Including the delay through the output latch, the total clock-cycle latency is 5 clock cycles. At each stage, flash ADCs convert the held input voltages into a digital code. The following digital-to-analog converter (DAC) converts the digitized result back into an analog voltage, which is then subtracted from the original held input signal. The resulting error signal is then multiplied by two, and the product is passed along to the next pipeline stage where the process is repeated until the signal has been processed by all stages. Digital error correction compensates for ADC comparator offsets in each pipeline stage and ensures no missing codes. Figure 2 shows the MAX19191 functional diagram. Figure 2. MAX19191 Functional Diagram Figure 3. Internal T/H Circuits #### Input Track-and-Hold (T/H) Circuits Figure 3 displays a simplified functional diagram of the input T/H circuits. In track mode, switches S1, S2a, S2b, S4a, S4b, S5a, and S5b are closed. The fully differential circuits sample the input signals onto the two capacitors (C2a and C2b) through switches S4a and S4b. S2a and S2b set the common mode for the amplifier input, and open simultaneously with S1, sampling the input waveform. Switches S4a, S4b, S5a, and S5b are then opened before switches S3a and S3b connect capacitors C1a and C1b to the output of the amplifier and switch S4c is closed. The resulting differential voltages are held on capacitors C2a and C2b. The amplifiers charge capacitors C1a and C1b to the same values originally held on C2a and C2b. These values are then presented to the first stage quantizers and isolate the pipeline from the fast-changing inputs. The wide input bandwidth T/H amplifier allows the MAX19191 to track and sample/hold analog inputs of high frequencies (> Nyquist). The ADC inputs (IN+, IN-) can be driven either differentially or single ended. Match the impedance of IN+ and IN-, and set the common-mode voltage to midsupply (VDD/2) for optimum performance. ### Analog Inputs and Reference Configurations The MAX19191 full-scale analog input range is $\pm V_{REF}$ with a common-mode input range of $V_{DD}/2 \pm 0.2V$ . $V_{REF}$ is the difference between $V_{REFP}$ and $V_{REFN}$ . The MAX19191 provides three modes of reference operation. The voltage at REFIN ( $V_{REFIN}$ ) sets the reference operation mode (Table 1). In internal reference mode, connect REFIN to V<sub>DD</sub> or leave REFIN unconnected. V<sub>REF</sub> is internally generated to be 0.512V $\pm 3\%$ . COM, REFP, and REFN are low-impedance outputs with V<sub>COM</sub> = V<sub>DD</sub>/2, V<sub>REFP</sub> = V<sub>DD</sub>/2 + V<sub>REF</sub>/2, and V<sub>REFN</sub> = V<sub>DD</sub>/2 - V<sub>REF</sub>/2. Bypass REFP, REFN, and COM each with a 0.33 $\mu$ F capacitor. In buffered external reference mode, apply a 1.024V $\pm$ 10% at REFIN. In this mode, COM, REFP, and REFN are low-impedance outputs with V<sub>COM</sub> = V<sub>DD</sub>/2, V<sub>REFP</sub> = V<sub>DD</sub>/2 + V<sub>REFIN</sub>/4, and V<sub>REFN</sub> = V<sub>DD</sub>/2 - V<sub>REFIN</sub>/4. Bypass REFP, REFN, and COM each with a 0.33µF capacitor. Bypass REFIN to GND with a 0.1µF capacitor. \_ /N/XI/N **Table 1. Reference Modes** | VREFIN | REFERENCE MODE | |-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | > 0.8 x V <sub>DD</sub> | Internal reference mode. $V_{REF}$ is internally generated to be 0.512V. Bypass REFP, REFN, and COM each with a 0.33 $\mu$ F capacitor. | | 1.024V ±10% | Buffered external reference mode. An external 1.024V ±10% reference voltage is applied to REFIN. V <sub>REF</sub> is internally generated to be V <sub>REFIN</sub> /2. Bypass REFP, REFN, and COM each with a 0.33µF capacitor. Bypass REFIN to GND with a 0.1µF capacitor. | | < 0.3V | Unbuffered external reference mode. REFP, REFN, and COM are driven by external reference sources. V <sub>REF</sub> is the difference between the externally applied V <sub>REFP</sub> and V <sub>REFN</sub> . Bypass REFP, REFN, and COM each with a 0.33µF capacitor. | Figure 4. Unbuffered External Reference Mode Impedance In unbuffered external reference mode, connect REFIN to GND. This deactivates the on-chip reference buffers for COM, REFP, and REFN. With their buffers shut down, these nodes become high-impedance inputs (Figure 4) and can be driven through separate, external reference sources. Drive $V_{COM}$ to $V_{DD}/2$ ±10%, drive $V_{REFP}$ to $(V_{DD}/2$ +0.256V) ±10%, and drive $V_{REFN}$ to $(V_{DD}/2$ -0.256V) ±10%. Bypass REFP, REFN, and COM each with a 0.33µF capacitor. For detailed circuit suggestions and how to drive this dual ADC in buffered/unbuffered external reference mode, see the *Applications Information* section. ### Clock Input (CLK) CLK accepts a CMOS-compatible signal level. Since the interstage conversion of the device depends on the repeatability of the rising and falling edges of the external clock, use a clock with low jitter and fast rise and fall times (< 2ns). In particular, sampling occurs on the rising edge of the clock signal, requiring this edge to provide lowest possible jitter. Any significant aperture jitter would limit the SNR performance of the on-chip ADCs as follows: $$SNR = 20 \times log \left( \frac{1}{2 \times \pi \times f_{IN} \times t_{AJ}} \right)$$ where f<sub>IN</sub> represents the analog input frequency and t<sub>AJ</sub> is the time of the aperture jitter. Clock jitter is especially critical for undersampling applications. The clock input should always be considered as an analog input and routed away from any analog input or other digital signal lines. The MAX19191 clock input operates with a $V_{DD}/2$ voltage threshold and accepts a 50% $\pm 10\%$ duty cycle (see the *Typical Operating Characteristics*). ### **System Timing Requirements** Figure 5 shows the relationship between the clock, analog inputs, DVAL indicator, and the resulting output data. Input data is sampled on the rising edge of the clock signal (CLK). Five clock cycles later, output data is updated on the rising edge of the CLK. The DVAL indicator follows CLK with a typical delay time of 6ns and remains high when the output data is valid. Including the delay through the output latch, the total clock-cycle latency is 5 clock cycles. Output data remains valid for half a clock period. Figure 5. System Timing Diagram ### Digital Output Data (D0-D7), Data Valid Indicator (DVAL) D0-D7 and DVAL are TTL/CMOS-logic compatible. The digital output coding is offset binary (Table 2, Figure 6). The capacitive load on the digital outputs D0-D7 should be kept as low as possible (< 15pF) to avoid large digital currents feeding back into the analog portion of the MAX19191 and degrading its dynamic performance. Buffers on the digital outputs isolate them from heavy capacitive loads. To improve the dynamic performance of the MAX19191, add 100 $\Omega$ resistors in series with the digital outputs close to the MAX19191. Refer to the MAX19191 evaluation kit schematic for an example of the digital outputs driving a digital buffer through $100\Omega$ series resistors. ### Power Modes (PD0, PD1) The MAX19191 has four power modes that are controlled with PD0 and PD1. Four power modes allow the MAX19191 to efficiently use power by transitioning to a low-power state when conversions are not required (Table 3). Shutdown mode offers the most dramatic power savings by shutting down all the analog sections of the MAX19191 and placing the outputs in three-state. The wake-up time from shutdown mode is dominated by the time required to charge the capacitors at REFP, REFN, and COM. In internal reference mode and buffered external reference mode, the wake-up time is typically 20µs. When operating in the unbuffered external reference mode, the wake-up time is dependent on the Figure 6. Transfer Function external reference drivers. When the outputs transition from three-state to on, the last converted word is placed on the digital outputs. In standby mode, the reference and clock distribution circuits are powered up, but the pipeline ADC is unpowered and the outputs are in three-state. The wake-up time from standby mode is dominated by the Table 2. Output Codes vs. Input Voltage | DIFFERENTIAL INPUT VOLTAGE<br>(IN+ - IN-) | DIFFERENTIAL INPUT<br>(LSB) | OFFSET BINARY<br>(D7-D0) | OUTPUT DECIMAL CODE | |-------------------------------------------|--------------------------------|--------------------------|---------------------| | V <sub>REF</sub> × 127<br>128 | +127<br>(+ full scale - 1 LSB) | 1111 1111 | 255 | | $V_{REF} \times \frac{126}{128}$ | +126<br>(+ full scale - 2 LSB) | 1111 1110 | 254 | | $V_{REF} \times \frac{1}{128}$ | +1 | 1000 0001 | 129 | | $V_{REF} \times \frac{0}{128}$ | 0 (bipolar zero) | 1000 0000 | 128 | | -V <sub>REF</sub> × 1/128 | -1 | 0111 1111 | 127 | | -V <sub>REF</sub> × 127<br>128 | -127<br>(- full scale + 1 LSB) | 0000 0001 | 1 | | -V <sub>REF</sub> × 128 | -128 (- full scale) | 0000 0000 | 0 | **Table 3. Power Logic** | PD0 | PD1 | POWER MODE | ADC | INTERNAL<br>REFERENCE | CLOCK DISTRIBUTION | OUTPUTS | |-----|-----|------------------|-----|-----------------------|--------------------|-------------| | 0 | 0 | Shutdown | Off | Off | Off | Three-state | | 0 | 1 | Standby | Off | On | On | Three-state | | 1 | 0 | Idle | On | On | On | Three-state | | 1 | 1 | Normal operating | On | On | On | On | 5.5µs required to activate the pipeline ADC. When the outputs transition from three-state to on, the last converted word is placed on the digital outputs. In idle mode, the pipeline ADC, reference, and clock distribution circuits are powered, but the outputs are forced to three-state. The wake-up time from idle mode is dominated by the 5ns required for the output drivers to start from three-state. When the outputs transition from three-state to on, the last converted word is placed on the digital outputs. In the normal operating mode, all sections of the MAX19191 are powered. ### \_Applications Information The circuit of Figure 7 operates from a single 3V supply and accommodates a wide 0.5V to 1.5V input common-mode voltage range for the analog interface between differential, DC-coupled signal source and a high-speed ADC. RISO isolates the op amp output from the ADC capacitive input to prevent ringing and oscillation. C<sub>IN</sub> filters high-frequency noise. #### **Using Transformer Coupling** An RF transformer (Figure 8) provides an excellent solution to convert a single-ended source signal to a fully differential signal, required by the MAX19191 for optimum performance. Connecting the center tap of the transformer to COM provides a VDD/2 DC level shift to the input. Although a 1:1 transformer is shown, a step-up transformer can be selected to reduce the drive requirements. A reduced signal swing from the input driver, such as an op amp, can also improve the overall distortion. In general, the MAX19191 provides better SFDR and THD with fully differential input signals than single-ended drive, especially for high input frequencies. In differential input mode, even-order harmonics are lower as both inputs are balanced, and the ADC input only requires half the signal swing compared to single-ended mode. Figure 7. DC-Coupled Differential Input Driver #### Single-Ended AC-Coupled Input Signal Figure 9 shows an AC-coupled, single-ended application. Amplifiers such as the MAX4108 provide high speed, high bandwidth, low noise, and low distortion to maintain the input signal integrity. #### Buffered External Reference Drives Multiple ADCs The buffered external reference mode allows for more control over the MAX19191 reference voltage and allows multiple converters to use a common reference. To drive one MAX19191 in buffered external reference mode, the external circuit must sink 0.7 $\mu$ A, allowing one reference circuit to easily drive the REFIN of multiple converters to 1.024V $\pm 10\%$ . Figure 10 shows the MAX6061 precision bandgap reference used as a common reference for multiple converters. The 1.248V output of the MAX6061 is divided down to 1.023V as it passes through a one-pole, 10Hz, lowpass filter to the MAX4250. The MAX4250 buffers the 1.023V reference before its output is applied to the MAX19191. The MAX4250 provides a low offset voltage (for high gain accuracy) and a low noise level. Figure 8. Transformer-Coupled Input Drive Figure 9. Using an Op Amp for Single-Ended, AC-Coupled Input Drive Figure 10. External Buffered (MAX4250) Reference Drive Using a MAX6061 Bandgap Reference Figure 11. External Unbuffered Reference Driving 160 ADCs with the MAX4254 and MAX6066 ### Unbuffered External Reference Drives Multiple ADCs The unbuffered external reference mode allows for precise control over the MAX19191 reference and allows multiple converters to use a common reference. Connecting REFIN to GND disables the internal reference, allowing REFP, REFN, and COM to be driven directly by a set of external reference sources. Figure 11 shows the MAX6066 precision bandgap reference used as a common reference for multiple converters. The 2.500V output of the MAX6066 is followed by a 10Hz lowpass filter and precision voltage-divider. The MAX4254 buffers the taps of this divider to provide the 1.75V, 1.5V, and 1.25V sources to drive REFP, REFN, and COM. The MAX4254 provides a low offset voltage and low noise level. The individual voltage followers are connected to 10Hz lowpass filters, which filter both the reference-voltage and amplifier noise to a level of 3nV/Hz. The 1.75V and 1.25V reference voltages set the differential full-scale range of the associated ADCs at $\pm 0.5\text{V}$ . The common power supply for all active components removes any concern regarding power-supply sequencing when powering up or down. With the outputs of the MAX4252 matching better than 0.1%, the buffers and subsequent lowpass filters support as many as 160 MAX19191s. # Grounding, Bypassing, \_\_\_and Board Layout The MAX19191 requires high-speed board layout design techniques. Refer to the MAX19191 evaluation kit data sheet for a board layout reference. Locate all bypass capacitors as close as possible to the device, preferably on the same side as the ADC, using surface-mount devices for minimum inductance. Bypass VDD to GND with a 0.1 $\mu$ F ceramic capacitor in parallel with a 2.2 $\mu$ F bipolar capacitor. Bypass OVDD to OGND with a 0.1 $\mu$ F ceramic capacitor in parallel with a 2.2 $\mu$ F bipolar capacitor. Bypass REFP, REFN, and COM each to GND with a 0.33 $\mu$ F ceramic capacitor. Multilayer boards with separated ground and power planes produce the highest level of signal integrity. Use a split ground plane arranged to match the physical location of the analog ground (GND) and the digital output driver ground (OGND) on the ADC's package. Connect the MAX19191 exposed backside pad to GND. Join the two ground planes at a single point so that the noisy digital ground currents do not interfere with the analog ground plane. The ideal location of this connection can be determined experimentally at a point along the gap between the two ground planes, which produces optimum results. Make this connection with a low-value, surface-mount resistor (1 $\Omega$ to 5 $\Omega$ ), a ferrite bead, or a direct short. Alternatively, all ground pins could share the same ground plane, if the ground plane is sufficiently isolated from any noisy, digital systems ground plane (e.g., downstream output buffer or DSP ground plane). Route high-speed digital signal traces away from the sensitive analog traces of either channel. Make sure to isolate the analog input lines to each respective converter to minimize channel-to-channel crosstalk. Keep all signal lines short and free of 90° turns. ### Static Parameter Definitions ### Integral Nonlinearity (INL) Integral nonlinearity is the deviation of the values on an actual transfer function from a straight line. This straight line can be either a best-straight-line fit or a line drawn between the end points of the transfer function, once offset and gain errors have been nullified. The static linearity parameters for the MAX19191 are measured using the end-point method. #### **Differential Nonlinearity (DNL)** Differential nonlinearity is the difference between an actual step width and the ideal value of 1LSB. A DNL Figure 12. T/H Aperture Timing error specification of less than 1LSB guarantees no missing codes and a monotonic transfer function. #### **Offset Error** Ideally, the midscale MAX19191 transition occurs at 0.5 LSB above midscale. The offset error is the amount of deviation between the measured transition point and the ideal transition point. #### **Gain Error** Ideally, the full-scale MAX19191 transition occurs at 1.5 LSB below full-scale. The gain error is the amount of deviation between the measured transition point and the ideal transition point with the offset error removed. # \_Dynamic Parameter Definitions **Aperture Jitter** Figure 12 depicts the aperture jitter (t̄AJ), which is the sample-to-sample variation in the aperture delay. ### **Aperture Delay** Aperture delay (t<sub>AD</sub>) is the time defined between the rising edge of the sampling clock and the instant when an actual sample is taken (Figure 12). ### Signal-to-Noise Ratio (SNR) For a waveform perfectly reconstructed from digital samples, the theoretical maximum SNR is the ratio of the full-scale analog input (RMS value) to the RMS quantization error (residual error). The ideal, theoretical minimum analog-to-digital noise is caused by quantization error only and results directly from the ADC's resolution (N bits): $SNR_{dB[max]} = 6.02 \times N + 1.76$ In reality, there are other noise sources besides quantization noise: thermal noise, reference noise, clock jitter, etc. SNR is computed by taking the ratio of the RMS signal to the RMS noise. RMS noise includes all spectral components to the Nyquist frequency excluding the fundamental, the first five harmonics, and the DC offset. ### Signal-to-Noise Plus Distortion (SINAD) SINAD is computed by taking the ratio of the RMS signal to the RMS noise. RMS noise includes all spectral components to the Nyquist frequency excluding the the fundamental and the DC offset. #### **Effective Number of Bits (ENOB)** ENOB specifies the dynamic performance of an ADC at a specific input frequency and sampling rate. An ideal ADC's error consists of quantization noise only. ENOB for a full-scale sinusoidal input waveform is computed from: $$ENOB = \frac{SINAD - 1.76}{6.02}$$ ### **Total Harmonic Distortion (THD)** THD is typically the ratio of the RMS sum of the first five harmonics of the input signal to the fundamental itself. This is expressed as: THD = $$20 \times log \left[ \frac{\sqrt{V_2^2 + V_3^2 + V_4^2 + V_5^2 + V_6^2}}{V_1} \right]$$ where $V_1$ is the fundamental amplitude, and $V_2$ – $V_6$ are the amplitudes of the 2nd- through 6th-order harmonics. #### **Third Harmonic Distortion (HD3)** HD3 is defined as the ratio of the RMS value of the third harmonic component to the fundamental input signal. #### Spurious-Free Dynamic Range (SFDR) SFDR is the ratio expressed in decibels of the RMS amplitude of the fundamental (maximum signal component) to the RMS value of the next-largest spurious component, excluding DC offset. #### Intermodulation Distortion (IMD) IMD is the total power of the intermodulation products relative to the total input power when two tones, f1 and f2, are present at the inputs. The intermodulation products are (f1 $\pm$ f2), (2 x f1), (2 x f2), (2 x f1 $\pm$ f2), (2 x f2 $\pm$ f1). The individual input tone levels are at -7dBFS. ### **Third-Order Intermodulation (IM3)** IM3 is the power of the worst third-order intermodulation product relative to the input power of either input tone when two tones, f1 and f2, are present at the inputs. The third-order intermodulation products are (2 x f1 $\pm$ f2), (2 x f2 $\pm$ f1). The individual input tone levels are at -7dBFS. ### **Power-Supply Rejection** Power-supply rejection is defined as the shift in offset and gain error when the power supplies are moved ±5%. #### **Small-Signal Bandwidth** A small -20dBFS analog input signal is applied to an ADC in such a way that the signal's slew rate does not limit the ADC's performance. The input frequency is then swept up to the point where the amplitude of the digitized conversion result has decreased by -3dB. Note that the track/hold (T/H) performance is usually the limiting factor for the small-signal input bandwidth. #### **Full-Power Bandwidth** A large -0.5dBFS analog input signal is applied to an ADC, and the input frequency is swept up to the point where the amplitude of the digitized conversion result has decreased by -3dB. This point is defined as full-power input bandwidth frequency. \_\_Chip Information PROCESS: CMOS ### \_Package Information For the latest package outline information and land patterns, go to <a href="www.maxim-ic.com/packages">www.maxim-ic.com/packages</a>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status. | PACKAGE TYPE | PACKAGE CODE | DOCUMENT NO. | |--------------|--------------|----------------| | 28 TQFN-EP | T2855+8 | <u>21-0140</u> | Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.