

# EVAL-AD5380SDZ/EVAL-AD5382SDZ User Guide

One Technology Way • P.O. Box 9106 • Norwood, MA 02062-9106, U.S.A. • Tel: 781.329.4700 • Fax: 781.461.3113 • www.analog.com

## Evaluating the AD5380/AD5382 40-/32-Channel, 14-Bit Voltage Output DACs with On-Chip Reference

#### **FEATURES**

Full featured evaluation board for the AD5380/AD5382 On-board reference

Various link options

PC control in conjunction with the Analog Devices, Inc., EVAL-SDP-CB1Z system demonstration platform (SDP)

#### **EVALUATION KIT CONTENTS**

EVAL-AD5380SDZ/EVAL-AD5382SDZ evaluation board CD includes

Self-installing evaluation software that allows users to control the board and exercise all functions of the device Electronic version of the EVAL-AD5380SDZ/

**EVAL-AD5382SDZ** user guide

#### **ADDITIONAL EQUIPMENT AND SOFTWARE NEEDED**

EVAL-SDP-CB1Z system demonstration platform, includes a USB cable PC running Windows XP SP2, Windows Vista, or Windows 7 with USB 2.0 port

#### **ONLINE RESOURCES**

**Documents Needed** 

AD5380/AD5382 data sheets

EVAL-AD5380SDZ/EVAL-AD5382SDZ user guide

**Required Software** 

AD538x evaluation software (download from the EVAL-AD5380SDZ/EVAL-AD5382SDZ product pages)

**Design and Integration Files** 

Schematics, layout files, bill of materials

#### **TYPICAL EVALUATION SETUP**



## **UG-757**

## EVAL-AD5380SDZ/EVAL-AD5382SDZ User Guide

## **TABLE OF CONTENTS**

| Features                                   |   |
|--------------------------------------------|---|
| Evaluation Kit Contents                    | L |
| Additional Equipment and Software Needed 1 | L |
| Online Resources                           | L |
| Typical Evaluation Setup                   | L |
| Revision History                           | 2 |
| General Description                        | 3 |
| Getting Started                            | Ł |
| Installing the Software4                   | Ł |
| Evaluation Board Setup Procedures4         | ŀ |
| Evaluation Board Hardware                  | ; |
| Power Supplies5                            | ; |
| REVISION HISTORY                           |   |
| 12/14—Rev. 0 to Rev. A                     |   |
| Changes to Table 2                         | ó |

| Input Signals               | 5  |
|-----------------------------|----|
| Output Signals              | 5  |
| Link Configuration Options  | 6  |
| Setup Conditions            | 6  |
| Evaluation Board Circuitry  | 7  |
| How to Use the Software     | 8  |
| Starting the Software       | 8  |
| Overview of the Main Window | 8  |
| Evaluation Board Schematics | 10 |
| Ordering Information        | 12 |
| Bill of Materials           | 12 |

### 9/14—Revision 0: Initial Version

#### **GENERAL DESCRIPTION**

This user guide details the operation of the evaluation boards for the AD5380/AD5382 40-/32-channel, 14-bit voltage output digital-to-analog converter (DAC) with on-chip reference.

The EVAL-AD5380SDZ/EVAL-AD5382SDZ evaluation boards are designed to help users quickly prototype new AD5380/AD5382 circuits and reduce design time. Each evaluation board is populated with an AD5380BSTZ-5 (EVAL-AD5380SDZ) or an AD5382BSTZ-5 (EVAL-AD5382SDZ). Each AD5380/AD5382 operates from a 4.5 V to 5.5 V analog supply and from a 2.7 V to 5.5 V digital supply. The AD5380/AD5382 incorporate an internal 1.25 V/2.5 V reference to attain an output voltage span of 2.5 V or 5 V. An external reference (a 2.5 V reference is provided on the evaluation board) can also be used to attain an output from 0 V to  $V_{\rm REF}$ .

Full data on the AD5380 and AD5382 can be found in the respective product data sheets, which should be consulted in conjunction with this user guide when using the evaluation board.

The evaluation boards interface to the USB port of a PC via the EVAL-SDP-CB1Z SDP-B controller board, which is available for order on the Analog Devices website at www.analog.com. Software is supplied with the evaluation board to allow the user to program the AD5380/AD5382. Only the SPI interface is supported by the software.

The evaluation boards can be used without the SDP-B controller board. Digital control signals can be applied via Connector J1 or Connector J2, and power supplies can be connected to Connector J7 and Connector J8.

## GETTING STARTED INSTALLING THE SOFTWARE

The evaluation kit for the AD5380/AD5382 includes self-installing software on a CD. The software is compatible with Windows\* XP, Windows Vista (32-bit version), and Windows 7 (32-bit and 64-bit versions). The software must be installed before connecting the SDP board to the USB port of the PC to ensure that the SDP board is recognized when it is connected to the PC.

To install the software, take the following steps:

- 1. Start the Windows operating system and insert the CD.
- 2. The installation software should open automatically. If it does not open automatically, run the **setup.exe** file from the CD.

- 3. After installation is completed, power up the evaluation board as described in the Power Supplies section.
- 4. Connect the evaluation board to the SDP board and connect the SDP board to the PC using the USB cable included in the EVAL-SDP-CB1Z kit.
- 5. When the software detects the evaluation board, proceed through any dialog boxes that appear to finalize the installation.

#### **EVALUATION BOARD SETUP PROCEDURES**

To set up the evaluation board, take the following steps:

- 1. Connect the evaluation board to the SDP board, and connect the USB cable between the SDP board and the PC.
- 2. Power the SDP and evaluation boards by connecting 6 V to Connector J9.

## EVALUATION BOARD HARDWARE POWER SUPPLIES

To use the evaluation board with the SDP board, a 6 V power supply is required. The supply is connected to Connector J9. Two voltage regulators on the evaluation board generate the 5 V analog and digital supplies. These supplies are applied to the AD5380/AD5382 when the LK1 and LK2 links are in Position A. The digital supply is also used to power the SDP board.

The evaluation board can be used without the SDP board. In this case, Connector J7 is the AVCC power supply input, and Connector J8 is the DVCC power supply input. The LK1 and LK2 links must be in Position B.

AGND and DGND inputs are provided on the board. The AGND and DGND planes are connected at one location close to the AD5380/AD5382. It is recommended that AGND and DGND not be connected elsewhere in the system to avoid ground loop problems.

All supplies are decoupled to ground using 10  $\mu F$  tantalum and 0.1  $\mu F$  ceramic capacitors.

**Table 1. Power Supply Connectors** 

| Connector Number Voltage |                                 |
|--------------------------|---------------------------------|
| J7                       | Analog power supply, AVCC       |
| J8                       | Digital power supply, DVCC      |
| J9                       | 6 V board positive power supply |

#### **INPUT SIGNALS**

When the SDP board is used to control the AD5380/AD5382 evaluation board, the digital input signals are applied to Connector J10. When the SDP board is not used, apply the digital signal to Header J1 or Header J2.

#### **OUTPUT SIGNALS**

The DAC output voltages are available on the 40-way header, J3. VOUT 0 is also available on J5. MON\_OUT is available on J6.



Figure 2. Evaluation Board Block Diagram

### LINK CONFIGURATION OPTIONS

Multiple jumper (LKx) options must be set correctly to select the appropriate operating setup before using the evaluation board. The functions of these options are described in Table 2.

#### **SETUP CONDITIONS**

Before applying power and signals to the evaluation board, ensure that all link positions are as required by the operating mode. There are two modes in which to operate the evaluation

board. The evaluation board can be operated in SDP controlled mode to be used with the SDP board, or the evaluation board can be used in standalone mode.

The Default Position column of Table 2 shows the default positions in which the links are set when the evaluation board is packaged. When the board is shipped, the evaluation board is set up to operate with the SDP board in SDP controlled mode.

**Table 2. Link Functions** 

| Link No. | Function                                                                                                                                                                                                       | Default<br>Position |
|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|
| LK1      | This link selects the source of the AVCC supply.                                                                                                                                                               | Α                   |
|          | Position A selects a 5 V supply from the ADP3331 (U3).                                                                                                                                                         |                     |
|          | Position B selects the external power supply connected to J7.                                                                                                                                                  |                     |
| LK2      | This link selects the source of the DVCC supply.                                                                                                                                                               | Α                   |
|          | Position A selects a 5 V supply from the ADP3367 (U5).                                                                                                                                                         |                     |
|          | Position B selects the external power supply connected to J8.                                                                                                                                                  |                     |
| LK3 to   | These links select the logic level for LDAC, CLR, and RESET, respectively. When a link is inserted, the relevant pin is                                                                                        | Removed             |
| LK5      | connected to DGND. When the link is removed, the relevant pin is pulled to DVCC.                                                                                                                               |                     |
|          | Remove these links when using the SDP controller board.                                                                                                                                                        |                     |
| LK6      | This link sets the logic level of the PD pin.                                                                                                                                                                  | В                   |
|          | Position A puts the AD5380/AD5382 into power-down mode.                                                                                                                                                        |                     |
|          | Position B puts the AD5380/AD5382 into normal operating mode.                                                                                                                                                  |                     |
| LK7      | This link selects the source for the REFOUT/REFIN pin.                                                                                                                                                         | В                   |
|          | In Position A, an external reference source can be connected to Connector J4. Use this option if the AD5380/AD5382 internal reference is used.                                                                 |                     |
|          | In Position B, the reference source comes from the ADR421 2.5 V reference.                                                                                                                                     |                     |
| LK8      | This link enables/disables the FIFO function                                                                                                                                                                   | В                   |
|          | In Position A, the FIFO function is enabled.                                                                                                                                                                   |                     |
|          | In Position B, the FIFO function is disabled. The software supplied with the AD5380/AD5382 evaluation board does not support FIFO operation.                                                                   |                     |
| LK9      | This link selects serial or parallel interface operation of the AD5380/AD5382.                                                                                                                                 | Α                   |
|          | In Position A, a serial interface is selected. LK10 determines if an SPI or I <sup>2</sup> C interface is used. The software supplied with the AD5380/AD5382 evaluation board only supports the SPI interface. |                     |
|          | In Position B, the parallel interface is selected. Parallel interface signals are applied to the AD5380/AD5382 using Connector J2                                                                              |                     |
| LK10     | This link selects the SPI or I <sup>2</sup> C interface mode of the AD5380/AD5382.                                                                                                                             | В                   |
|          | Position A selects the I <sup>2</sup> C interface mode.                                                                                                                                                        |                     |
|          | Position B selects the SPI interface mode. Select this option when the evaluation board is used with the SDP controller board.                                                                                 |                     |
| LK11     | This link position is determined by the function of the CS/SYNC/A0 pin.                                                                                                                                        | Removed             |
|          | When the AD5380/AD5382 are used in I <sup>2</sup> C mode, this pin determines the state of the A0 address bit.                                                                                                 |                     |
|          | In Position A the address bit is 1                                                                                                                                                                             |                     |
|          | In Position B, the address bit is 0                                                                                                                                                                            |                     |
|          | Remove this link when the AD5380/AD5382 are used in SPI or parallel mode.                                                                                                                                      |                     |
| LK12     | This link position is determined by the function of the WR/DCEN/A1 pin.                                                                                                                                        | В                   |
|          | When the AD5380/AD5382 are used in I <sup>2</sup> C mode, this pin determines the state of the A1 address bit.                                                                                                 |                     |
|          | In Position A, the address bit is 1.                                                                                                                                                                           |                     |
|          | In Position B, the address bit is 0.                                                                                                                                                                           |                     |
|          | When the AD5380/AD5382 are used in SPI mode, this pin enables/disables daisy-chain mode.                                                                                                                       |                     |
|          | In Position A, daisy-chain mode is enabled. The AD5380/AD5382 evaluation software does not support daisy-chain mode.                                                                                           |                     |
|          | In Position B, daisy-chain mode is disabled.                                                                                                                                                                   |                     |
|          | Remove this link when the AD5380/AD5382 are used in parallel mode.                                                                                                                                             |                     |

#### **EVALUATION BOARD CIRCUITRY**

The EVAL-AD5380SDZ/EVAL-AD5382SDZ evaluation boards allow the function and performance of the AD5380/AD5382 to be easily tested. Each evaluation board contains two voltage regulators that generate the analog and digital power supplies and that also power the SDP board if it is connected. The two regulators are powered via a 6 V supply attached to Connector J9. Alternatively, separate analog and digital supplies can be attached via Connector J7 and Connector J8, respectively.

Control of the AD5380/AD5382 is typically performed by the SDP board, which is attached to Connector J10. The SDP board

allows the software provided with the kit to be used to load register values, set the voltage of the DAC outputs, and write to the control register of the AD5380/AD5382. When the SDP board is not required, the control signals can be applied to the AD5380/AD5382 by connecting them to the relevant pins on Connector J1 or Connector J2.

In addition to the on-chip reference of the AD5380/AD5382, an external 2.5 V reference is also provided and can be connected to the REFOUT/REFIN pin of the AD5380/AD5382 using Link LK7.

The DAC output voltages are available on the 40-way header, J3.

## HOW TO USE THE SOFTWARE STARTING THE SOFTWARE

To run the program, take the following steps:

- 1. Connect the evaluation board to the SDP board, and connect the USB cable between the SDP board and the PC.
- 2. Power the SDP board and the evaluation board by connecting 6 V to Connector J3.
- Click Start > All Programs > Analog Devices > AD538x >
   AD538x Evaluation Software. When the software connects
   to the evaluation board, the message shown in Figure 3
   displays.



Figure 3. Connection Message

4. If the SDP board is not connected to the USB port when the software is launched, a connectivity error displays (see Figure 4), and the software continues to operate in simulation mode. In simulation mode, the user can exercise all the functionality of the AD5380/AD5382. Expected output voltages are displayed based on the input data, and the 24 bits of data that would have been sent to the AD5380/AD5382 are displayed at the bottom right of the screen.



Figure 4. Connectivity Error

#### **OVERVIEW OF THE MAIN WINDOW**

The main window of the AD5380/AD5382 evaluation software is shown in Figure 5. The **DAC Registers** tab allows the X, M, and C registers of individual DACs to be programmed.  $\overline{LDAC}$  is high by default. Click **Pulse LDAC** to update the outputs. The software displays the expected output voltages based on the register contents and the voltage reference value.

Figure 6 shows the **Control & Special Function Registers** tab. This tab allows the user to select the functions contained in the control register of the AD5380/AD5382. This tab also allows control of the  $\overline{LDAC}$  and  $\overline{CLR}$  pins.

The user can reset the AD5380/AD5382 by clicking **Hardware Reset** or **Software Reset** from the **File** menu.



Figure 5. Main Window, DAC Registers Tab



Figure 6. Main Window, Control & Special Function Registers Tab

## **EVALUATION BOARD SCHEMATICS**



Figure 7. EVAL-AD5380SDZ/EVAL-AD5382SDZ Schematic, Page 1 of 2



Figure 8. EVAL-AD5380SDZ/EVAL-AD5382SDZ Schematic, Page 2 of 2

## **UG-757**

## **ORDERING INFORMATION**

#### **BILL OF MATERIALS**

Table 3.

| Qty | Reference Designator                        | Description                                               | Supplier/Part Number <sup>1</sup> |
|-----|---------------------------------------------|-----------------------------------------------------------|-----------------------------------|
| 9   | C1, C3, C5, C10, C12,<br>C14, C15, C17, C18 | Capacitor, Case A, 10 μF, 10 V                            | FEC 197-130                       |
| 8   | C2, C4, C6, C7, C9, C11,<br>C13, C16        | Capacitor, 100 nF, 50 V, 0603                             | FEC 8820023                       |
| 1   | C8                                          | Unpopulated capacitor location, keep holes free of solder | Do not insert                     |
| 1   | J1                                          | 7-pin (1x7) header, 0.1" pitch                            | FEC 1022257                       |
| 1   | J2                                          | 28-pin (2x14) SMT header, 0.1" pitch                      | Digi-Key M20-8761446-ND           |
| 1   | J3                                          | 40-pin (2x20), 0.1" pitch, SMT header                     | Digi-Key M20-8762046-ND           |
| 3   | J4 to J6                                    | 50 Ω, straight SMB jack                                   | FEC 1111349                       |
| 3   | J7 to J9                                    | 2-pin terminal block (5 mm pitch)                         | FEC 151789                        |
| 1   | J10                                         | 120-way female connector, 0.6 mm pitch                    | FEC 1324660 or Digi-Key H1219-ND  |
| 1   | L1                                          | Ferrite bead                                              | Digi-Key 490-1024-1-ND            |
| 9   | LK1, LK2, LK6 to 12                         | 3-pin SIL header, 0.1" pitch, and red jumper              | FEC 1022248 & 150411              |
| 3   | LK3, LK4                                    | 2-pin SIL header, 0.1" pitch, and red jumper              | FEC 1022247 & 150-411             |
| 2   | R1, R2                                      | Resistor, 0603, 1%, 0 Ω                                   | FEC 9331662                       |
| 4   | R3 to R6                                    | Resistor, 10 kΩ, 0.063 W, 1%, 0603                        | FEC 9330399                       |
| 1   | R7                                          | Unpopulated resistor location, keep holes free of solder  | Do not insert                     |
| 1   | R8                                          | Resistor, 1.5 Ω, 0.063 W, 1%, 0603                        | FEC 9330640                       |
| 1   | R9                                          | Resistor, 300 kΩ, 0.063 W, 1%, 0603                       | FEC 9330992                       |
| 1   | R10                                         | Resistor, 1 MΩ, 0.063 W, 1%, 0603                         | FEC 9330410                       |
| 3   | R11 to R13                                  | SMD resistor, 0603                                        | Do Not insert                     |
| 2   | R14, R15                                    | Resistor, 100 kΩ, 0.063 W, 1%, 0603                       | FEC 9330402                       |
| 10  | TP1 to TP10                                 | Black test point                                          | FEC 8731128                       |
| 1   | U1                                          | 40-/32-channel, 14-bit DAC                                | AD5380BSTZ-5/AD5382BSTZ-5         |
| 1   | U2                                          | 2.5 V reference                                           | ADR421ARZ                         |
| 1   | U3                                          | Adjustable LDO regulator                                  | ADP3331ARTZ                       |
| 1   | U4                                          | 32k I <sup>2</sup> C serial EEPROM                        | FEC 1331330                       |
| 1   | U5                                          | 5 V fixed, adjustable voltage regulator                   | ADP3367ARZ                        |
| 2   | Screw1, Screw2                              | Screw, cheese, nylon, M3X10, PK100                        | FEC 7070597                       |
| 2   | Nut1, Nut2                                  | Nut/washer, nylon, M3, PK100                              | FEC 7061857                       |

<sup>&</sup>lt;sup>1</sup> FEC is Farnell Electronics Components.

### **NOTES**

 $l^2 C \ refers \ to \ a \ communications \ protocol \ originally \ developed \ by \ Philips \ Semiconductors \ (now \ NXP \ Semiconductors).$ 



#### SD Caution

ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

#### Legal Terms and Conditions

By using the evaluation board discussed herein (together with any tools, components documentation or support materials, the "Evaluation Board"), you are agreeing to be bound by the terms and conditions set forth below ("Agreement") unless you have purchased the Evaluation Board, in which case the Analog Devices Standard Terms and Conditions of Sale shall govern. Do not use the Evaluation Board until you have read and agreed to the Agreement. Your use of the Evaluation Board shall signify your acceptance of the Agreement. This Agreement is made by and between you ("Customer") and Analog Devices, Inc. ("ADI"), with its principal place of business at One Technology Way, Norwood, MA 02062, USA. Subject to the terms and conditions of the Agreement, ADI hereby grants to Customer a free, limited, personal, temporary, non-exclusive, non-sublicensable, non-transferable license to use the Evaluation Board FOR EVALUATION PURPOSES ONLY. Customer understands and agrees that the Evaluation Board is provided for the sole and exclusive purpose referenced above, and agrees not to use the Evaluation Board for any other purpose. Furthermore, the license granted is expressly made subject to the following additional limitations: Customer shall not (i) rent, lease, display, sell, transfer, assign, sublicense, or distribute the Evaluation Board; and (ii) permit any Third Party to access the Evaluation Board. As used herein, the term "Third Party" includes any entity other than ADI, Customer, their employees, affiliates and in-house consultants. The Evaluation Board is NOT sold to Customer; all rights not expressly granted herein, including ownership of the Evaluation Board, are reserved by ADI. CONFIDENTIALITY. This Agreement and the Evaluation Board shall all be considered the confidential and proprietary information of ADI. Customer may not disclose or transfer any portion of the Evaluation Board to any other party for any reason. Upon discontinuation of use of the Evaluation Board or termination of this Agreement, Customer agrees to promptly return the Evaluation Board to ADI. ADDITIONAL RESTRICTIONS. Customer may not disassemble, decompile or reverse engineer chips on the Evaluation Board. Customer shall inform ADI of any occurred damages or any modifications or alterations it makes to the Evaluation Board, including but not limited to soldering or any other activity that affects the material content of the Evaluation Board. Modifications to the Evaluation Board must comply with applicable law, including but not limited to the RoHS Directive. TERMINATION. ADI may terminate this Agreement at any time upon giving written notice to Customer. Customer agrees to return to ADI the Evaluation Board at that time. LIMITATION OF LIABILITY. THE EVALUATION BOARD PROVIDED HEREUNDER IS PROVIDED "AS IS" AND ADI MAKES NO WARRANTIES OR REPRESENTATIONS OF ANY KIND WITH RESPECT TO IT. ADI SPECIFICALLY DISCLAIMS ANY REPRESENTATIONS, ENDORSEMENTS, GUARANTEES, OR WARRANTIES, EXPRESS OR IMPLIED, RELATED TO THE EVALUATION BOARD INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, TITLE, FITNESS FOR A PARTICULAR PURPOSE OR NONINFRINGEMENT OF INTELLECTUAL PROPERTY RIGHTS. IN NO EVENT WILL ADI AND ITS LICENSORS BE LIABLE FOR ANY INCIDENTAL. SPECIAL INDIRECT, OR CONSEQUENTIAL DAMAGES RESULTING FROM CUSTOMER'S POSSESSION OR USE OF THE EVALUATION BOARD, INCLUDING BUT NOT LIMITED TO LOST PROFITS, DELAY COSTS, LABOR COSTS OR LOSS OF GOODWILL. ADI'S TOTAL LIABILITY FROM ANY AND ALL CAUSES SHALL BE LIMITED TO THE AMOUNT OF ONE HUNDRED US DOLLARS (\$100.00). EXPORT. Customer agrees that it will not directly or indirectly export the Evaluation Board to another country, and that it will comply with all applicable United States federal laws and regulations relating to exports. GOVERNING LAW. This Agreement shall be governed by and construed in accordance with the substantive laws of the Commonwealth of Massachusetts (excluding conflict of law rules). Any legal action regarding this Agreement will be heard in the state or federal courts having jurisdiction in Suffolk County, Massachusetts, and Customer hereby submits to the personal jurisdiction and venue of such courts. The United Nations Convention on Contracts for the International Sale of Goods shall not apply to this Agreement and is expressly disclaimed.

©2014 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. UG12637-0-12/14(A)



www.analog.com