# 18V, 3A, 350kHz Step-Down Switching Regulator #### **POWER MANAGEMENT** #### **Features** - Input range: 3V to 18V - 3A Output Current - 350kHz Fixed Switching Frequency - Precision 1V Feedback Voltage - Peak Current-Mode Control - Cycle-by-Cycle Current Limiting - Hiccup Overload Protection with Frequency Foldback - Soft-Start and Enable - Thermal Shutdown - Thermally Enhanced 8-pin SOIC Package - Fully RoHS and WEEE compliant ## **Applications** - XDSL and Cable Modems - Set Top Boxes - Point of Load Applications - CPE Equipment - DSP Power Supplies - LCD and Plasma TVs ### **Description** The SC4525D is a 350kHz constant frequency peak current-mode step-down switching regulator capable of producing 3A output current from an input ranging from 3V to 18V. The SC4525D is suitable for next generation XDSL modems, high-definition TVs and various point of load applications. Peak current-mode PWM control employed in the SC4525D achieves fast transient response with simple loop compensation. Cycle-by-cycle current limiting and hiccup overload protection reduces power dissipation during output overload. Soft-start function reduces input start-up current and prevents the output from overshooting during power-up. The SC4525D is available in SOIC-8 EDP package. ## **Typical Application Circuit** Figure 1 — 350kHz 10V - 16V to 5V/3A Step-down Converter # **Pin Configuration** # **Ordering Information** | Device | Package | |--------------------------------|------------------| | SC4525DSETRT <sup>(1)(2)</sup> | SOIC-8 EDP | | SC4525DEVB | Evaluation Board | #### Notes: - (1) Available in tape and reel only. A reel contains 2,500 devices. - (2) Available in lead-free package only. Device is fully WEEE and RoHS compliant and halogen-free. # **Marking Information** ## **Absolute Maximum Ratings** | $V_{_{IN}}$ Supply Voltage0.3 to 24V | |-----------------------------------------------------------| | BST Voltage | | BST Voltage above SW | | SS Voltage0.3 to 3V | | FB Voltage0.3 to $V_{_{\scriptsize IN}}$ | | SW Voltage0.6 to $V_{_{\rm IN}}$ | | SW Transient Spikes (10ns Duration)2.5V to $V_{IN}$ +1.5V | | Peak IR Reflow Temperature | | ESD Protection Level <sup>(2)</sup> | | | ## **Thermal Information** | Junction to Ambient (1) | . 36°C/W | |-------------------------------------|-----------| | Junction to Case (1) | 5.5°C/W | | Maximum Junction Temperature | 150°C | | Storage Temperature65 | to +150°C | | Lead Temperature (Soldering) 10 sec | 300°C | # **Recommended Operating Conditions** | Input Voltage Range | 3V to 18V | |--------------------------------|---------------| | Maximum Output Current | 3A | | Operating Ambient Temperature | -40 to +105°C | | Operating Junction Temperature | -40 to +125°C | Exceeding the above specifications may result in permanent damage to the device or device malfunction. Operation outside of the parameters specified in the Electrical Characteristics section is not recommended. NOTES- - (1) Calculated from package in still air, mounted to 3" x 4.5", 4 layer FR4 PCB with thermal vias under the exposed pad per JESD51 standards. - (2) Tested according to JEDEC standard JESD22-A114-B. ### **Electrical Characteristics** \_ Unless otherwise noted, $V_{IN} = 12V$ , $V_{BST} = 15V$ , $V_{SS} = 2.2V$ , $-40^{\circ}C < T_{A} = T_{J} < 125^{\circ}C$ , $R_{SET} = 60.4k\Omega$ . | Parameter | Conditions | Min | Тур | Max | Units | |-----------------------------------------------|----------------------------------------------------------|-------|-------|-------|-------| | Input Supply | | | | | | | Input Voltage Range | | 3 | | 18 | V | | V <sub>IN</sub> Start Voltage | V <sub>IN</sub> Rising | 2.70 | 2.82 | 2.95 | V | | V <sub>IN</sub> Start Hysteresis | | | 225 | | mV | | V <sub>IN</sub> Quiescent Current | V <sub>COMP</sub> = 0 (Not Switching) | | 2 | 2.6 | mA | | V <sub>IN</sub> Quiescent Current in Shutdown | $V_{SS/EN} = 0, V_{IN} = 12V$ | | 40 | 52 | μΑ | | Error Amplifier | | | | | | | Feedback Voltage | | 0.980 | 1.000 | 1.020 | V | | Feedback Voltage Line Regulation | V <sub>IN</sub> = 3V to 18V | | 0.005 | | %/V | | FB Pin Input Bias Current | FB Pin Input Bias Current $V_{FB} = 1V, V_{COMP} = 0.8V$ | | -170 | -340 | nA | | Error Amplifier Transconductance | | | 300 | | μΩ-1 | | Error Amplifier Open-loop Gain | | | 60 | | dB | | COMP Pin to Switch Current Gain | | | 15.2 | | A/V | | COMP Maximum Voltage | V <sub>FB</sub> = 0.9V | | 2.35 | | V | | COMP Source Current | | | | | | | COMP Sink Current | $V_{FB} = 1.2V, V_{COMP} = 0.8V$ | | 25 | | μΑ | | Internal Power Switch | | · | | | | | Switch Current Limit | (Note 1) 3.9 5.1 6 | | 6.6 | А | | | Switch Saturation Voltage | I <sub>sw</sub> = -3.9A 38 | | 380 | 600 | mV | # **Electrical Characteristics (Cont.)** Unless otherwise noted, $V_{IN} = 12V$ , $V_{BST} = 15V$ , $V_{SS} = 2.2V$ , $-40^{\circ}C < T_{A} = T_{J} < 125^{\circ}C$ , $R_{SET} = 60.4k\Omega$ . | Parameter | Conditions | Min | Тур | Max | Units | | | |------------------------------------|-------------------------------------|------|------|-----|-------|--|--| | Minimum Switch On-time | | | 150 | | ns | | | | Minimum Switch Off-time | | | 100 | 150 | ns | | | | Switch Leakage Current | | | | 10 | μΑ | | | | Minimum Bootstrap Voltage | I <sub>SW</sub> = -3.9A | | 1.8 | 2.3 | V | | | | BST Pin Current | I <sub>SW</sub> = -3.9A | | 100 | 150 | mA | | | | Oscillator | | · | | | | | | | Switching Frequency | $R_{SET} = 60.4k\Omega$ | 275 | 350 | 425 | kHz | | | | Foldback Frequency | $R_{SET} = 60.4k\Omega, V_{FB} = 0$ | 35 | 65 | 100 | kHz | | | | Soft Start and Overload Protection | Soft Start and Overload Protection | | | | | | | | SS/EN Shutdown Threshold | | 0.2 | 0.3 | 0.4 | V | | | | SS/EN Switching Threshold | $V_{FB} = 0 V$ | 0.95 | 1.2 | 1.4 | V | | | | Soft-start Charging Current | $V_{SS/EN} = 0 V$ | | 1.9 | | | | | | Sort-start Charging Current | $V_{SS/EN} = 1.5 V$ | 1.6 | 2.4 | 3.2 | μΑ | | | | Soft-start Discharging Current | | | 1.5 | | μΑ | | | | Hiccup Arming SS/EN Voltage | V <sub>SS/EN</sub> Rising | | 2.15 | | V | | | | Hiccup SS/EN Overload Threshold | V <sub>SS/EN</sub> Falling | | 1.9 | | V | | | | Hiccup Retry SS/EN Voltage | V <sub>SS/EN</sub> Falling | 0.6 | 1.0 | 1.2 | V | | | | Over Temperature Protection | Over Temperature Protection | | | | | | | | Thermal Shutdown Temperature | | | 165 | | °C | | | | Thermal Shutdown Hysteresis | | | 10 | | °C | | | Note 1: Switch current limit does not vary with duty cycle. # **Pin Descriptions** | SO-8 | Pin Name | Pin Function | |------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | SW | Emitter of the internal NPN power transistor. Connect this pin to the inductor, the freewheeling diode and the bootstrap capacitor. | | 2 | IN | Power supply to the regulator. It is also the collector of the internal NPN power transistor. It must be closely by-passed to the ground plane. | | 3 | RSET | Connect a $60.4k\Omega$ resistor from this pin to ground. | | 4 | GND | Ground pin | | 5 | SS/EN | Soft-start and regulator enable pin. A capacitor from this pin to ground provides soft-start and overload hiccup functions. Hiccup can be disabled by overcoming the internal soft-start discharging current with an external pull-up resistor connected between the SS/EN and the IN pins. Pulling the SS/EN pin below 0.2V completely shuts off the regulator to low current state. | | 6 | COMP | The output of the internal error amplifier. The voltage at this pin controls the peak switch current. A RC compensation network at this pin stabilizes the regulator. | | 7 | FB | The inverting input of the error amplifier. If V <sub>FB</sub> falls below 0.8V, then the switching frequency will be reduced to improve short-circuit robustness (see Applications Information for details). | | 8 | BST | Supply pin to the power transistor driver. Tie to an external diode-capacitor bootstrap circuit to generate drive voltage higher than $V_{IN}$ in order to fully enhance the internal NPN power transistor. | | 9 | Exposed Pad | The exposed pad serves as a thermal contact to the circuit board. It is to be soldered to the ground plane of the PC board. | ## **Block Diagram** Figure 2 — SC4525D Block Diagram Figure 3 — Soft-start and Overload Hiccup Control Circuit # **Typical Characteristics** # **Typical Characteristics (Cont.)** ## **Applications Information** #### Operation The SC4525D is a 350kHz fixed frequency, peak current-mode, step-down switching regulator with an integrated 3.9A power NPN transistor. With the peak current-mode control, the double reactive poles of the output LC filter are reduced to a single real pole by the inner current loop. This simplifies loop compensation and achieves fast transient response with a simple Type-2 compensation network. As shown in Figure 2, the switch collector current is sensed with an integrated $3.53 \mathrm{m}\Omega$ sense resistor. The sensed current is summed with a slope-compensating ramp before it is compared with the transconductance error amplifier (EA) output. The PWM comparator trip point determines the switch turn-on pulse width. The current-limit comparator ILIM turns off the power switch when the sensed signal exceeds the 18mV current-limit threshold. Driving the base of the power transistor above the input power supply rail minimizes the power transistor saturation voltage and maximizes efficiency. An external bootstrap circuit (formed by the capacitor $C_1$ and the diode $D_1$ in Figure 1) generates such a voltage at the BST pin for driving the power transistor. #### **Shutdown and Soft-Start** The SS/EN pin is a multiple-function pin. An external capacitor (4.7nF to 22nF) connected from the SS pin to ground sets the soft-start and overload shutoff times of the regulator (Figure 3). The effect of $V_{\text{SS/EN}}$ on the SC4525D is summarized in Table 1. Table 1: SS/EN operation modes | SS/EN | Mode | Supply Current | |---------------|-----------------------------|----------------| | <0.2V | Shutdown | 18uA @ 5Vin | | 0.4V to 1.2V | Not switching | 2mA | | 1.2V to 2.15V | Switching & hiccup disabled | Load dependent | | >2.15V | Switching & hiccup armed | Load dependent | Pulling the SS/EN pin below 0.2V shuts off the regulator and reduces the input supply current to $18\mu A$ ( $V_{IN}=5V$ ). When the SS/EN pin is released, the soft-start capacitor is charged with an internal 1.9 $\mu A$ current source (not shown in Figure 3). As the SS/EN voltage exceeds 0.4V, the internal bias circuit of the SC4525D turns on and the SC4525D draws 2mA from $V_{\rm IN}$ . The 1.9 $\mu$ A charging current turns off and the 2.4 $\mu$ A current source I<sub>C</sub> in Figure 3 slowly charges the soft-start capacitor. The error amplifier EA in Figure 2 has two non-inverting inputs. The non-inverting input with the lower voltage predominates. One of the non-inverting inputs is biased to a precision 1V reference and the other non-inverting input is tied to the output of the amplifier A<sub>1</sub>. Amplifier A<sub>2</sub> produces an output $V_1 = 2(V_{SS/EN} - 1.2V)$ . $V_1$ is zero and COMP is forced low when V<sub>SS/FN</sub> is below 1.2V. During start up, the effective non-inverting input of EA stays at zero until the soft-start capacitor is charged above 1.2V. Once V<sub>ss/</sub> <sub>EN</sub> exceeds 1.2V, COMP is released. The regulator starts to switch when $V_{COMP}$ rises above 0.4V. If the soft-start interval is made sufficiently long, then the FB voltage (hence the output voltage) will track V<sub>1</sub> during start up. V<sub>SS/EN</sub> must be at least 1.83V for the output to achieve regulation. Proper soft-start prevents output overshoot. Current drawn from the input supply is also well controlled. #### **Overload / Short-Circuit Protection** Table 2 lists various fault conditions and their corresponding protection schemes in the SC4525D. **Table 2: Fault conditions and protections** | Condition | Cause of Fault | Protective Action | | |----------------------|-------------------------|---------------------------|--| | IL>ILimit, VFB>0.8V | Over current | Cycle-by-cycle limit at | | | IL-ILIIIII, V-B-0.0V | Over current | programmed frequency | | | IL>ILimit, VFB<0.8V | Over current | Cycle-by-cycle limit with | | | IL/ILIIIII, VFB\0.6V | Over current | frequency foldback | | | VSS/EN Falling | Persistent over current | Shutdown, then retry | | | SS/EN<1.9V | or short circuit | (Hiccup) | | | Tj>160C | Over temperature | Shutdown | | As summarized in Table 1, overload shutdown is disabled during soft-start ( $V_{SS/EN}$ <2.15V). In Figure 3, the reset input of the overload latch $B_2$ will remain high if the SS/EN voltage is below 2.15V. Once the soft-start capacitor is charged above 2.15V, the output of the Schmitt trigger $B_1$ goes high, the reset input of $B_2$ goes low and hiccup becomes armed. As the load draws more current from the regulator, the current-limit comparator ILIM (Figure 2) will eventually limit the switch current on a cycle-bycycle basis. The over-current signal OC goes high, setting the latch B<sub>3</sub>. The soft-start capacitor is discharged with (I<sub>D</sub> - I<sub>C</sub>) (Figure 3). If the inductor current falls below the current limit and the PWM comparator instead turns off the switch, then latch B<sub>3</sub> will be reset and I<sub>2</sub> will recharge the soft-start capacitor. If over-current condition persists or OC becomes asserted more often than PWM over a period of time, then the soft-start capacitor will be discharged below 1.9V. At this juncture, comparator B<sub>4</sub> sets the overload latch B2. The soft-start capacitor will be continuously discharged with (I $_{\rm D}$ - I $_{\rm c}$ ). The COMP pin is immediately pulled to ground. The switching regulator is shut off until the soft-start capacitor is discharged below 1.0V. At this moment, the overload latch is reset. The soft-start capacitor is recharged and the converter again undergoes soft-start. The regulator will go through softstart, overload shutdown and restart until it is no longer overloaded. If the FB voltage falls below 0.8V because of output overload, then the switching frequency will be reduced. Frequency foldback helps to limit the inductor current when the output is hard shorted to ground. During normal operation, the soft-start capacitor is charged to 2.4V. #### **Setting the Output Voltage** The regulator output voltage, $V_{o'}$ is set with an external resistive divider (Figure 1) with its center tap tied to the FB pin. For a given $R_6$ value, $R_4$ can be found by $$R_4 = R_6 \left( \frac{V_0}{1.0 \,\text{V}} - 1 \right)$$ #### **Minimum On Time Consideration** The operating duty cycle of a non-synchronous stepdown switching regulator in continuous-conduction mode (CCM) is given by $$D = \frac{V_O + V_D}{V_{IN} + V_D - V_{CESAT}}$$ where $V_{\rm IN}$ is the input voltage, $V_{\rm CESAT}$ is the switch saturation voltage, and $V_{\rm D}$ is voltage drop across the rectifying diode. In peak current-mode control, the PWM modulating ramp is the sensed current ramp of the power switch. This current ramp is absent unless the switch is turned on. The intersection of this ramp with the output of the voltage feedback error amplifier determines the switch pulse width. The propagation delay time required to immediately turn off the switch after it is turned on is the minimum controllable switch on time $(T_{\text{CNMIND}})$ . Closed-loop measurement shows that the SC4525D minimum on time is about 120ns at room temperature (Figure 4). If the required switch on time is shorter than the minimum on time, the regulator will either skip cycles or it will jitter. Figure 4. Variation of Minimum On Time with Ambient Temperature To allow for transient headroom, the minimum operating switch on time should be at least 20% to 30% higher than the worst-case minimum on time. #### **Minimum Off Time Limitation** The PWM latch in Figure 2 is reset every cycle by the clock. The clock also turns off the power transistor to refresh the bootstrap capacitor. This minimum off time limits the attainable duty cycle of the regulator at a given switching frequency. The measured minimum off time is 100ns typically. If the required duty cycle is higher than the attainable maximum, then the output voltage will not be able to reach its set value in continuous-conduction mode. #### **Inductor Selection** The inductor ripple current for a non-synchronous stepdown converter in continuous-conduction mode is $$\Delta I_{L} = \frac{(V_{O} + V_{D}) \cdot (1 - D)}{F_{SW} \cdot L_{1}}$$ where $F_{sw}$ is the switching frequency (350kHz) and $L_1$ is the inductance. An inductor ripple current between 20% to 50% of the maximum load current, $I_{o'}$ gives a good compromise among efficiency, cost and size. Re-arranging the previous euqation and assuming 35% inductor ripple current, the inductor is given by $$L_1 = \frac{(V_O + V_D) \cdot (1 - D)}{35\% \cdot I_O \cdot F_{SW}}$$ If the input voltage varies over a wide range, then choose $L_1$ based on the nominal input voltage. Always verify converter operation at the input voltage extremes. The peak current limit of SC4525D power transistor is at least 3.9A. The maximum deliverable load current for the SC4525D is 3.9A minus one half of the inductor ripple current. ### **Input Decoupling Capacitor** The input capacitor should be chosen to handle the RMS ripple current of a buck converter. This value is given by $$I_{RMS\_CIN} = I_O \cdot \sqrt{D \cdot (1 - D)}$$ The input capacitance must also be high enough to keep input ripple voltage within specification. This is important in reducing the conductive EMI from the regulator. The input capacitance can be estimated from $$C_{IN} > \frac{I_O}{4 \cdot \Delta V_{IN} \cdot F_{SW}}$$ where $\Delta {\rm V_{IN}}$ is the allowable input ripple voltage. Multi-layer ceramic capacitors, which have very low ESR (a few $m\Omega$ ) and can easily handle high RMS ripple current, are the ideal choice for input filtering. A single 4.7 $\mu$ F to $10\mu$ F X5R ceramic capacitor is adequate for most applications. For high voltage applications, a small ceramic ( $1\mu$ F or $2.2\mu F)$ can be placed in parallel with a low ESR electrolytic capacitor to satisfy both the ESR and bulk capacitance requirements. ### **Output Capacitor** The output ripple voltage $\Delta V_{o}$ of a buck converter can be expressed as $$\Delta V_{O} = \Delta I_{L} \cdot \left( ESR + \frac{1}{8 \cdot F_{SW} \cdot C_{O}} \right)$$ where $C_0$ is the output capacitance. Since the inductor ripple current $\Delta I_L$ increases as D decreases (refer to the first equation in the Inductor Selection section), the output ripple voltage is therefore the highest when $V_{IN}$ is at its maximum. A $22\mu F$ to $47\mu F$ X5R ceramic capacitor is found adequate for output filtering in most applications. Ripple current in the output capacitor is not a concern because the inductor current of a buck converter directly feeds $C_{o'}$ resulting in very low ripple current. Avoid using Z5U and Y5V ceramic capacitors for output filtering because these types of capacitors have high temperature and high voltage coefficients. ### **Freewheeling Diode** Use of Schottky barrier diodes as freewheeling rectifiers reduces diode reverse recovery input current spikes, easing high-side current sensing in the SC4525D. These diodes should have an average forward current rating at least 3A and a reverse blocking voltage of at least a few volts higher than the input voltage. For switching regulators operating at low duty cycles (i.e. low output voltage to input voltage conversion ratios), it is beneficial to use freewheeling diodes with somewhat higher average current ratings (thus lower forward voltages). This is because the diode conduction interval is much longer than that of the transistor. Converter efficiency will be improved if the voltage drop across the diode is lower. The 20BQ030 (International Rectifier), B320A, B330A (Diodes Inc.), SS33 (Vishay), CMSH3-20MA and CMSH3-40MA (Central-Semi.) are all suitable. The freewheeling diode should be placed close to the SW pin of the SC4525D on the PCB to minimize ringing due to trace inductance. #### **Bootstrapping the Power Transistor** The minimum BST-SW voltage required to fully saturate the power transistor is shown in Figure 5, which is about 2V at room temperature. The BST-SW voltage is supplied by a bootstrap circuit powered from either the input or the output of the converter (Figures 6(a), 6(b) and 6(c)). To maximize efficiency, tie the bootstrap diode to the converter output if $V_o > 2.5V$ as shown in Figures 6(a) and 6(c). Since the bootstrap supply current is proportional to the converter load current, using a lower voltage to power the bootstrap circuit reduces driving loss and improves efficiency. Figure 5 — Typical Minimum Bootstrap Voltage required to Saturate the Transistor (I<sub>sw</sub>= -3.9A) The bootstrap diode $D_1$ can be a fast switching PN diode (1N4148 or 1N914) if $V_0$ falls between 3V and 8V as shown in Figure 6(a). If the converter output voltage is between 2.5V and 3V or higher than 8V, then use a low forward drop Schottky diode (BAT54 or similar) for $D_1$ (Figure 6(c)). If $V_0$ is less than 2.5V, then it will be necessary to bootstrap the SC4525D from $V_{IN}$ (Figure 6(b)). Figure 6 — Methods of Bootstrapping the SC4525D #### Minimum Soft-start Capacitance CSS To ensure normal operation, the minimum soft-start capacitance $C_{ss}$ can be calculated in terms of the output capacitance $C_o$ and output load current $I_o$ according to the following equations. $$\begin{split} \frac{dV_{SS}}{dt} &= \frac{I_{SS}}{C_{SS}} \\ \frac{dV_O}{dt} &= \frac{dV_1}{dt} = \frac{d}{dt} \big[ 2(V_{SS} - 1.2V) \big] \end{split}$$ Substituting the first equation into the second equation, $$\frac{dV_o}{dt} = \frac{2I_{SS}}{C_{SS}}$$ where $V_{ss}$ is the soft-start capacitor voltage and $I_{ss}$ is the soft-start charging current. $V_1$ is the voltage defined in Figure 2. To ensure successful startup, the total current drawn from the output must be less than the maximum output capability of the part, $$\frac{V_{O}}{R} + C_{O} \times \frac{dV_{O}}{dt} \le 3.5A$$ Substituting the third equation of this section into the previous equation, $$\frac{V_{O}}{R} + 2I_{SS} \times \frac{C_{O}}{C_{SS}} \le 3.5A$$ Rearranging, $$C_{SS} \ge \frac{2I_{SS(MAX)} \times C_O}{3.5A - \left(\frac{V_O}{R}\right)}$$ Therefore the minimum $C_{ss}$ depends on the output capacitance and the load current. Larger $C_{ss}$ is necessary when starting into a heavy load (small R). If $V_{IN}$ rise time exceeds 100ms, then a larger $C_{ss}$ may be necessary to produce a monotonic rising output. Always verify converter start-up on the bench. #### **Loop Compensation** The goal of compensation is to shape the frequency response of the converter so as to achieve high DC accuracy and fast transient response while maintaining loop stability. The block diagram in Figure 7 shows the control loops of a buck converter with the SC4525D. The inner loop (current loop) consists of a current sensing resistor ( $R_s$ =3.53m $\Omega$ ) and a current amplifier (CA) with gain ( $G_{CA}$ =18.5). The outer loop (voltage loop) consists of an error amplifier (EA), a PWM modulator, and a LC filter. Since the current loop is internally closed, the remaining task for the loop compensation is to design the voltage compensator ( $C_s$ , $R_7$ , and $C_s$ ). Figure 7 — Block diagram of control loops For a converter with switching frequency $F_{sw'}$ output inductance $L_1$ , output capacitance $C_0$ and loading R, the control $(V_c)$ to output $(V_0)$ transfer function in Figure 7 is given by: $$\frac{V_{o}}{V_{c}} = \frac{G_{PWM}(1 + sR_{ESR}C_{O})}{(1 + s / \omega_{o})(1 + s / \omega_{n}Q + s^{2} / \omega_{n}^{2})}$$ This transfer function has a finite DC gain $$G_{PWM} \approx \frac{R}{G_{CA} \times R_{S}}$$ an ESR zero F<sub>z</sub> at $$\omega_{Z} = \frac{1}{R_{ESR}C_{O}}$$ a dominant low-frequency pole F<sub>p</sub> at $$\omega_p \approx \frac{1}{RC_0}$$ and double poles at half the switching frequency. Including the voltage divider (R<sub>4</sub> and R<sub>6</sub>), the control to feedback transfer function is found and plotted in Figure 8 as the converter gain. Since the converter gain has only one dominant pole at low frequency, a simple Type-2 compensation network is sufficient for voltage loop compensation. As shown in Figure 8, the voltage compensator has a low frequency integrator pole, a zero at $F_{z_1}$ , and a high frequency pole at $F_{p_1}$ . The integrator is used to boost the gain at low frequency. The zero is introduced to compensate the excessive phase lag at the loop gain crossover due to the integrator pole (-90deg) and the dominant pole (-90deg). The high frequency pole nulls the ESR zero and attenuates high frequency noise. Figure 8 — Bode plots for voltage loop design Therefore, the procedure of the voltage loop design for the SC4525D can be summarized as: - 1. Plot the converter gain, i.e. control to feedback transfer function. - 2. Select the open loop crossover frequency, $F_{cr}$ between 10% and 20% of the switching frequency. At $F_{cr}$ , find the required compensator gain, $A_{cr}$ . In typical applications with ceramic output capacitors, the ESR zero is neglected and the required compensator gain at $F_{cr}$ can be estimated by $$A_{C} = -20 \times log \left( \frac{1}{G_{CA}R_{S}} \times \frac{1}{2\pi F_{C}C_{O}} \times \frac{V_{FB}}{V_{O}} \right)$$ - 3. Place the compensator zero, $F_{z_1}$ , between 10% and 20% of the crossover frequency, $F_c$ . - 4. Use the compensator pole, $F_{p_1}$ , to cancel the ESR zero, $F_{-}$ . - 5. Then, the parameters of the compensation network can be calculated by the following equations. $$R_7 = \frac{10^{\frac{A_c}{20}}}{g_m}$$ $$C_5 = \frac{1}{2\pi F_{Z1} R_7}$$ $$C_8 = \frac{1}{2\pi F_{P1} R_7}$$ where gm=0.3mA/V is the EA gain of the SC4525D. **Example:** Determine the voltage compensator for an 350kHz, 12V to 3.3V/3A converter with 47uF ceramic output capacitor. Choose a loop gain crossover frequency of 35kHz, and place voltage compensator zero and pole at $F_{z_1}$ =7kHz (20% of $F_c$ ), and $F_{p_1}$ = 677kHz. From the equation in step 2, the required compensator gain at $F_c$ is shown by the following equation. $$A_c = -20 \cdot log \left( \frac{1}{18.5 \cdot 3.53 \cdot 10^{-3}} \cdot \frac{1}{2\pi \cdot 35 \cdot 10^3 \cdot 47 \cdot 10^{-6}} \cdot \frac{1.0}{3.3} \right) = 7 dB$$ Then the compensator parameters are $$R_7 = \frac{10^{\frac{7}{20}}}{0.3 \times 10^{-3}} = 7.4 \text{ k}$$ $$C_5 = \frac{1}{2\pi \times 7 \times 10^3 \times 7.4 \times 10^3} = 3.1 \text{ nF}$$ $$C_8 = \frac{1}{2\pi \times 677 \times 10^3 \times 7.4 \times 10^3} = 32 \text{ pF}$$ Select $R_7$ =7.32k, $C_s$ =3.3nF, and $C_s$ =33pF for the design. Compensator parameters for various typical applications are listed in Table 4. A MathCAD program is also available upon request for detailed calculation of the compensator parameters. #### **Thermal Considerations** For the power transistor inside the SC4525D, the conduction loss $P_{c'}$ the switching loss $P_{sw'}$ and bootstrap circuit loss $P_{BST}$ can be estimated using the following. $$P_{C} = D \times V_{CESAT} \times I_{O}$$ $$P_{SW} = \frac{1}{2} \times t_{S} \times V_{IN} \times I_{O} \times F_{SW}$$ $$P_{BST} = D_{X} V_{BST} \times \frac{I_{O}}{40}$$ where $V_{BST}$ is the BST supply voltage and $t_s$ is the equivalent switching time of the NPN transistor (see Table 3). Table 3 — Typical switching time | Input Voltage | Load Current | | | | | |----------------|----------------------------|--------|--------|--|--| | iliput voltage | 1A | 2A | 3A | | | | 5V | 6.86ns | 9.71ns | 12.5ns | | | | 12V | <b>2V</b> 12.5ns 15.3ns 18 | | 18ns | | | In addition, the quiescent current loss is $$P_0 = V_{IN} \times 2mA$$ The total power loss of the SC4525D is therefore $$P_{TOTAL} = P_C + P_{SW} + P_{RS}T + P_{O}$$ The temperature rise of the SC4525D is the product of the total power dissipation (previous equation) and $\theta_{JA}$ (36°C/W), which is the thermal impedance from junction to ambient for the SOIC-8 EDP package. It is not recommended to operate the SC4525D above 125°C junction temperature. #### **PCB Layout Considerations** In a step-down switching regulator, the input bypass capacitor, the main power switch and the freewheeling diode carry pulse current (Figure 9). For jitter-free operation, the size of the loop formed by these components should be minimized. Since the power switch is already integrated within the SC4525D, connecting the anode of the freewheeling diode close to the negative terminal of the input bypass capacitor minimizes size of the switched current loop. The input bypass capacitor should be placed close to the IN pin. Shortening the traces of the SW and BST nodes reduces the parasitic trace inductance at these nodes. This not only reduces EMI but also decreases switching voltage spikes at these nodes. The exposed pad should be soldered to a large ground plane as the ground copper acts as a heat sink for the device. To ensure proper adhesion to the ground plane, avoid using vias directly under the device. Figure 9 — Pulse Current Loop Note: Heavy lines indicate the critical pulse current loop. The stray inductance of this loop should be minimized. # **Recommended Component Parameters in Typical Applications** Table 4 lists the recommended inductance ( $L_1$ ) and compensation network ( $R_7$ , $C_5$ , $C_8$ ) for common input and output voltages. The inductance is determined by assuming that the ripple current is 35% of load current $I_0$ . The compensator parameters are calculated by assuming a 47 $\mu$ F low ESR ceramic output capacitor and a loop gain crossover frequency of $F_{sw}/10$ . Table 4. Recommended inductance ( $L_1$ ) and compensator ( $R_7$ , $C_5$ , $C_8$ ) | Typical Applications | | | Re | ecommende | d Paramete | ers | | | | |----------------------|-------|-------|--------|-----------|------------|--------|--------|------|-----| | Vin(V) | Vo(V) | lo(A) | C2(uF) | L1(uH) | R7(k) | C5(nF) | C8(pF) | | | | 3.3 | 1.0 | | | 3.3 | 3.74 | 6.8 | | | | | 3.3 | 2.0 | | | 2.2 | 6.49 | 3.3 | 47 | | | | | 1.5 | | 3.3 | 3.74 | 6.8 | 47 | | | | | 5 | 2.5 | | | 4.7 | 6.49 | 4.7 | | | | | | 3.3 | 3 | 47 | 4.7 | 7.5 | 3.3 | 68 | | | | | 1.5 | Ü | | 4.7 | 3.74 | 6.8 | 82 | | | | | 2.5 | | | 6.8 | 6.98 | 4.7 | 02 | | | | 12 | 3.3 | | | ] | | | 8.2 | 8.66 | 3.3 | | | 5 | | | 10 | 11.5 | 2.2 | 47 | | | | | 7.5 | | | 10 | 18.2 | 2.2 | 47 | | | # **Typical Application Schematics** L1: Coiltronics DR73-4R7 C2: Murata GRM 31CR60J476M C4: Murata GRM 31CR60J475K #### 350kHz 5V to 2.5V/3A Step-down Converter L1: Coiltronics DR73-3R3 C2: Murata GRM 31CR60J476M C4: Murata GRM 32ER71H475K 350kHz 3.3V to 1.5V/3A Step-down Converter # **Typical Performance Characteristics** (For A 12V to 5V/3A Step-down Converter with 350kHz Switching Frequency) **Load Characteristic** $V_{IN}$ Start up Transient ( $I_o = 3A$ ) Load Transient Response ( $I_0 = 0.3A$ to 3A) **Output Short Circuit (Hiccup)** ## **Outline Drawing - SOIC-8 EDP** #### NOTES: - 1. CONTROLLING DIMENSIONS ARE IN MILLIMETERS (ANGLES IN DEGREES). - 2. DATUMS -A- AND -B- TO BE DETERMINED AT DATUM PLANE -H- - 3. DIMENSIONS "E1" AND "D" DO NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. - 4. REFERENCE JEDEC STD MS-012, VARIATION BA. ## **Land Pattern - SOIC-8 EDP** #### SOLDER MASK | | DIMENSIONS | | | | | |-----|------------|-------------|--|--|--| | DIM | INCHES | MILLIMETERS | | | | | С | (.205) | (5.20) | | | | | D | .134 | 3.40 | | | | | Е | .201 | 5.10 | | | | | F | .101 | 2.56 | | | | | G | .118 | 3.00 | | | | | Р | .050 | 1.27 | | | | | Х | .024 | 0.60 | | | | | Υ | .087 | 2.20 | | | | | Z | .291 | 7.40 | | | | #### NOTES: - 1. THIS LAND PATTERN IS FOR REFERENCE PURPOSES ONLY. CONSULT YOUR MANUFACTURING GROUP TO ENSURE YOUR COMPANY'S MANUFACTURING GUIDELINES ARE MET. - 2. REFERENCE IPC-SM-782A, RLP NO. 300A. - 3. THERMAL VIAS IN THE LAND PATTERN OF THE EXPOSED PAD SHALL BE CONNECTED TO A SYSTEM GROUND PLANE. FAILURE TO DO SO MAY COMPROMISE THE THERMAL AND/OR FUNCTIONAL PERFORMANCE OF THE DEVICE. #### © Semtech 2011 All rights reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner. The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent or other industrial or intellectual property rights. Semtech assumes no responsibility or liability whatsoever for any failure or unexpected operation resulting from misuse, neglect improper installation, repair or improper handling or unusual physical or electrical stress including, but not limited to, exposure to parameters beyond the specified maximum ratings or operation outside the specified range. SEMTECHPRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED ORWARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF SEMTECH PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE UNDERTAKEN SOLELY ATTHE CUSTOMER'S OWN RISK. Should a customer purchase or use Semtech products for any such unauthorized application, the customer shall indemnify and hold Semtech and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs damages and attorney fees which could arise. **Contact Information** Semtech Corporation Power Mangement Products Division 200 Flynn Road, Camarillo, CA 93012 Phone: (805) 498-2111 Fax: (805) 498-3804