# 32-Mbit (2 M × 16/4 M × 8) Static RAM #### **Features** - Thin small outline package-I (TSOP-I) configurable as 2 M × 16 or as 4 M × 8 static RAM (SRAM) - High-speed up to 55 ns - Wide voltage range: 2.2 V to 3.6 V and 4.5 V to 5.5 V - Ultra low standby power - □ Typical standby current: 3 µA - □ Maximum standby current: 25 µA - Ultra low active power - □ Typical active current: 4.5 mA at f = 1 MHz - Easy memory expansion with $\overline{CE}_1$ , $CE_2$ and $\overline{OE}$ Features - Automatic power-down when deselected - Complementary metal oxide semiconductor (CMOS) for optimum speed and power - Available in Pb-free 48-ball TSOP-I package ## **Functional Description** The CY62177ESL is a high performance CMOS static RAM organized as 2 M words by 16 bits and 4 M words by 8 bits. This device features advanced circuit design to provide ultra low active current. It is ideal for providing More Battery Life<sup>TM</sup> (MoBL®) in portable applications such as cellular telephones. The device also has an automatic power-down feature that significantly reduces power consumption by 99 percent when addresses are not toggling. The device can also be put into standby mode when deselected ( $\overline{CE}_1$ HIGH or $\overline{CE}_2$ LOW or both BHE and BLE are HIGH). The input and output pins (I/O0 through I/O15) are placed in a high impedance state when: deselected ( $\overline{CE}_1$ HIGH or $\overline{CE}_2$ LOW), outputs are disabled ( $\overline{OE}$ HIGH), both Byte High Enable and Byte Low Enable are disabled ( $\overline{BHE}$ , BLE HIGH), or during a write operation ( $\overline{CE}_1$ LOW, $\overline{CE}_2$ HIGH and $\overline{WE}$ LOW). To write to the device, take Chip Enables $(\overline{CE}_1 \text{ LOW})$ and $CE_2 \text{ HIGH}$ ) and Write Enable $(\overline{WE})$ input LOW. If Byte Low Enable $(\overline{BLE})$ is LOW, then data from I/O pins $(I/O_0 \text{ through } I/O_7)$ , is written into the location specified on the address pins $(A_0 \text{ through } A_{20})$ . If Byte High Enable $(\overline{BHE})$ is LOW, then data from I/O pins $(I/O_8 \text{ through } I/O_{15})$ is written to the location specified on the address pins $(A_0 \text{ through } A_{20})$ . To read from the device, take Chip Enables $(\overline{CE}_1 \text{ LOW})$ and $CE_2 \text{ HIGH}$ and Output Enable $(\overline{OE})$ LOW while forcing the Write Enable $(\overline{WE})$ HIGH. If Byte Low Enable $(\overline{BLE})$ is LOW, then data from the memory location specified by the address pins appear on $I/O_0 \text{ to } I/O_7$ . If Byte High Enable $(\overline{BHE})$ is LOW, then data from memory appears on $I/O_8 \text{ to } I/O_{15}$ . See the Truth Table on page 11 for a complete description of read and write modes. For a complete list of related documentation, click here. ### **Logic Block Diagram** ## Contents | 3 | |----| | 3 | | 4 | | 4 | | 4 | | 5 | | 5 | | 5 | | 6 | | 6 | | 7 | | 8 | | 11 | | | | Ordering Information | 12 | |-----------------------------------------|----| | Ordering Code Definitions | 12 | | Package Diagrams | | | Acronyms | | | Document Conventions | | | Units of Measure | 14 | | Document History Page | 15 | | Sales, Solutions, and Legal Information | | | Worldwide Sales and Design Support | 16 | | Products | | | PSoC® Solutions | | | Cypress Developer Community | 16 | | Technical Support | | ## **Pin Configuration** Figure 1. 48-pin TSOP I pinout (Front View) [1, 2] ## **Product Portfolio** | | | | | | Power D | issipation | 1 | | |------------|------------------------------------------|---------------|------------------------------------------------------------------------------|-----|--------------------------------|------------|-------------------------------|-----| | Product | V <sub>CC</sub> Range (V) <sup>[3]</sup> | Speed<br>(ns) | Operating I <sub>CC</sub> (mA) $f = 1 \text{ MHz} \qquad f = f_{\text{Max}}$ | | | Standby | Iona (IIA) | | | | | ( - / | | | f = 1 MHz f = f <sub>Max</sub> | | Standby I <sub>SB2</sub> (µA) | | | | | | Typ <sup>[4]</sup> | Max | Typ <sup>[4]</sup> | Max | Typ <sup>[4]</sup> | Max | | CY62177ESL | 2.2 V to 3.6 V and 4.5 V to 5.5 V | 55 | 4.5 | 5.5 | 35 | 45 | 3 | 25 | NC pins are not connected on the die. NC pins are not connected on the die. The BYTE pin in the 48-pin TSOP-I package has to be tied to V<sub>CC</sub> to use the device as a 2 M × 16 SRAM. The 48-pin TSOP-I package can also be used as a 4 M × 8 SRAM by tying the BYTE signal to V<sub>SS</sub>. In the 4 M × 8 configuration, Pin 45 is A21, while BHE, BLE, and I/O<sub>8</sub> to I/O<sub>14</sub> pins are not used. Datasheet Specifications are not guaranteed in the range of 3.6 V to 4.5 V. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = 3 V, and V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25 °C ## **Maximum Ratings** Exceeding maximum ratings may shorten the useful life of the device. User guidelines are not tested. Storage temperature ......-65 °C to + 150 °C Ambient temperature with Supply voltage to ground potential ......-0.3 V to V<sub>CC(max)</sub> + 0.3 V DC voltage applied to outputs in high Z state $^{[5,\;6]}$ ......–0.3 V to V $_{CC(max)}$ + 0.3 V DC input voltage <sup>[5, 6]</sup> ......-0.3 V to V<sub>CC(max)</sub> + 0.3 V | Output current into outputs (LOW) | )20 mA | |-----------------------------------|-------------------------------| | Static discharge voltage | | | (per MIL-STD-883, method 3015) | $\dots \qquad \geq 2001 \; V$ | | Latch-up current | ≥ 200 mA | ## **Operating Range** | Device | Range | Ambient<br>Temperature | <b>V</b> cc <sup>[7]</sup> | |------------|------------|------------------------|-----------------------------------------| | CY62177ESL | Industrial | –40 °C to +85 °C | 2.2 V to 3.6 V<br>and<br>4.5 V to 5.5 V | ## **Electrical Characteristics** Over the operating range | | | - 10 | Test Conditions | | | 55 ns | | | | |----------------------------------|--------------------------------------------|------------------------------------------------------------------|----------------------------------------------------|------------|-----|-------------------------|------|--|--| | Parameter | Description | lest Cond | | | | Max | Unit | | | | V <sub>OH</sub> | Output HIGH voltage | $2.2 \text{ V} \le \text{V}_{CC} \le 2.7 \text{ V}$ | $I_{OH} = -0.1 \text{ mA}$ | 2.0 | _ | _ | V | | | | | | $2.7~V \le V_{CC} \le 3.6~V$ | $I_{OH} = -1.0 \text{ mA}$ | 2.4 | _ | _ | V | | | | | | $4.5~V \le V_{CC} \le 5.5~V$ | $I_{OH} = -1.0 \text{ mA}$ | 2.4 | _ | - | V | | | | $V_{OL}$ | Output LOW voltage | $2.2~V \leq V_{CC} \leq 2.7~V$ | I <sub>OL</sub> = 0.1 mA | ı | _ | 0.4 | V | | | | | | $2.7~V \leq V_{CC} \leq 3.6~V$ | I <sub>OL</sub> = 2.1 mA | ı | _ | 0.4 | V | | | | | | $4.5~V \leq V_{CC} \leq 5.5~V$ | I <sub>OL</sub> = 2.1 mA | ı | _ | 0.4 | V | | | | $V_{IH}$ | Input HIGH voltage | $2.2~V \leq V_{CC} \leq 2.7~V$ | , | 1.8 | _ | V <sub>CC</sub> + 0.3 V | V | | | | | | $2.7~V \leq V_{CC} \leq 3.6~V$ | , | 2.2 | _ | V <sub>CC</sub> + 0.3 V | V | | | | | | $4.5~V \leq V_{CC} \leq 5.5~V$ | , | 2.2 | _ | $V_{CC} + 0.3 V$ | V | | | | $V_{IL}$ | Input LOW voltage | $2.2 \text{ V} \le \text{V}_{CC} \le 2.7 \text{ V}$ | , | -0.3 | _ | 0.6 | V | | | | | | $2.7~V \leq V_{CC} \leq 3.6~V$ | , | -0.3 | _ | 0.7 <sup>[9]</sup> | V | | | | | | $4.5~V \leq V_{CC} \leq 5.5~V$ | , | -0.3 | _ | 0.7 <sup>[9]</sup> | V | | | | $I_{IX}$ | Input leakage current | $GND \leq V_I \leq V_{CC}$ | | <b>–</b> 1 | _ | +1 | μΑ | | | | $I_{OZ}$ | Output leakage current | $GND \leq V_O \leq V_CC, C$ | output disabled | <b>–</b> 1 | _ | +1 | μΑ | | | | I <sub>CC</sub> | V <sub>CC</sub> operating supply current | $f = f_{Max} = 1/t_{RC}$ | $V_{CC} = V_{CC(max)}$<br>$I_{OUT} = 0 \text{ mA}$ | ı | 35 | 45 | mA | | | | | | f = 1 MHz | I <sub>OUT</sub> = 0 mA<br>CMOS levels | 1 | 4.5 | 5.5 | mA | | | | I <sub>SB2</sub> <sup>[10]</sup> | Automatic power-down current — CMOS inputs | $\overline{CE}_1 \ge V_{CC} - 0.2 \text{ V o}$ | or CE <sub>2</sub> ≤ 0.2 V or | - | 3 | 25 | μΑ | | | | | | $(\overline{BHE} \text{ and } \overline{BLE}) \ge V$ | <sub>CC</sub> – 0.2 V, | | | | | | | | | | $V_{IN} \ge V_{CC} - 0.2 \text{ V o}$<br>f = 0, $V_{CC}$ = 3.6 V | | | | | | | | - 5. V<sub>IL(min)</sub> = -2.0 V for pulse durations less than 20 ns. 6. V<sub>IH(max)</sub> = V<sub>CC</sub> + 0.75 V for pulse durations less than 20 ns. 7. Full Device AC operation assumes a 100 μs ramp time from 0 to V<sub>CC</sub> (min) and 200 μs wait time after V<sub>CC</sub> stabilization. - 8. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25 °C 9. Under DC conditions the device meets a V<sub>IL</sub> of 0.8 V. However, in dynamic conditions Input LOW voltage applied to the device must not be higher than 0.7 V. 10. Chip enables (CE<sub>1</sub> and CE<sub>2</sub>), byte enables (BHE and BLE) and BYTE must be tied to CMOS levels to meet the I<sub>SB2</sub> / I<sub>CCDR</sub> spec. Other inputs can be left floating. ## Capacitance | Parameter [11] | Description | Test Conditions | Max | Unit | |------------------|--------------------|----------------------------------------------------|-----|------| | C <sub>IN</sub> | Input capacitance | $T_A = 25$ °C, $f = 1$ MHz, $V_{CC} = V_{CC(typ)}$ | 15 | pF | | C <sub>OUT</sub> | Output capacitance | | 15 | pF | ## **Thermal Resistance** | Parameter [11] | Description | Test Conditions | TSOP I | Unit | |----------------|------------------------------------------|-------------------------------------------------------------------------|--------|------| | $\Theta_{JA}$ | Thermal resistance (junction to ambient) | Still air, soldered on a 3 × 4.5 inch, four-layer printed circuit board | 55.91 | °C/W | | $\Theta$ JC | Thermal resistance (junction to case) | | 9.39 | °C/W | ## **AC Test Loads and Waveforms** Figure 2. AC Test Loads and Waveforms Table 1. AC Test Loads | Parameter | 2.5 V | 3.0 V | 5.0 V | Unit | |-----------------|-------|-------|-------|------| | R1 | 16667 | 1103 | 1800 | Ω | | R2 | 15385 | 1554 | 990 | Ω | | R <sub>TH</sub> | 8000 | 645 | 639 | Ω | | V <sub>TH</sub> | 1.20 | 1.75 | 1.77 | V | #### Note <sup>11.</sup> Tested initially and after any design or process changes that may effect these parameters. ### **Data Retention Characteristics** Over the operating range | Parameter | Description | Conditions | Min | Typ <sup>[12]</sup> | Max | Unit | |----------------------------------|--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|-----|---------------------|-----|------| | $V_{DR}$ | V <sub>CC</sub> for data retention | | 1.5 | _ | _ | V | | I <sub>CCDR</sub> [13] | Data retention current | V <sub>CC</sub> = 1.5 V, | _ | _ | 17 | μА | | | | $V_{CC} = 1.5 \text{ V},$ $\overline{CE}_1 \ge V_{CC} - 0.2 \text{ V or } CE_2 \le 0.2 \text{ V}$ | | | | | | | | or | | | | | | | | $(\overline{BHE} \text{ and } \overline{BLE}) \ge V_{CC} - 0.2 \text{ V},$ $V_{IN} \ge V_{CC} - 0.2 \text{ V or } V_{IN} \le 0.2 \text{ V}$ | | | | | | | | $V_{IN} \ge V_{CC} - 0.2 \text{ V or } V_{IN} \le 0.2 \text{ V}$ | | | | | | t <sub>CDR</sub> <sup>[14]</sup> | Chip deselect to data retention time | _ | 0 | _ | _ | ns | | t <sub>R</sub> <sup>[15]</sup> | Operation recovery time | _ | 55 | _ | _ | ns | #### **Data Retention Waveform** <sup>12.</sup> Typical values <u>are included only for reference and are not guaranteed or tested.</u> Typical values are measured at V<sub>CC</sub> = 3 V, and V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25 °C. 13. Chip enables (CE1 and CE2), byte enables (BHE and BLE) and BYTE must be tied to CMOS levels to meet the I<sub>SB2</sub> / I<sub>CCDR</sub> spec. Other inputs can be left floating. 14. Tested initially and after any design or process changes that may affect these parameters. 15. <u>Full device</u> operation requires <u>linear</u> V<sub>CC</sub> ramp from V<sub>DR</sub> to V<sub>CC(min)</sub> ≥ 100 μs or stable at V<sub>CC(min)</sub> ≥ 100 μs. 16. BHE.BLE is the AND of both BHE and BLE. Chip is deselected by either disabling the chip enable signals or by disabling both BHE and BLE. ## **Switching Characteristics** Over the operating range | Parameter [17, 18] | Description | 55 | 55 ns | | | |-----------------------------|----------------------------------------------------------------------------|----------|-------|------|--| | Parameter [, 13] | Description | Min | Max | Unit | | | Read Cycle | | · | | | | | t <sub>RC</sub> | Read cycle time | 55 | _ | ns | | | t <sub>AA</sub> | Address to data valid | _ | 55 | ns | | | t <sub>OHA</sub> | Data hold from address change | 6 | _ | ns | | | t <sub>ACE</sub> | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to data valid | - | 55 | ns | | | t <sub>DOE</sub> | OE LOW to data valid | - | 25 | ns | | | t <sub>LZOE</sub> | OE LOW to low Z <sup>[19]</sup> | 5 | _ | ns | | | t <sub>HZOE</sub> | OE HIGH to high Z <sup>[19, 20]</sup> | - | 18 | ns | | | t <sub>LZCE</sub> | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to low Z <sup>[19]</sup> | 10 | _ | ns | | | t <sub>HZCE</sub> | CE <sub>1</sub> HIGH and CE <sub>2</sub> LOW to high Z <sup>[19, 20]</sup> | - | 18 | ns | | | t <sub>PU</sub> | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to power-up | 0 | _ | ns | | | t <sub>PD</sub> | CE <sub>1</sub> HIGH and CE <sub>2</sub> LOW to power-down | - | 55 | ns | | | t <sub>DBE</sub> | BLE/BHE LOW to data valid | - | 55 | ns | | | t <sub>LZBE</sub> | BLE/BHE LOW to low Z [19] | 10 | _ | ns | | | t <sub>HZBE</sub> | BLE/BHE HIGH to high Z [19, 20] | - | 18 | ns | | | Write Cycle <sup>[21]</sup> | | <u>.</u> | | | | | t <sub>WC</sub> | Write cycle time | 55 | _ | ns | | | t <sub>SCE</sub> | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to write end | 40 | _ | ns | | | t <sub>AW</sub> | Address setup to write end | 40 | _ | ns | | | t <sub>HA</sub> | Address hold from write end | 0 | _ | ns | | | t <sub>SA</sub> | Address setup to write start | 0 | _ | ns | | | t <sub>PWE</sub> | WE pulse width | 40 | _ | ns | | | t <sub>BW</sub> | BLE/BHE LOW to write end | 40 | _ | ns | | | t <sub>SD</sub> | Data setup to write end | 25 | _ | ns | | | t <sub>HD</sub> | Data hold from write end | 0 | _ | ns | | | t <sub>HZWE</sub> | WE LOW to high Z <sup>[19, 20]</sup> | _ | 20 | ns | | | t <sub>LZWE</sub> | WE HIGH to low Z <sup>[19]</sup> | 10 | _ | ns | | <sup>Notes 17. In an earlier revision of this device, under a specific application condition, READ and WRITE operations were limited to switching of the byte enable and/or chip enable signals as described in the Application Note AN66311. However, the issue has been fixed and in production now, and hence, this Application Note is no longer applicable. It is available for download on our website as it contains information on the date code of the parts, beyond which the fix has been in production. 18. Test conditions for all parameters other than tristate parameters assume signal transition time of 1 V/ns, timing reference levels of V<sub>CC(typ)</sub>/2, input pulse levels of 0 to V<sub>CC(typ)</sub>, and output loading of the specified I<sub>OL</sub>/I<sub>OH</sub> as shown in Figure 2 on page 5. 19. At any temperature and voltage condition, t<sub>HZCE</sub> is less than t<sub>LZCE</sub>, t<sub>HZBE</sub> is less than t<sub>LZDE</sub>, t<sub>HZDE</sub>, and t<sub>HZWE</sub> is less than t<sub>LZWE</sub> for any device. 20. t<sub>HZCE</sub>, t<sub>HZDE</sub>, t<sub>HZDE</sub>, and t<sub>HZWE</sub> transitions are measured when the outputs enter a high impedence state. 21. The internal Write time of the memory is defined by the overlap of WE, CE<sub>1</sub> = V<sub>IL</sub>, BHE and/or BLE = V<sub>IL</sub>, and CE<sub>2</sub> = V<sub>IH</sub>. All signals must be ACTIVE to initiate a write and any of these signals can terminate a write by going INACTIVE. The data input setup and hold timing should be referenced to the edge of the signal that terminates the write.</sup> ## **Switching Waveforms** Figure 4. Read Cycle No. 1 (Address Transition Controlled) $^{\left[22,\,23\right]}$ Figure 5. Read Cycle No. 2 (OE Controlled) [23, 24] <sup>22.</sup> The device is continuously selected. $\overline{OE}$ , $\overline{CE}_1 = V_{|L}$ , $\overline{BHE}$ and/or $\overline{BLE} = V_{|L}$ , and $\overline{CE}_2 = V_{|H}$ . 23. $\overline{WE}$ is HIGH for read cycle. 24. Address valid prior to or coincident with $\overline{CE}_1$ , $\overline{BHE}$ , $\overline{BLE}$ transition LOW and $\overline{CE}_2$ transition HIGH. ## Switching Waveforms (continued) Figure 6. Write Cycle No. 1 (WE Controlled) [25, 26, 27] Figure 7. Write Cycle No. 2 ( $\overline{\text{CE}}_1$ or $\text{CE}_2$ Controlled) [25, 26, 27] - 25. The internal Write time of the memory is defined by the overlap of WE, CE<sub>1</sub> = V<sub>IL</sub>, BHE and/or BLE = V<sub>IL</sub>, and CE<sub>2</sub> = V<sub>IH</sub>. All signals must be ACTIVE to initiate a write and any of these signals can terminate a write by going INACTIVE. The data input setup and hold timing should be referenced to the edge of the signal that terminates - 26. Data I/O is high impedance if $\overline{OE}$ = V<sub>IH</sub>. 27. If $\overline{CE}_1$ goes HIGH and $\overline{CE}_2$ goes LOW simultaneously with $\overline{WE}$ = V<sub>IH</sub>, the output remains in a high impedance state. - 28. During this period the I/Os are in output state and input signals should not be applied. ## Switching Waveforms (continued) Figure 8. Write Cycle No. 3 (WE Controlled, OE LOW) [29] Figure 9. Write Cycle No. 4 (BHE/BLE Controlled, OE LOW) [29] Notes 29. If $\overline{CE}_1$ goes HIGH and $CE_2$ goes LOW simultaneously with $\overline{WE} = V_{IH}$ , the output remains in a high impedance state. 30. During this period the I/Os are in output state and input signals should not be applied. ## **Truth Table** | CE <sub>1</sub> | CE <sub>2</sub> | WE | OE | BHE | BLE | Inputs Outputs | Mode | Power | |-------------------|-------------------|----|----|-------------------|-------------------|--------------------------------------------------------------------------------------------------|---------------------|----------------------------| | Н | X <sup>[31]</sup> | Х | Х | X <sup>[31]</sup> | X <sup>[31]</sup> | High Z | Deselect/Power-down | Standby (I <sub>SB</sub> ) | | X <sup>[31]</sup> | L | Х | Х | X <sup>[31]</sup> | X <sup>[31]</sup> | High Z | Deselect/Power-down | Standby (I <sub>SB</sub> ) | | X <sup>[31]</sup> | X <sup>[31]</sup> | Х | Х | Н | Н | High Z | Deselect/Power-down | Standby (I <sub>SB</sub> ) | | L | Н | Η | L | L | L | Data out (I/O <sub>0</sub> –I/O <sub>15</sub> ) | Read | Active (I <sub>CC</sub> ) | | L | Н | Н | L | Н | L | High Z (I/O <sub>8</sub> –I/O <sub>15</sub> );<br>Data out (I/O <sub>0</sub> –I/O <sub>7</sub> ) | Read | Active (I <sub>CC</sub> ) | | L | Н | Н | L | L | Н | Data out (I/O <sub>8</sub> –I/O <sub>15</sub> );<br>High Z (I/O <sub>0</sub> –I/O <sub>7</sub> ) | Read | Active (I <sub>CC</sub> ) | | L | Н | L | Х | L | L | Data in (I/O <sub>0</sub> –I/O <sub>15</sub> ) | Write | Active (I <sub>CC</sub> ) | | L | Н | L | Х | Н | L | High Z (I/O <sub>8</sub> –I/O <sub>15</sub> );<br>Data in (I/O <sub>0</sub> –I/O <sub>7</sub> ) | Write | Active (I <sub>CC</sub> ) | | L | Н | L | Х | L | Н | Data in (I/O <sub>8</sub> –I/O <sub>15</sub> );<br>High Z (I/O <sub>0</sub> –I/O <sub>7</sub> ) | Write | Active (I <sub>CC</sub> ) | | L | Н | Н | Н | L | Н | High Z | Output disabled | Active (I <sub>CC</sub> ) | | L | Н | Н | Н | Н | L | High Z | Output disabled | Active (I <sub>CC</sub> ) | | L | Н | Н | Н | L | L | High Z | Output disabled | Active (I <sub>CC</sub> ) | Note 31. The 'X' (Don't care) state for the chip enables and byte enables in the truth table refer to the logic state (either HIGH or LOW). Intermediate voltage levels on these pins is not permitted. ## **Ordering Information** Table 2 lists the CY62177ESL MoBL<sup>®</sup> key package features and ordering codes. The table contains only the parts that are currently available. If you do not see what you are looking for, contact your local sales representative. For more information, visit the Cypress website at <a href="http://www.cypress.com/products">www.cypress.com/products</a>. Table 2. Key Features and Ordering Information | <br>peed<br>ns) | Ordering Code | Package<br>Diagram | Package Type | Operating<br>Range | |-----------------|------------------|--------------------|------------------------------------------|--------------------| | 55 | CY62177ESL-55ZXI | 51-85183 | 48-pin TSOP-I (12 × 18.4 × 1 mm) Pb-free | Industrial | ### **Ordering Code Definitions** ## **Package Diagrams** Figure 10. 48-pin TSOP I (12 × 18.4 × 1 mm) Z48A Package Outline, 51-85183 51-85183 \*D ## **Acronyms** | Acronym | Description | | | | |---------|-----------------------------------------|--|--|--| | CMOS | Complementary Metal Oxide Semiconductor | | | | | I/O | Input/Output | | | | | SRAM | Static Random Access Memory | | | | | TSOP | Thin Small Outline Package | | | | ## **Document Conventions** ## **Units of Measure** | Symbol | Unit of Measure | | | | |--------|-----------------|--|--|--| | °C | degree Celsius | | | | | MHz | megahertz | | | | | μΑ | microampere | | | | | mA | milliampere | | | | | ns | nanosecond | | | | | Ω | ohm | | | | | pF | picofarad | | | | | V | volt | | | | | W | watt | | | | # **Document History Page** | Document Title: CY62177ESL MoBL <sup>®</sup> , 32-Mbit (2 M × 16/4 M × 8) Static RAM Document Number: 001-64709 | | | | | | |-----------------------------------------------------------------------------------------------------------------|---------|--------------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Revision | ECN | Orig. of<br>Change | Submission<br>Date | Description of Change | | | ** | 3077028 | RAME | 11/02/10 | New data sheet. | | | *A | 3103863 | RAME | 12/07/2010 | Updated Ordering Information: No change in part numbers. The specified part in the ordering information table is moved to production | | | *B | 3433813 | TAVA | 11/16/2011 | Updated Functional Description: Removed Note "For best practice recommendations, refer to the Cypress application note System Design Guidelines." and its reference. Updated Pin Configuration: Updated Figure 1 (Changed pin 13 from NC to DNU). | | | *C | 4101093 | VINI | 08/21/2013 | Updated Switching Characteristics: Added Note 17 and referred the same note in "Parameter" column. Updated to new template. | | | *D | 4573215 | VINI | 11/18/2014 | Updated Functional Description: Added "For a complete list of related documentation, click here." at the end. Completing Sunset Review. | | | *E | 5016184 | NILE | 11/17/2015 | Updated Thermal Resistance: Replaced "two-layer" with "four-layer" in "Test Conditions" column. Changed value of $\Theta_{JA}$ parameter corresponding to TSOP I package from 44.66 °C/W to 55.91 °C/W. Changed value of $\Theta_{JC}$ parameter corresponding to TSOP I package from 12.12 °C/W to 9.39 °C/W. Updated Package Diagrams: spec 51-85183 — Changed revision from *C to *D. Updated to new template. Completing Sunset Review. | | ## Sales, Solutions, and Legal Information #### Worldwide Sales and Design Support Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. #### **Products** Automotive Clocks & Buffers Interface **Lighting & Power Control** Memory PSoC Touch Sensing USB Controllers Wireless/RF cypress.com/go/automotive cypress.com/go/clocks cypress.com/go/interface cypress.com/go/powerpsoc cypress.com/go/memory cypress.com/go/psoc cypress.com/go/touch cypress.com/go/USB cypress.com/go/wireless ## PSoC® Solutions psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP ### **Cypress Developer Community** Community | Forums | Blogs | Video | Training ## **Technical Support** cypress.com/go/support © Cypress Semiconductor Corporation, 2010-2015. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress. Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Use may be limited by and subject to the applicable Cypress software license agreement.