# 2ch DC/DC Converter IC with PWM Synchronous Rectification # **Description** S6AP111A28 is an Nch MOS drive-compatible 2ch DC/DC Converter IC with synchronous rectification that is equipped with a bottom detection comparator. It supports low on-duty operation to allow stable output of low voltages when there is a large difference between input and output voltages. It supports high-speed responses and achieves high efficiency. CH1 can change the internal reference voltage and is suitable for the power supply of POL. #### **Features** ■High efficiency: 96% (maximum) ■ High accuracy reference voltage: +/-0.7% (+25°C) ■Input voltage range: 6V to 28V ■Output voltage setting range: 0.75V to 5.5V ■CH1 reference voltage with built-in variable function ■Built-in boost switch ■Over voltage protection function ■Under voltage protection function ■Over current detection function ■Built-in soft start circuit: 1.4 ms (typical) ■Built-in discharge control circuit ■Built-in synchronous rectification type output steps for Nch MOS FET ■Standby current: 0 µA (typical) ■Small package: TSSOP-24 # **Applications** - ■Industrial equipment - ■Multi-function printers - ■Storage devices - ■Servers and PCs # **Contents** | Desc | cription | | |-------|-------------------------------------------------------|----| | | ures | | | | lications | | | | Pin Assignment | | | 2. P | Pin Descriptions | 4 | | | Block Diagram | | | | Absolute Maximum Ratings | | | 5. R | Recommended Operating Conditions | 7 | | 6. E | Electrical Characteristics | 8 | | 7. T | Typical Characteristics | 11 | | 8. F | unction Description | 15 | | 8.1 | Bottom Detection Comparator System | 15 | | 8.2 | Bias Voltage Block [ VB Reg., VREF Reg. ] | | | 8.3 | Under Voltage Lockout Protection Circuit Block (UVLO) | 16 | | 8.4 | Soft Start/Discharge Block (Soft Start, Discharge) | 16 | | 8.5 | ON/OFF Time Generator Block (ton Generator) | 18 | | 8.6 | Error Comparison Block (Error Comp.) | 18 | | 8.7 | Over Voltage Protection Circuit Block (OVP Comp.) | 18 | | 8.8 | Under Voltage Protection Circuit Block (UVP Comp.) | 20 | | 8.9 | Thermal Shutdown Protection Block (TSD) | 21 | | 8.10 | DAC Block (DAC) | 21 | | 8.11 | Output Block (DRV1 and 2) | 21 | | 8.12 | Boost Circuit Block (CB1 and 2) | 21 | | 8.13 | Over Current Detection Block (ILIM Comp.) | 22 | | 8.14 | Control Block (CTL) | 22 | | 8.15 | Table of Protection Functions | 23 | | 9. I/ | O Pin Equivalent Circuit Diagram | 24 | | 10. E | Example Application Circuit | 26 | | 11. P | Part List | 27 | | 12. A | Application Note | 29 | | 12.1 | Setting Operating Conditions | 29 | | 12.2 | Selecting Parts | 34 | | 12.3 | Layout | 42 | | 13. R | Reference Data | | | 14. U | Jsage Precaution | 47 | | 15. R | RoHS Compliance Information | 47 | | | Drdering Information | | | | Package Dimensions | | | | Major Changes | | | | ument History | | | | s, Solutions, and Legal Information | | # 1. Pin Assignment Figure 1-1. Pin Assignment # 2. Pin Descriptions Table 2-1. Pin Descriptions | Pin Number | Pin Name | I/O | Function Description | |------------|----------|-----|----------------------------------------------------------------------------| | 1 | DRVH1 | 0 | CH1 output pin for external high side FET gate drive. | | 2 | CB1 | - | CH1 bootstrap capacitor connection pin. | | 3 | CTL1 | I | CH1 control pin. | | 4 | VO1 | I | CH1 input pin for DC/DC output voltage. | | 5 | FB1 | I | CH1 feedback pin for DC/DC output voltage. | | 6 | GND | - | Ground pin. | | 7 | DAC0 | I | CH1 DAC input pin for change the internal reference voltage. | | 8 | FB2 | I | CH2 feedback pin for DC/DC output voltage. | | 9 | VO2 | I | CH2 input pin for DC/DC output voltage. | | 10 | CTL2 | I | CH2 control pin. | | 11 | CB2 | - | CH2 bootstrap capacitor connection pin. | | 12 | DRVH2 | 0 | CH2 output pin for external high side FET drive. | | 13 | LX2 | - | CH2 inductor and external high side FET source connection pin. | | 14 | DRVL2 | 0 | CH2 output pin for external synchronous rectification-side FET gate drive. | | 15 | PGND2 | - | Ground pin for CH2 output circuit. | | 16 | ILIM2 | I | CH2 over current detection level setting voltage input pin. | | 17 | DAC1 | I | CH1 DAC input pin for change the internal reference voltage. | | 18 | VREF | 0 | Control circuit bias output pin. | | 19 | VB | 0 | Output circuit bias output pin. | | 20 | VCC | I | Power supply pin for the reference voltage and control circuit. | | 21 | ILIM1 | I | CH1 over current detection level setting voltage input pin. | | 22 | PGND1 | 0 | Ground pin for CH1 output circuit. | | 23 | DRVL1 | 0 | CH1 output pin for external synchronous rectification-side FET gate drive. | | 24 | LX1 | - | CH1 inductor and external high side FET source connection pin. | # 3. Block Diagram Figure 3-1. Block Diagram # 4. Absolute Maximum Ratings | Donomoton | Symbol Condition | | Rating | | | | |---------------------------|-------------------|-------------------|--------|------|------|--| | Parameter | Symbol | Condition | Min | Max | Unit | | | Power supply voltage | V <sub>VCC</sub> | - | -0.3 | +36 | V | | | CB pin input voltage | V <sub>CB</sub> | CB1 and 2 pins | -0.3 | +42 | V | | | LX pin input voltage | $V_{LX}$ | LX1 and 2 pins | -2.0 | +36 | V | | | Voltage between CB and LX | V <sub>CBLX</sub> | - | -0.3 | +6.9 | V | | | Control input voltage | Vı | CTL1 and 2 pins | -0.3 | +30 | V | | | | $V_{FB}$ | FB1 and 2 pins | -0.3 | +6.9 | V | | | land the second | V <sub>vo</sub> | VO1 and 2 pins | -0.3 | +6.9 | V | | | Input voltage | V <sub>ILIM</sub> | ILIM 1 and 2 pins | -0.3 | +6.9 | V | | | | V <sub>DAC</sub> | DAC 0 and 1 pins | -0.3 | +6.9 | V | | | Power Dissipation*1 | P <sub>D</sub> | Ta ≤ +25°C | 0 | 1333 | mW | | | Storage temperature | T <sub>STG</sub> | - | -55 | +125 | °C | | <sup>\*1:</sup> Given that the IC is mounted on four-layer FR-4 board. ## **WARNING:** 1. Semiconductor devices may be permanently damaged by application of stress (including, without limitation, voltage, current or temperature) in excess of absolute maximum ratings. Do not exceed any of these ratings. # 5. Recommended Operating Conditions | Danamatan | 0 | ch al Comdition | | Value | | | | |--------------------------------------|-------------------|-----------------------------------------------------------------------------|-------|-------|-------------------------|------|--| | Parameter | Symbol | Condition | Min | Тур | Max | Unit | | | Power supply voltage | V <sub>VCC</sub> | - | 6 | - | 28 | V | | | CB pin input voltage | V <sub>CB</sub> | - | - | - | V <sub>VCC</sub><br>+VB | V | | | CTL pin input voltage | VI | CTL1 and 2 pins | 0 | - | 28 | V | | | | $V_{FB}$ | FB1 and 2 pins | 0 | - | VREF | V | | | looned colleges | V <sub>VO</sub> | VO1 and 2 pins | 0 | - | VB | V | | | Input voltage | V <sub>ILIM</sub> | ILIM1 and 2 pins | 30 | - | 200 | mV | | | | $V_{DAC}$ | DAC0 and 1 pins | 0 | - | VB | V | | | Peak output current I <sub>OUT</sub> | | DRVH1 and 2 pins, DRVL1 and 2 pins Duty ≤ 5% (t = 1/f <sub>OSC</sub> xDuty) | -1200 | - | +1200 | mA | | | CB pin capacity | ССВ | - | - | 0.1 | 1.0 | μF | | | Bias voltage output capacity | C <sub>VB</sub> | - | - | 2.2 | 10 | μF | | | Reference voltage output capacity | C <sub>REF</sub> | - | - | 1.0 | 4.7 | μF | | | Operating ambient temperature | Та | - | -40 | +25 | +85 | °C | | #### **WARNING:** - 1. The recommended operating conditions are required in order to ensure the normal operation of the semiconductor device. All of the device's electrical characteristics are warranted when the device is operated under these conditions. - 2. Any use of semiconductor devices will be under their recommended operating condition. - 3. Operation under any conditions other than these conditions may adversely affect reliability of device and could result in device failure. - 4. No warranty is made with respect to any use, operating conditions or combinations not represented on this data sheet. If you are considering application under any conditions other than listed herein, please contact sales representatives beforehand. # 6. Electrical Characteristics VCC = 12V, CTL1,2 = 5V, Ta = +25°C, unless otherwise noted. | Parameter | Symbol | Condition | | Value | | Unit | | |---------------------------------|---------------------|----------------------------------|-------|---------|-------|------------|--| | Parameter | Syllibol | Condition | Min | Тур | Max | Offic | | | Bias Voltage Block [ VE | Reg.] | | | | | | | | Output voltage | $V_{VB}$ | - | 5.04 | 5.20 | 5.36 | V | | | Input stability | LINE | VCC = 6V to 28V | - | 10 | 100 | mV | | | Load stability | LOAD | VB = 0A to -1 mA | - | 10 | 100 | mV | | | Short circuit output current | Ios | VB = 0V | -220 | -140 | -100 | mA | | | Bias Voltage Block [ VF | | | | _ | | | | | VREF output voltage | VVREF | VREF pin | 4.45 | 4.55 | 4.65 | V | | | Under Voltage Lock Ou | t Protection | [ UVLO ] | | | | | | | UVLO VB | $V_{TLH}$ | VB pin | 3.9 | 4.2 | 4.5 | V | | | Threshold voltage | V <sub>THL</sub> | VB pin | 3.3 | 3.6 | 3.9 | V | | | Hysteresis width | V <sub>H</sub> | VB pin | - | 0.6(*1) | - | V | | | UVLO VREF | $V_{TLH}$ | VREF pin | 3.5 | 3.8 | 4.1 | V | | | Threshold voltage | V <sub>THL</sub> | VREF pin | 3.3 | 3.6 | 3.9 | V | | | Hysteresis width | V <sub>H</sub> | VREF pin | - | 0.2(*1) | - | V | | | Soft start/Discharge Blo | ock [ Soft-Sta | art, Discharge ] | | , , | | | | | Soft start time | t <sub>SS</sub> | FB1, 2 = 0.735V | 0.9 | 1.4 | 1.9 | ms | | | Electrical discharge resistance | R <sub>D</sub> | CTL1,2 = 0V, VO1, 2 = 0.5V | - | 35 | 70 | Ω | | | Discharge end voltage | Vo | CTL1,2 = 0V, VO1, 2 pins | 0.1 | 0.2 | 0.3 | V | | | ON/OFF Time Generat | or Block [ ton | Generator ] | • | • | | | | | | t <sub>ON1</sub> | VCC = 12V, VO1 = 1.2V | 320 | 400 | 480 | ns | | | ON time | t <sub>ON2</sub> | VCC = 12V, VO2 = 1.8V | 320 | 400 | 480 | ns | | | Minimum ON time | t <sub>ONMIN</sub> | VCC = 12V, VO1, 2 = 0V | - | 140 | 170 | ns | | | Minimum OFF time | t <sub>OFFMIN</sub> | | - | 380 | 560 | ns | | | Error Comparison Bloc | | np. 1 | l . | | | | | | | V <sub>TH11</sub> | DAC1, DAC0 = 0,0<br>DC threshold | 0.797 | 0.802 | 0.807 | V | | | Threshold voltage | V <sub>TH12</sub> | DAC1, DAC0 = 0,1<br>DC threshold | 0.829 | 0.834 | 0.839 | V | | | [Ch1] | V <sub>TH13</sub> | DAC1, DAC0 = 1,0<br>DC threshold | 0.862 | 0.867 | 0.872 | V | | | | V <sub>TH14</sub> | DAC1, DAC0 = 1,1<br>DC threshold | 0.765 | 0.770 | 0.775 | V | | | Threshold voltage [Ch2] | $V_{TH2}$ | DC threshold | 0.768 | 0.773 | 0.778 | V | | | FB pin input current | I <sub>FB</sub> | FB1, 2 = 0.8V | -0.1 | 0 | 0.1 | μΑ | | | VO pin input current | I <sub>VO</sub> | VO1, 2 = 2V | - | 20 | 29 | <u>μ</u> Α | | | Parameter | Symbol | Condition | Min | Тур | Max | Unit | |------------------------------------|----------------------------|----------------------------------------------------------|-----------------|-----------------|-----------------|------| | Over voltage Protection | Circuit Bloc | k [OVP Comp.] | | | | JI. | | Over voltage V <sub>OVP</sub> | | Error Comp. input | INTREF<br>×1.11 | INTREF<br>×1.15 | INTREF<br>×1.19 | V | | Over voltage detection delay time | t <sub>OVP</sub> | - | - | 50(*1) | - | μS | | Under voltage Protection | on Circuit Blo | ck [UVP Comp.] | | | | | | Under voltage detecting voltage | V <sub>UVP</sub> | Error Comp. input | INTREF<br>×0.65 | INTREF<br>×0.70 | INTREF<br>×0.75 | V | | Under voltage detection delay time | t <sub>UVP</sub> | - | 1.2(*1) | 1.7(*1) | 2.2(*1) | ms | | Thermal shutdown Prot | tection Circui | t Block [TSD] | | | | | | Protection | T <sub>TSDH</sub> | - | - | +150(*1) | - | °C | | temperature | T <sub>TSDL</sub> | - | - | +125(*1) | - | °C | | DAC Block [DAC] | | | | | | | | DAC input "H" condition | V <sub>IH</sub> | DAC1, DAC0 pins | 2.64 | - | VB | V | | DAC input "L" condition | V <sub>IL</sub> | DAC1, DAC0 pins | 0 | - | 0.66 | V | | Output Block [ DRV ] | | | | | | | | High side | R <sub>OH</sub> | DRVH1, 2 = -100 mA | - | 5 | 7 | Ω | | output on resistance | R <sub>OL</sub> | DRVH1, 2 = 100 mA | - | 1.5 | 2.5 | Ω | | Low side | R <sub>OH</sub> | DRVL1, 2 = -100 mA | - | 4 | 6 | Ω | | output on resistance | R <sub>OL</sub> | DRVL1, 2 = 100 mA | - | 1 | 2 | Ω | | | | LX1, 2 = 0V, CB1, 2 = VB<br>DRVH1, 2 = 2.5<br>DUTY ≤ 5% | - | -0.4(*1) | - | А | | Output source current | urrent I <sub>SOURCE</sub> | LX1, 2 = 0V, CB1, 2 = VB<br>DRVL1, 2 = 2.5V<br>DUTY ≤ 5% | - | -0.5(*1) | - | А | | Outrast sink | | LX1, 2 = 0V, CB1, 2 = VB<br>DRVH1, 2 = 2.5V<br>DUTY ≤ 5% | - | 0.7(*1) | - | А | | Output sink current | Isink | LX1, 2 = 0V, CB1, 2 = VB<br>DRVL1, 2 = 2.5V<br>DUTY ≤ 5% | - | 0.9(*1) | - | А | | Deadtime | $T_D$ | LX1, 2 = 0V, BST1, 2 = VB | - | 30(*1) | - | ns | | Boost switch on resistance | R <sub>BST</sub> | IVB = 30 mA | - | 30 | 40 | Ω | | Leakage current | I <sub>LEAK</sub> | CB1, 2 = 33.2V, LX1, 2 = 28V | - | 0.1 | 1 | μΑ | | Parameter | Symbol | Condition | Min | Тур | Max | Unit | | | |------------------------------------------------|----------------------|-------------------------------------------|-------|----------|------|------------|--|--| | Over Current Detection Block [ Current Sense ] | | | | | | | | | | ILIM pin source current | I <sub>ILIM</sub> | ILIM1, 2 = 0.1V | -12.5 | -10 | -8.3 | μА | | | | ILIM pin source current<br>Temperature slope | TILIM | - | - | 4200(*1) | - | ppm<br>/°C | | | | Overcurrent detection offset voltage | V <sub>OFFILIM</sub> | ILIMx - (PGNDx-LXx)<br>PGNDx - LX = 60 mV | -20 | 0 | 20 | mV | | | | Overcurrent detection Setting range | VILIM | ILIM input | 30 | - | 200 | mV | | | | Control Block [ CTL1, 2 ] | | | | | | | | | | On condition | V <sub>ON</sub> | CTL1,2 pin | 2 | - | 28 | V | | | | Off condition | V <sub>OFF</sub> | CTL1,2 pin | 0 | - | 0.8 | V | | | | Hysteresis width | V <sub>H</sub> | CTL1,2 pin | - | 0.4(*1) | - | V | | | | land 4 | I <sub>CTLH</sub> | CTL1,2 = 5V | - | 25 | 40 | μА | | | | Input current | I <sub>CTLL</sub> | CTL1,2 = 0V | - | 0 | 1 | μА | | | | All Devices | | | | | | | | | | Standby current | I <sub>ccs</sub> | VCC = 12V, CTL1,2 = 0V | - | 0 | 10 | μА | | | | Power supply current | I <sub>CC</sub> | VCC = 12V, LX1, 2 = 0V, FB1, 2 = 1.0V | - | 1.3 | 1.8 | mA | | | <sup>\*1:</sup> This parameter is not be specified. This should be used as a reference to support designing the circuits. # 7. Typical Characteristics # 8. Function Description ## 8.1 Bottom Detection Comparator System The bottom detection comparator system for low output voltage ripple determines the ON time $(t_{ON})$ using the input voltage $(V_{IN})$ and output voltage $(V_{OUT})$ and holds the ON state for a specified period. During the OFF period, the reference voltage (INTREF) is compared with the feedback voltage (FB) using the error comparator (Error Comp.). When the feedback voltage (FB) is below the reference voltage (INTREF), RS-FF is set and the ON period starts again. Switching is repeated as described above. Error Comp. is used to compare the reference voltage (INTREF) with the feedback voltage (FB) to control the off time in order to stabilize the output voltage. This system adds the inductor current slope detected during the synchronous rectification period (toff) to the reference voltage (INTREF), and generates an output voltage slope in the IC during the OFF period, which is essential for the bottom detection comparator system. This enables the stable control operations under the low output voltage ripple conditions. Figure 8-1. Circuit Diagram Figure 8-2. Bottom Detecting Operation ## 8.2 Bias Voltage Block [ VB Reg., VREF Reg. ] VB Reg. generates 5.2V (typical) bias voltage from the VCC pin voltage for the control, output, and boost circuits. When either or both of the CTL1 or CTL2 pins (pins 3 and 10) are set to the "H" level, the system is restored from the standby state to supply the bias voltage from the VB pin (pin 19). VREF Reg. generates a temperature compensating stable voltage of 4.55 V (typical) from the VREF pin (pin 18) which is used as the reference voltage in the IC and the bias power supply for the control circuit. #### 8.3 Under Voltage Lockout Protection Circuit Block (UVLO) A transitional state or an instantaneous drop when the bias voltage ( $V_{VB}$ ) for the control circuit starts will evoke malfunction of the IC and will cause system destruction or degradation. To avoid this sort of malfunction, the under voltage lockout protection detects a voltage drop in the VB pin (pin 19) and fixes the DRVH1 pin (pin 1), DRVH2 pin (pin 12), DRVL1 pin (pin 23), and DRVL2 pin (pin 14) to Level "L." The system recovers when the VB pin voltage exceeds the 4.2V threshold voltage (typical) of the under voltage lockout protection circuit. #### 8.4 Soft Start/Discharge Block (Soft Start, Discharge) The soft start block is a circuit that prevents inrush current when powering on the IC. When the CTL1 pin (pin 3) and CTL2 pin (pin 10) are set to Level "H," the reference voltage (SS1) for the CH1 error comparator and the reference voltage (SS2) for the CH2 error comparator start to increase in the soft start circuit built in to the IC. The reference voltages SS1 and SS2 increase linearly until the INTREF1 and INTREF2 voltages with the formula in Figure 10-3(tss1 and tss2). The system soft starts independent of the DC/DC convertor output load because the DC/DC convertor output increase with the same slope of the reference voltage. From the time that the soft start commences until the initial switching commences, the low side FET stays OFF. The low side FET is allowed to come on after high side FET switching commences. When the CTL1 pin (pin 3) and CTL2 pin (pin 10) are set to Level "L," the output capacitor discharges based on the FET( $R_{ON}\approx35\Omega$ ) for the discharge built in to the IC. When the VO1 pin (pin 4) and VO2 pin (pin 9) voltage becomes less than 0.2 V (typical) as a result of output capacitor discharge, the IC shuts down and transitions to standby. In addition, the discharge function operates both after under voltage protection circuit block (UVP Comp.) latch setting and after thermal shutdown protection circuit block (TSD) over temperature detection. Figure 8-3. Example Timing Chart for Soft Start/Discharge | Channel | DAC0 | DAC1 | tss2 | |---------|------|------|------------| | CH2 | - | - | 1.5 ms typ | tss1,2 is calculated using the following formula. $$tssl,2(ms) = tss(ms) \times \frac{V_{INTREF}}{0.735}$$ tss1,2: Soft start time of DC/DC converter CH1,2 tss: Soft start time (1.4 ms typical), which is specified at "6. Electrical Characteristics" INTREF: Internal reference voltage (DC threshold) [V], which is referred at " $V_{TH}$ in 6. Electrical Characteristics " #### 8.5 ON/OFF Time Generator Block (ton Generator) The ON/OFF time generator block (ton Generator) has a built-in capacitor for timing setting and a resistor for timing setting and generates ON time which depends on input voltage and output voltage, and a minimum 380 ns (typical) OFF time. The ON time is set from the voltage value for VCC pin (pin 20), input pin VO1 (pin 4) and the VO2 pin (pin 9) for the output voltage for each channel, using the following formula. To avoid beats from frequency discrepancies between both channels, the CH2 frequency is set to 1.5 times the CH1 frequency. When $$(\frac{V_{VO1}}{V_{VCC}} \ge 0.035)$$ , $t_{ON1}(ns) = \frac{V_{VO1}}{V_{VCC}} \times 4000$ , $f_{OSC1} \cong 250$ kHz When $$(\frac{V_{VO2}}{V_{VCC}} \ge 0.052)$$ , $t_{ON2}(ns) = \frac{V_{VO2}}{V_{VCC}} \times 2667$ , $f_{OSC2} \cong 375$ kHz The ON time is set so that it does not become less than the minimum 140 ns (typical). Therefore, when a soft start commences or when the input/output voltage ratio is small, the ON time operates at a minimum of 140 ns (typical). When $$(\frac{V_{VO1}}{V_{VCC}} \le 0.035), t_{ON1}(ns) = t_{ONMIN} = 140 \text{ (typical)}$$ When $$(\frac{V_{VO2}}{V_{VCC}} \le 0.052), t_{ON2}(ns) = t_{ONMIN} = 140 \text{ (typical)}$$ # 8.6 Error Comparison Block (Error Comp.) The error comparison block (Error Comp.) detects the bottom value of the output voltage ripple in the DC/DC converter. You can set the output voltage flexibily(0.75V to 5.5V) by connecting an external output voltage setting resistor to FB1 (pin 5) and FB2 (pin 8). # 8.7 Over Voltage Protection Circuit Block (OVP Comp.) This function stops the output voltage when the DC/DC output voltage has increased, and protects devices connected to the output. This function compares the voltage that is 1.15 times (typical) the INTREF internal reference voltage with the feedback voltage that is input in the FB1 pin (pin 5) and the FB2 pin (pin 8). If the feedback voltage is found to be at least 50 $\mu$ s (typical) higher, the RS latch is set, the DRVH1 pin (pin 1) and DRVH2 pin (pin 12) are set to Level "L", and the DRVL1 pin (pin 23) and DRVL2 pin (pin 14) are set to Level "H." The voltage output stops because these operations fix the high side FET to the off state and the low side FET to the on state for both channels of the DC/DC converter. Further, there is 5% (typical) hysteresis in the threshold for the over voltage protection operation to avoid malfunction of the over voltage protection function. The over voltage protection state is released (the RS latch for over voltage protection is reset) under either of the following conditions. - ■UVLO detection in the stop sequence after setting both the CTL1 pin (pin 3) and CTL2 pin (pin 10) to Level "L". - ■UVLO detection in VCC power-off - ■Thermal shutdown protection function (TSD) detection. ## 8.8 Under Voltage Protection Circuit Block (UVP Comp.) This function stops the output voltage when the DC/DC output voltage has decreased, and protects devices connected to the output. This function compares the voltage that is 0.7 times (typical) the INTREF internal reference voltage with the feedback voltage that is input in the FB1 pin (pin 5) and the FB2 pin (pin 8). If the feedback voltage is found to be at least 1.7 ms (typical) lower, the RS latch is set, the DRVH1 pin (pin 1) and DRVH2 pin (pin 12) are set to Level "L", and the DRVL1 pin (pin 23) and DRVL2 pin (pin 14) are set to Level "L." In addition, when the latch is set for under voltage protection, the discharge function built in to the IC starts at the same time and voltage output stops for both channels. Further, there is 5% (typical) hysteresis in the threshold for the under voltage protection operation to avoid malfunction of the under voltage protection function. Figure 8-5. Example Timing Chart for the Under Voltage Protection Operation The under voltage protection state is released (the RS latch for under voltage protection is reset) under either of the following conditions. - ■UVLO detection in the stop sequence after setting both the CTL1 pin (pin 3) and CTL2 pin (pin 10) to Level "L". - ■UVLO detection in VCC power-off - ■Thermal shutdown protection function (TSD) detection. #### 8.9 Thermal Shutdown Protection Block (TSD) The thermal shutdown protection block (TSD) provides a function that prevents the IC from thermal damage. If the junction temperature of the thermal shutdown protection circuit reaches +150°C, the DRVH1 pin (pin 1) and DRVH2 pin (pin 12) are set to the "L" level, and the DRVL1 pin (pin 23) and DRVL2 pin (pin 14) are set to the "L" level, and switching stops. In addition, the discharge function that is built in to the IC runs, and voltage output for both channels stops. If the junction temperature drops to +125°C, the soft start is reactivated (restored automatically). TSD detection is +150°C, but operations above the absolute maximum rating for the storage temperature (+125°C) are not guaranteed. #### 8.10 DAC Block (DAC) You can change the reference voltage (INTREF1) for the CH1 error comparison block and the output voltage for the DC/DC converter by inputting an external 0V or VB pin voltage in the DAC0 pin (pin 7) and DAC1 pin (pin 17). Table 8-1. Reference Voltage Settings | DAC0 | DAC1 | CH1 Reference Voltage (INTREF1) | |------|------|---------------------------------| | 0V | 0V | 0.802V typ | | VB | 0V | 0.834V typ | | 0V | VB | 0.867V typ | | VB | VB | 0.770V typ | #### 8.11 Output Block (DRV1 and 2) The output circuit is configured in CMOS format for both of the high side and the low side, and can drive an external Nch MOS FET. The output block for the high side FET supplies power from the built-in boost circuit, and the output block for the low side FET supplies power from the VB. This circuit prevents through-current by monitoring the gate voltages of the high side and low side FETs and controlling the timing of turning on one FET until the other FET is off. The sink ON resistance of the output circuit is a low $1\Omega$ (typical), and the self turn on margin for the low side FET is improved. # 8.12 Boost Circuit Block (CB1 and 2) The boost circuit is needed high side FET in a case using Nch MOS FET.Efficiency improvement and/or reduction in parts cost can be expected of High side FET by using Nch MOSFET. The boost circuit is formed a boost charge pump block which consists of the built-in switch for bootstraps and the condenser connected between CB pin and the LX pin. Then the condenser is charged through built-in switch from VB. The boosted power supply for gate drives of high side FET. The boost circuit has a built-in boost switch that eliminates the boost voltage (voltage between the CB pin and LX pin) loss of the forward voltage (Vf) that existed in older boost diodes. Therefore further efficiency improvement and reduction in parts cost can be expected more than a diode system. Figure 8-6. Output Block and Boost Circuit Block ## 8.13 Over Current Detection Block (ILIM Comp.) This function limits the output current when it has increased, and protects devices connected to the output. It compares the difference in voltage between the PGND1 pin (pin 22) and the LX1 pin (pin 24) and the ILIM1 pin (pin 21) voltage, and the difference in voltage between the PGND2 pin (pin 15) and LX2 pin (pin 13) and the ILIM2 pin (pin 16) voltage during the synchronous rectification period, and performs over current detection in every cycle. The high side FET stays off until the difference in voltage between PGNDx and LXx is lower than the ILIMx pin voltage, and turns on after it becomes lower. This is how over current protection is performed. This protection operation drops the output voltage. For the difference in voltage between PGNDx and LXx during the synchronous rectification period, the low side FET on resistance is sense resistance, and the inductor current is the sensed voltage waveform. A 10 $\mu$ A (typical) I<sub>ILIM</sub> current is supplied from the ILIMx pin, so you can set any over current limit value by connecting resistance to the ILIMx pin. For the I<sub>ILIM</sub> current, a temperature slope of 4200ppm/°C is set to compensate for the temperature dependence characteristics of the low side FET on resistance. ## 8.14 Control Block (CTL) Turn CH1 on or off using the CTL1 pin (pin 3) and turn the CH2 on or off using the CTL2 pin (pin 10). Setting both CTL1 and 2 to Level "L" at the same time puts it in standby (the power supply current during standby is a maximum of 10 $\mu$ A). **Table 8-2. Control Functions** | CTL1 | CTL2 DC/DC Converter (CH1) | | DC/DC Converter (CH2) | |------|----------------------------|-----|-----------------------| | L | L | OFF | OFF | | Н | L | ON | OFF | | L | Н | OFF | ON | | Н | Н | ON | ON | # 8.15 Table of Protection Functions The following table shows the state of the DRVH1 and 2 pins (pins 1 and 12) and the DRVL1 and 2 pins (pins 23 and 14) when each protection function is in operation. **Table 8-3. Protection Functions** | Protection | Detection condition | Output | of each pin detection | during | DC/DC output drop state | |-----------------------------------------|---------------------------------------|----------------|-----------------------|-----------|--------------------------------------------| | function | Dottotion containen | VB DRVHx DRVLx | | DRVLx | 20/20 output alop state | | Under voltage lockout protection (UVLO) | V <sub>VB</sub> < 3.6V | - | L | L | Natural electric discharge | | Under voltage protection (UVP) | V <sub>FBx</sub> < INTREFx × 0.7 V | 5.2V | L | L | Electrical discharge by discharge function | | Over voltage protection (OVP) | V <sub>FBx</sub> > INTREFx × 1.15 V | 5.2V | L | Н | 0V clamping | | Over current protection (ILIM) | $V_{PGNDx} - V_{LXx} > V_{ILIMx}$ | 5.2V | switching | switching | Dropped by the set current value | | Thermal shutdown protection (TSD) | Tj > +150°C | 5.2V | L | L | Electrical discharge by discharge function | | Control<br>(CTL) | CTLx : H $\rightarrow$ L (VOx > 0.2V) | 5.2V | L | L | Electrical discharge by discharge function | # 9. I/O Pin Equivalent Circuit Diagram # 10. Example Application Circuit Figure 10-1. Circuit Diagram # 11. Part List Table 11-1. Parts List | No. | Component | Item | Parts Number | Vendor | Value | Remarks | |-----|-------------------------------------------|-------------------|---------------------|-----------|---------|---------------------| | 1 | M1 | PMIC | S6AP111A28GT1B000 | CYPRESS | - | - | | 2 | L1 | Inductor | MPLC1040L4R7 | KEMET | 4.7µH | 8A | | 3 | L2 | Inductor | MPLC1040L4R7 | KEMET | 4.7µH | 8A | | 4 | Q1 | FET | FDMC8015L | FAIRCHILD | - | 40V, 7A | | 5 | Q2 | FET | FDMC8327L | FAIRCHILD | - | 40V, 12A | | 6 | Q3 | FET | FDMC8015L | FAIRCHILD | - | 40V, 7A | | 7 | Q4 | FET | FDMC8327L | FAIRCHILD | - | 40V, 12A | | 8 | C1-1 | Ceramic Capacitor | C3216X5R1V226M160AC | TDK | 22µF | 35V | | 9 | C1-2 | Ceramic Capacitor | C1608CH1H102J | TDK | 0.001µF | 50V | | 10 | C2-1 | Ceramic Capacitor | 6TPE150MF | PANASONIC | 150µF | 6.3V | | 11 | C2-2 | Ceramic Capacitor | C1608CH1H102J | TDK | 0.001µF | 50V | | 12 | C3-1 | Ceramic Capacitor | C3216X5R1V226M160AC | TDK | 22µF | 35V | | 13 | C3-2 | Ceramic Capacitor | C1608CH1H102J | TDK | 0.001µF | 50V | | 14 | C4-1 | Ceramic Capacitor | 6TPE150MF | PANASONIC | 150µF | 6.3V | | 15 | C4-2 | Ceramic Capacitor | C1608CH1H102J | TDK | 0.001µF | 50V | | 16 | C5 | Ceramic Capacitor | C1608X5R1H104K080AA | TDK | 0.1µF | 50V | | 17 | C6 | Ceramic Capacitor | C1608X5R1H104K080AA | TDK | 0.1µF | 50V | | 18 | C7 | Ceramic Capacitor | C1608X5R1H104K080AA | TDK | 0.1µF | 50V | | 19 | C8 | Ceramic Capacitor | C1608X5R1C225K | TDK | 2.2µF | 16V | | 20 | C9 | Ceramic Capacitor | C1608X5R1H105K080AB | TDK | 1µF | 50V | | 21 | C10,C11,C12,C13 | Ceramic Capacitor | C1608CH1H102J | TDK | 0.001µF | NMT | | 22 | R1-1 | Chip Resistor | RR0816P-201-D | SUSUMU | 0.2kΩ | - | | 23 | R1-2 | Chip Resistor | RR0816P-333-D | SUSUMU | 33 kΩ | - | | 24 | R2 | Chip Resistor | RR0816P-103-D | SUSUMU | 10 kΩ | - | | 25 | R3-1 | Chip Resistor | RR0816P-432-D | SUSUMU | 4.3 kΩ | - | | 26 | R3-2 | Chip Resistor | RR0816P-513-D | SUSUMU | 51 kΩ | - | | 27 | R4 | Chip Resistor | RR0816P-103-D | SUSUMU | 10 kΩ | - | | 28 | R5 | Chip Resistor | RR0816P-103-D | SUSUMU | 10 kΩ | - | | 29 | R6 | Chip Resistor | RR0816P-103-D | SUSUMU | 10 kΩ | - | | 30 | R7,R8 | Chip Resistor | RR0816P-103-D | SUSUMU | 10 kΩ | NMT | | 31 | R12,R13 | Chip Resistor | RK73H2ATTD10R0F | SUSUMU | 10 Ω | NMT | | 32 | JP1,JP2,JP7,JP8 | Jumper | - | - | - | Pattern short | | 33 | PGND, VOUT1,<br>VOUT1a,VIN,<br>CTL1, DAC0 | Terminal | 90131-0770 | molex | - | 2 x 10pin<br>header | | 34 | PGND, VOUT2,<br>VOUT2a,VIN,<br>CTL2, DAC1 | Terminal | 90131-0770 | molex | - | 2 x 10pin<br>header | NMT: No mount. These components are compliant with RoHS, and please ask each vendor for details if necessary. CYPRESS: CYPRESS Semiconductor Corp. KEMET: KEMET Electronics Corporation FAIRCHILD: Fairchild Semiconductor Corp. TDK: TDK Corporation PANASONIC: Panasonic Corporation SUSUMU : SUSUMU Co., Ltd. molex : Molex Japan Co., Ltd. # 12. Application Note # 12.1 Setting Operating Conditions ## **Setting the Output Voltage** You can set the output voltage by adjusting the R1 and R2 resistance ratio. The output voltage is calculated using the following formula. $$V_{\text{OUT}} = \frac{R1 + R2}{R2} \times (\text{INTREF-0.0100} + 0.0184 \times \Delta I_{\text{L}} \times (1 - \frac{2.800 \times 10^{-7}}{t_{\text{OFF}}}) \times R_{\text{ON\_Sync}}) + \frac{\Delta V_{\text{OUT}}}{2} \times (1 - \frac{2.800 \times 10^{-7}}{t_{\text{OFF}}}) \times R_{\text{ON\_Sync}} \times (1 - \frac{2.800 \times 10^{-7}}{t_{\text{OFF}}}) \times R_{\text{ON\_Sync}} \times (1 - \frac{2.800 \times 10^{-7}}{t_{\text{OFF}}}) \times R_{\text{ON\_Sync}} \times (1 - \frac{2.800 \times 10^{-7}}{t_{\text{OFF}}}) \times R_{\text{ON\_Sync}} \times (1 - \frac{2.800 \times 10^{-7}}{t_{\text{OFF}}}) \times (1 - \frac{2.800 \times 10^{-7}}{t_{\text{ON\_Sync}}}) 10^{-7}}{t_{\text{ON\_Sync}}})$$ $$\Delta V_{\text{OUT}} = \text{ESR} \times \Delta I_{\text{L}} \ \Delta I_{\text{L}} = \frac{V_{\text{IN}} - V_{\text{O}UT}}{L} \times \frac{V_{\text{O}UT}}{V_{\text{IN}} \times f_{\text{OSC}}} \ , \ t_{\text{OFF}} \ = \frac{\left(V_{\text{IN}} - V_{\text{OUT}}\right)}{f_{\text{OSC}} \times V_{\text{IN}}}$$ INTREF : Internal reference voltage (DC threshold) [V] $\begin{array}{lll} V_{\text{OUT}} & : \text{Output settings voltage [V]} \\ V_{\text{IN}} & : \text{Power supply voltage [V]} \\ \Delta V_{\text{OUT}} & : \text{Output ripple voltage value [V]} \end{array}$ t<sub>OFF</sub> : Off time [s] $R_{ON\_Sync}$ : ON resistance of low side FET [ $\Omega$ ] $\Delta I_L$ : Ripple current peak-to-peak value of inductor [A] ESR : Series resistance element of output capacitor [ $\Omega$ ] L : Inductor value [H] fosc : Switching frequency [Hz] Select a total resistor value (R1+R2) of up to 100 k $\Omega$ for the setting output resistor. Figure 12-1. FB Connection # **Connecting the Feedback Capacitor** The IC internally generates the output voltage slope during the OFF period to stabilize the switching frequency, but it is also effective to apply output ripple voltage to the FB pin. This is achieved by adding capacitors ( $C_{FB}$ ) to the R1 in parallel. Applying a ripple voltage value to the FB terminals is more effective than high output voltage conditions that decrease it based on the R1 and R2 ratio. When selecting which capacitors to add, use the following formula. $$C_{FB} \ge \frac{10 \times (R1 + R2)}{2\pi \times f_{OSC} \times R1 \times R2}$$ $C_{FB}$ : Feedback capacitor capacitance [F] R1,R2 : Output voltage setting resistance [ $\Omega$ ] f<sub>OSC</sub> : Switching frequency [Hz] ## Figure 12-2. FB Connection In addition, the output voltage will increase in response to the output ripple voltage when adding capacitors. Calculate the output voltage increase value $V_{OUT}$ offset using the following formula. $$V_{\text{OUT\_offset}} = \frac{(V_{\text{OUT}} \text{ -INTREF}) \times \Delta V_{\text{OUT}}}{2 \times \text{INTREF}}$$ INTREF : Internal reference voltage (DC threshold) [V] $V_{OUT}$ \_offset : Output voltage increase value [V] $V_{OUT}$ : Output settings voltage value [V] $\Delta V_{OUT}$ : Output ripple voltage value [V] Figure 12-3. V<sub>OUT</sub> Operation To calculate the output voltage when factoring in the output voltage increase value, use the following formula. $$V_{\text{OUT}} = \frac{R1 + R2}{R2} \times INTREF + \frac{\Delta V_{\text{OUT}}}{2} + V_{\text{OUT\_offset}}$$ $$= \frac{R1 + R2}{R2} \times (INTREF + \frac{\Delta V_{OUT}}{2})$$ V<sub>OUT</sub> : Output settings voltage [V] INTREF : Internal reference voltage (DC threshold) $\Delta V_{\text{OUT}}$ : Output ripple voltage value [V] $V_{\text{OUT offset}}$ : Output voltage increase value [V] ## Maintaining a Difference between the Minimum Input and Output Voltage Stable switching control is performed in this IC, so the minimum OFF time is set, but if the difference between the input and output is small, and the input voltage is less than the voltage value shown in the formula below, the output voltage is reduced. For this reason, you should maintain the difference between the minimum input voltages. $$V_{\text{IN\_MIN}} = \frac{\left(V_{\text{OUT}} + I_{\text{OUT\_MAX}} \times (\text{RDC} + R_{\text{ON\_Main}})\right) \times V_{\text{OUT}}}{V_{\text{OUT}} - \left(V_{\text{OUT}} + I_{\text{OUT\_MAX}} \times (\text{RDC} + R_{\text{ON\_Sync}})\right) \times t_{\text{OFFMINN}} \times f_{\text{OSC}} \times 1.4}$$ V<sub>IN MIN</sub> : Input voltage [V] $\begin{array}{lll} V_{OUT} & : Output \ settings \ voltage \ [V] \\ I_{OUT\_MAX} & : Maximum \ load \ current \ value \ [A] \\ R_{ON\_Main} & : High \ side \ FET \ ON \ resistance \ [\Omega] \\ R_{ON\_Sync} & : ON \ resistance \ of \ low \ side \ FET \ [\Omega] \\ RDC & : Inductor \ direct \ current \ resistance \ [\Omega] \\ f_{OSC} & : Switching \ frequency \ setting \ value \ [Hz] \end{array}$ t<sub>OFFMINN</sub>: Normal minimum OFF time (maximum value) [s] ## Slope Voltage To ensure a stable switching cycle, maintain a slope voltage of at least 15 mV. Calculate the slope voltage using the following formula. $$V_{Slope} = \frac{(V_{IN} - V_{OUT}) \times V_{OUT} \times R_{ON\_Sync}}{L \times V_{IN} \times f_{OSC}}$$ $V_{Slope}$ : Slope voltage [V] $\begin{array}{lll} V_{\text{IN}} & : & \text{Power supply voltage [V]} \\ V_{\text{OUT}} & : & \text{Output settings voltage [V]} \\ f_{\text{OSC}} & : & \text{Switching frequency [Hz]} \\ \end{array}$ $R_{ON\ Svnc}$ : ON resistance of low-side FET $[\Omega]$ L : Inductor value [H] # **Setting the Over Current Detection Value** The over current detection value can be set by adjusting the over current detection setting resistor that is connected to the ILIM pin. Calculate the resistor value from the following formula. $$R_{LIM} = \frac{R_{ON\_Sync} \times (I_{LIM} - \frac{\Delta I_L}{2})}{I_{LIM\_SOURCE}}$$ $R_{LIM}$ : Over current detection value setting resistor [ $\Omega$ ] I<sub>LIM</sub> : Over current detection value [A] I<sub>LIM\_SOURCE</sub> : ILIM pin source current [A] ΔI<sub>L</sub> : Ripple current peak-to-peak value of inductor [A] $R_{ON Sync}$ : ON resistance of low side FET [ $\Omega$ ] Figure 12-4. ILIM Connection Figure 12-5. Over Current Operation If the reduction in the inductance value for the inductor is large due to over current, the inductor ripple current increases and the current limitation value goes up, or else it is not restricted. If this happens, change to an inductor that has margin for DC current superimposition characteristics. In addition, the over current detection value should provide plenty of margin for maximum load current. #### **Power Dissipation and Thermal Design** This is a high efficiency IC so power dissipation and thermal design do not need to be investigated in most cases, but they do need to be investigated when using the IC at a high power supply voltage, high oscillator frequency, high load, and high temperature. Calculate the internal IC loss from the following formula. $$P_{IC} = V_{CC} \times (I_{CC} + Q_{G \text{ Total } 1} \times f_{OSC1} + Q_{G \text{ Total } 2} \times f_{OSC2})$$ P<sub>IC</sub> : IC internal loss [W] V<sub>CC</sub>: Power supply voltage (V<sub>IN</sub>) [V] I<sub>CC</sub>: Power supply current [A] (1.8mA Max) $Q_{G\_Total1}$ : Total quantity of charge for the high-side FET and the low-side FET of each CH1 [C] $Q_{G\_Total2}$ : Total quantity of charge for the high-side FET and the low-side FET of each CH2 [C] f<sub>OSC1</sub> : CH1 Switching frequency [Hz] f<sub>OSC2</sub> : CH2 Switching frequency [Hz] Calculate the junction temperature (Tj) from the following formula. $$T_j = T_a + \theta_{ja} \times P_{IC}$$ T<sub>i</sub> : Junction temperature [°C] (+125°C Max) $T_a$ : Ambient temperature [°C] $\theta_{ia}$ : TSSOP-24P package thermal resistance (75°C/W) P<sub>IC</sub> : IC internal loss [W] ## Pin Processing when Only Using a Single Channel This IC is a 2ch DC/DC converter control IC, but you can also use it as a 1ch DC/DC converter using the following processing for pins from unused channels. #### Figure 12-6. Pin Processing ## 12.2 Selecting Parts # Selection of smoothing inductor The inductor value selects the value that the ripple current peak-to-peak value of the inductor is 50% or less of the maximum load current as a rough standard. Calculate the inductor value in this case by the following formula. $$L \geq \frac{V_{IN} - V_{OUT}}{LOR \times I_{OUT\_MAX}} \times \frac{V_{OUT}}{V_{IN} \times f_{OSC}}$$ L : Inductor value [H] I<sub>out\_max</sub> : Maximum load current [A] LOR : Ripple current peak-to-peak value of inductor/Maximum load current ratio (= 0.5) $V_{\text{IN}}$ : Power supply voltage [V] $V_{\text{OUT}}$ : Output setting voltage [V] $f_{\text{OSC}}$ : Switching frequency [Hz] It is necessary to calculate the maximum current value that flows to the inductor to judge whether the electric current that flows to the inductor is a rated value or less. Calculate the maximum current value of the inductor by the following formula. $$IL_{MAX} \ge I_{OUT\_MAX} + \frac{\Delta I_L}{2}$$ IL<sub>MAX</sub>: Maximum current value of inductor [A] I<sub>OUT MAX</sub>: Maximum load current [A] $\Delta I_L$ : Ripple current peak-to-peak value of inductor [A] L : Inductor value [H] V<sub>IN</sub> : Power supply voltage [V] V<sub>OUT</sub> : Output setting voltage [V] f<sub>OSC</sub> : Switching frequency [Hz] Figure 12-7. Maximum Output Current Setting ## **Selection of Switching FET** If selecting the high-side FET so that the value of the high-side FET conduction loss and the high-side FET switching loss is same, the loss is effectively decreased. Confirm that the high-side FET loss is within the rating value. P<sub>MainFET</sub>: High-side FET loss [W] P<sub>RON\_Main</sub> : High-side FET conduction loss [W] P<sub>SW Main</sub> : High-side FET switching loss [W] High-side FET conduction loss $$P_{RON\_Main} = I_{OUT\_MAX}^{2} \times \frac{V_{OUT}}{V_{IN}} \times R_{ON\_Main}$$ $P_{RON\_Main}$ : High-side FET conduction loss [W] $\begin{array}{ll} I_{OUT\_MAX} & : \mbox{ Maximum load current [A]} \\ V_{IN} & : \mbox{ Power supply voltage [V]} \\ \end{array}$ $V_{\text{OUT}}$ : Output voltage [V] $R_{ON\_Main}$ : ON resistance of high-side FET [ $\Omega$ ] The high-side FET switching loss can be calculated roughly by the following formula. $$\textit{P}_{\textit{SW\_Main}} \approx 1.96 \times \textit{V}_{\textit{IN}} \times \textit{f}_{\textit{OSC}} \times \textit{I}_{\textit{OUT\_MAX}} \times \textit{Q}_{\textit{SW}}$$ Psw Main : Switching loss [W] V<sub>IN</sub> : Power supply voltage [V] f<sub>OSC</sub> : Switching frequency [Hz] I<sub>OUT\_MAX</sub> : Maximum load current [A] Q<sub>SW</sub>: Amount of high-side FET gate switch electric charge [C] Select the ON resistance of low-side FET from the range below. $$\mathsf{R}_{\mathsf{ON\_Sync}} \leq \frac{0.2}{\left(\mathsf{I}_{\mathsf{LIM}} - \frac{\Delta \mathsf{I}_{\mathsf{L}}}{2}\right)} \quad \mathsf{R}_{\mathsf{ON\_Sync}} \leq \frac{0.1}{\Delta \mathsf{I}_{\mathsf{L}}} \quad \mathsf{R}_{\mathsf{ON\_Sync}} \geq \frac{0.015}{\Delta \mathsf{I}_{\mathsf{L}}}$$ $R_{ON\_Sync}$ : ON resistance of low-side FET [ $\Omega$ ] ΔI<sub>L</sub> : Ripple current peak-to-peak value of inductor [A] I<sub>LIM</sub>: Over current detection value [A] If the formula above has been already satisfied and then a low ON resistance FET as possible is used for the low-side FET, the loss is effectively decreased. Especially, it works dramatically in the low on duty mode. The loss of the low-side FET can be calculated by the following formula. $$P_{SyncFET} = P_{Ron\_Sync} = I_{OUT\_MAX}^2 \times (1 - \frac{V_{OUT}}{V_{IN}}) \times R_{on\_Sync}$$ P<sub>SyncFET</sub>: Low-side FET loss [W] P<sub>Ron\_Sync</sub> : Low-side FET conduction loss [W] $\begin{array}{ll} I_{OUT\_MAX} & : \mbox{ Maximum load current [A]} \\ V_{IN} & : \mbox{ Power supply voltage [V]} \\ \end{array}$ V<sub>OUT</sub> : Output voltage [V] $R_{ON\_Sync}$ : ON resistance of low-side FET [ $\Omega$ ] Turn-on and turn-off voltage of the low-side FET is generally small and the switching loss is small enough to ignore, so that is omitted here. Especially, when turning on the high-side FET under the high power supply voltage condition, the rush-current might be generated by according to self-turn-on of the low-side FET. The parasitic capacitor value of the low-side FET needs to satisfy the following conditions. $$V_{\text{TH\_Sync}} \ > \frac{C_{\text{rss}}}{C_{\text{iss}}} \times V_{\text{IN}}$$ $V_{TH\_Sync}$ : Threshold voltage of low-side FET [V] C<sub>rss</sub> : Parasitic feedback capacitance of low-side FET [F] C<sub>iss</sub> : Parasitic input capacitance of low-side FET [F] V<sub>IN</sub> : Power supply voltage [V] Also approaches of adding a capacitor close between the gate source pins of the low-side FET or adding resistor between the CB pin and the boost capacitor, and so on are effective as a countermeasure of the self-turn-on(adding resistor between the CB pin and the boost capacitor is also effective to adjust turn-on time of the high-side FET). This device monitors the gate voltage of the switching FET and optimizes the dead time. If the dumping resistor is inserted among DRVH, DRVL and the switching FET gate to adjust turn-on and turn-off time of the switching FET, this function might malfunction. In this device, resistor should not be connected among the DRVH pin, the DRVL pin of IC and the switching FET gate, and should be connected by low impedance as possible. The gate drive power of the switching FET is supplied from LDO (VB) of IC inside. Select switching FET so that the total amount of the switching FET electric charge for 2 channels (QG\_Total1, QG\_Total2) satisfies the following formula. $$I_{VB\_MAX} > Q_{G\_Total1} \times f_{OSC1} + Q_{G\_Total2} \times f_{OSC2}$$ I<sub>VB MAX</sub>: VB load current upper limit value (see the following graph) [A] $Q_{G\_Total1}$ : Total quantity of charge for the high-side FET and the low-side FET of each CH1 [C] $Q_{G\_Total2}$ : Total quantity of charge for the high-side FET and the low-side FET of each CH2 [C] $\begin{array}{ll} f_{OSC1} & : CH1 \; Switching \; frequency \; [Hz] \\ f_{OSC2} & : CH2 \; Switching \; frequency \; [Hz] \\ \end{array}$ Moreover, select the total quantity of the high-side FET electric charge as a guide that does not exceed the total quantity of the high-side FET electric charge upper limit value shown below. Whether the mean current value that flows to switching FET is a rated value or less of switching FET is judged. Each rating value for the switching FET can be calculated roughly by the following formula. $$I_{D\_Main} > I_{OUT\_MAX} \times D \quad I_{D\_Sync} \ > I_{OUT\_MAX} \times (1-D)$$ $I_{D\_Main}$ : High-side FET drain current [A] $I_{D\_Sync}$ : Low-side FET drain current [A] $I_{OUT\_MAX}$ : Maximum load current [A] D : On-duty $V_{DSS} > V_{IN}$ V<sub>DSS</sub> : Voltage between the high-side FET drain and source and the low-side FET drain and source [V] V<sub>IN</sub> : Power supply voltage [V] ## Selection of fly-back diode This device is improved by adding the fly-back diode when the conversion efficiency improvement or the suppression of the low-side FET fever is desired, although those are unnecessary to execute normally. The effect is achieved in the condition where the switching frequency is high or output voltage is lower. Select schottky barrier diode (SBD) that the forward current is as small as possible. In this DC/DC control IC, the period for the electric current flow into fly-back diode is limited to dead time period because the synchronous rectification system is adopted. (as for the dead time, see "Output Block" in "ELECTRICAL CHARACTERISTICS"). Each rating for the fly-back diode can be calculated by the following formula. $$I_{D} \ge I_{OUT\_MAX} \times f_{OSC} \times (t_{D1} + t_{D2})$$ I<sub>D</sub> : Forward current rating of SBD [A] I<sub>OUT\_MAX</sub> : Maximum load current [A] f<sub>OSC</sub> : Switching frequency [Hz] $t_{D1}$ : Dead time period from DRVL off to DRVH on [s] $t_{D2}$ : Dead time period from DRVH off to DRVL on [s] $$I_{\text{FSM}} \ge I_{\text{OUT\_MAX}} + \frac{\Delta I_{\text{L}}}{2}$$ I<sub>FSM</sub>: Peak forward surge current ratings of SBD [A] I<sub>OUT\_MAX</sub> : Maximum load current [A] ΔI<sub>L</sub> : Ripple current peak-to-peak value of inductor [A] $VR_Fly > VIN$ V<sub>R Flv</sub> : Reverse voltage of fly-back diode direct current [V] V<sub>IN</sub> : Power supply voltage [V] ## Selection of input capacitor Select the input capacitor whose ESR is as small as possible. The ceramic capacitor is an ideal. Use the tantalum capacitor and the polymer capacitor of the low ESR when a mass capacitor is needed as the ceramic capacitor cannot support. The ripple voltage is generated in the power supply voltage by the switching operation of DC/DC. Calculate the lower bound of input capacitor according to an allowable ripple voltage. Calculate the ripple voltage of the power supply from the following formula. $$\Delta V_{\text{IN}} = \frac{I_{\text{OUT\_MAX}}}{C_{\text{IN}}} \times \frac{V_{\text{OUT}}}{V_{\text{IN}} \times f_{\text{OSC}}} + \text{ESR} \times (\text{Iout\_max} + \frac{\Delta I_{\text{L}}}{2})$$ $\Delta V_{IN}$ : Power supply ripple voltage peak-to-peak value [V] I<sub>OUT\_MAX</sub>: Maximum load current value [A] $\begin{array}{lll} C_{\text{IN}} & : & \text{Input capacitor value [F]} \\ V_{\text{IN}} & : & \text{Power supply voltage [V]} \\ V_{\text{OUT}} & : & \text{Output setting voltage [V]} \\ f_{\text{OSC}} & : & \text{Switching frequency [Hz]} \\ \end{array}$ ESR : Series resistance component of input capacitor [Ω] $ΔI_L$ : Ripple current peak-to-peak value of inductor [A] Capacitor has frequency characteristic, the temperature characteristic, and the bias voltage characteristic, etc. The effective capacitor value might become extremely small depending on the use conditions. Note the effective capacitor value in the use conditions. Calculate ratings of the input capacitor by the following formula: $$V_{CIN} > V_{IN}$$ V<sub>CIN</sub>: Withstand voltage of the input capacitor [V] V<sub>IN</sub> : Power supply voltage [V] $$Irms \ge I_{OMAX} \times \frac{\sqrt{V_{OUT} \times (V_{IN} - V_{OUT})}}{V_{IN}}$$ Irms : Allowable ripple current of input capacitor (effective value) [A] I<sub>OMAX</sub>: Maximum load current value [A] V<sub>IN</sub> : Power supply voltage [V] V<sub>OUT</sub> : Output setting voltage [V] ## Selection of output capacitor A certain level of ESR is required for stable operation of this IC. Use a tantalum capacitor or polymer capacitor as the output capacitor. If using a ceramic capacitor with low ESR, a resistor should be connected in series with it to increase ESR equivalently. Calculate the output capacitor value by the following formula as a guide. $$C_{OUT} \ge \frac{1}{4 \times f_{OSC} \times ESR}$$ C<sub>OUT</sub> : Output capacitor value [F] f<sub>OSC</sub> : Switching frequency [Hz] ESR : Series resistance of output capacitor $[\Omega]$ Moreover, the output capacitor values are also derived from the allowable amount of overshoot and undershoot. The following formula is represented as the worst condition in which the shift time for a sudden load change is 0s. The output capacitor value allow a smaller amount than the value calculated by the following formula when a longer shift time. $$C_{\text{OUT}} \geq \frac{\Delta {I_{\text{OUT}}}^2 \times L}{2 \times V_{\text{OUT}} \times \Delta V_{\text{OUT}\_\text{OVER}}} \dots \text{Overshoot condition}$$ $$C_{\text{OUT}} \geq \frac{\Delta I_{\text{OUT}}^2 \times L \times (V_{\text{OUT}} + V_{\text{IN}} \times f_{\text{OSC}} \times t_{\text{OFF\_MIN}})}{2 \times V_{\text{OUT}} \times \Delta V_{\text{OUT\_UNDER}} \times (V_{\text{IN}} - V_{\text{OUT}} - V_{\text{IN}} \times f_{\text{OSC}} \times t_{\text{OFF\_MIN}})}$$ ...Undershoot condition C<sub>OUT</sub> : Output capacitor value [F] $\begin{array}{lll} \Delta V_{OUT\_OVER} & : Allowable \ amount \ of \ output \ voltage \ overshoot \ [V] \\ \Delta V_{OUT\_UNDER} & : Allowable \ amount \ of \ output \ voltage \ undershoot \ [V] \\ \Delta I_{OUT} & : \ Current \ difference \ in \ sudden \ load \ change \ [A] \end{array}$ $\begin{array}{ll} L & : \mbox{Inductor value [H]} \\ V_{\mbox{\scriptsize IN}} & : \mbox{Power supply voltage [V]} \\ \end{array}$ V<sub>OUT</sub> : Output setting voltage [V] f<sub>OSC</sub> : Switching frequency [Hz] $t_{\mathsf{OFF\_MIN}}$ : Minimum off time The capacitor has frequency, operating temperature, and bias voltage characteristics, etc. Therefore, it must be noted that its effective capacitor value may be significantly smaller, depending on the use conditions. $V_{COUT} > V_{OUT}$ V<sub>COUT</sub>: Withstand voltage of the output capacitor [V] V<sub>OUT</sub> : Output voltage [V] $I_{\text{RMS}} \ge \frac{\Delta I_{\text{L}}}{2\sqrt{3}}$ I<sub>RMS</sub> : Allowable ripple current of output capacitor (effective value) [A] Δl<sub>L</sub> : Ripple current peak-to-peak value of inductor [A] When connecting resistance in series configuration while a ceramic capacitor is in use, the resistor rating is calculated by the following formula. $$P_{ESR} > \frac{ESR \times \Delta I_L^2}{12}$$ P<sub>ESR</sub> : Power dissipation of resistor [W] ESR : Resistor value $[\Omega]$ ΔI<sub>L</sub> : Ripple current peak-to-peak value of inductor [A] # Selection of bootstrap capacitor To drive the gate of high-side FET, the bootstrap capacitor must have enough stored charge. 0.1 µF is assumed to be standard, however, it is necessary to adjust it when the high-side FET Q<sub>G</sub> is big. Consider the capacitor value calculated by the following formula as the lowest value for the bootstrap capacitor and select a thing anymore. $$C_{BST} \ge 10 \times Q_{G}$$ C<sub>BST</sub>: Bootstrap capacitor value [F] Q<sub>G</sub>: Total quantity of charge for the high-side FET gate [C] Calculate ratings of the bootstrap capacitor by the following formula: $$V_{CBST} > V_{B}$$ V<sub>CBST</sub>: Withstand voltage of the bootstrap capacitor [V] V<sub>B</sub> : VB voltage [V] ## **VB** pin capacitor $2.2~\mu\text{F}$ is assumed to be a standard, and when $Q_G$ of switching FET used is large, it is necessary to adjust it. To suppress the ripple voltage by the switching FET gate drive, consider the capacitor value calculated by the following formula as the lowest value for VB capacitor and select a thing anymore. $$C_{\text{VB}} \geq 50 \times (Q_{\text{G\_Total1}} + Q_{\text{G\_Total2}})$$ C<sub>VB</sub> : VB pin capacitor value [F] $Q_{G\_Total1}$ : Total quantity of charge for the high-side FET and the low-side FET of each CH1 [C] $Q_{G\_Total2}$ : Total quantity of charge for the high-side FET and the low-side FET of each CH2 [C] Calculate ratings of the VB pin capacitor by the following formula: $$V_{CVB} > V_{B}$$ $V_{CVB}$ : Withstand voltage of the VB pin capacitor [V] V<sub>B</sub> : VB voltage [V] ## 12.3 Layout Consider the following points in your layout. - ■Try to provide a ground plane on the IC mounting surface. Try not to pass the heavy current path through the ground of around IC. - ■Try to connect the switching system parts on the surface and avoid connecting via the through-hole as much as possible. - Provide through-holes close to GND pins for switching system parts, and connect them to the inner ground plane. - Pay particular attention to the loop composed of the input capacitor (C<sub>VCC</sub>), switching FET, and flyback diode (SBD), and make the current loop as small as possible. - Place the bootstrap capacitor (C<sub>BOOT1</sub>, C<sub>BOOT2</sub>) as close as possible to the IC CBx and LXx pins. - A large electric current will instantaneously flow in the net of the DRVHx and DRVLx pins connected to the switching FET gate. Make the wiring as short as possible and aim for a wire width of approximately 0.8 mm. - Place the bypass capacitors (C<sub>VCC</sub>, C<sub>VB</sub>, C<sub>VREF</sub>) that connect to the VCC, VB, and VREF as close to the pins as possible. In addition, connect the GND pin for the bypass capacitor to the inner ground plane through the nearest through-hole. - ■In order to provide the IC with more accurate feedback on the ripple voltage that is generated by the output capacitor ESR, individually pull the feedback wires connected to the VOx pins of this IC from the closest possible output capacitor pins. The wires connected to the VOx and FBx pins are sensitive to noise. Try to keep these wires as far away from switching system parts as possible. - In addition, place the output voltage setting resistors that are connected to these wires as close to the IC as possible. Make the FB pin wire as short as possible. In addition, for the inner layer right under the mounting location, provide a ground plane that has minimal ripple and spike noises, or provide a power plane if possible. # Switching system parts: Input capacitor ( $C_{VCC}$ ), switching FET, flyback diode (SBD), inductor (L), output capacitor ( $C_0$ ) ## Example layout for switching system parts X: Each channel number ## 13. Reference Data #### Output Ripple Waveform $V_{IN} = 24V, V_{OUT1} = 3.3V, I_{OUT1} = 6A$ $V_{IN}=24V, V_{OUT2}=5V, I_{OUT2}=6A$ **Output Over Current Waveform** protection operation V<sub>IN</sub>=24V, V<sub>OUT2</sub>=5V $V_{IN} = 24V, V_{OUT1} = 3.3V$ # Startup, Shutdown Waveform # 14. Usage Precaution Printed circuit board ground lines should be set up with consideration for common impedance. ## Take appropriate measures against static electricity. - □ Containers for semiconductor materials should have anti-static protection or be made of conductive material. - □ After mounting, printed circuit boards should be stored and shipped in conductive bags or containers. - □ Work platforms, tools, and instruments should be properly grounded. - $\square$ Working personnel should be grounded with resistance of 250 k $\Omega$ to 1 M $\Omega$ in serial body and ground. ## Do not apply negative voltages. The use of negative voltages below -0.3 V may make the parasitic transistor activated to the LSI, and can cause malfunctions. # 15. RoHS Compliance Information This product has observed the standard of lead, cadmium, mercury, Hexavalent chromium, polybrominated biphenyls (PBB), and polybrominated diphenyl ethers (PBDE). # 16. Ordering Information | Part Number (MPN) | Package | |-------------------|---------------------------------------| | S6AP111A28GT1B000 | Plastic TSSOP (0.65 mm pitch), 24-pin | | | (STI024) | MPN: Marketing Part Number **Figure 16-1 Ordering Part Number Definitions** # 17. Package Dimensions | SYMBOL | DIN | IENSIONS | | |----------|----------------------|--------------|----------------------| | STIVIBOL | MIN. | NOM. | MAX. | | А | | | 1.20 | | A1 | 0.05 | | 0.15 | | D | 7.80 BSC | | | | Е | 6.40 BSC | | | | E1 | 4.40 BSC | | | | | | | | | θ | 0° | | 8° | | θ<br>C | 0°<br>0.10 | <del>-</del> | 8°<br>0.19 | | | | 0.22 | _ | | С | 0.10 | 0.22 | 0.19 | | c<br>b | 0.10<br>0.20<br>0.45 | | 0.19<br>0.29<br>0.75 | | c<br>b | 0.10<br>0.20<br>0.45 | 0.60 | 0.19<br>0.29<br>0.75 | #### NOTES - 1. ALL DIMENSIONS ARE IN MILLIMETER. - 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994. - ⚠ DIMENSIONING D INCLUDE MOLD FLASH, DIMENSIONING E1 DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.025 mm PER SIDE. D and E1 DIMENSION ARE DETERMINED AT DATUM H - ⚠THE PACKAGE TOP MAY BE SMALLER THAN THE PACKAGE BOTTOM. DIMENSIONING D and E1 ARE DETERMINED AT THE OUTERMOST EXTREMES OF THE PLASTIC BODY EXCLUSIVE OF MOLD FLASH, THE BAR BURRS, GATE BURRS AND INTERLEAD FLASH, BUT INCLUDING ANY MISMATCH BETWEEN THE TOP AND BOTTOM OF THE PLASTIC BODY. - ⚠ DATUMS A & B TO BE DETERMINED AT DATUM H. - 6. "N" IS THE MAXIMUM NUMBER OF TERMINAL POSITIONS FOR THE SPECIFIED PACKAGE LENGTH. - ↑ THE DIMENSION APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN 0.10 mm TO 0.25mm FROM THE LEAD TIP. - ⚠ DIMENSION "b" DOES NOT INCLUDE THE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.10mm TOTAL IN EXCESS OF THE "b" DIMENSION AT MAXIMUM MATERIAL CONDITION. - THE DAMBAR MAY NOT BE LOCATED ON THE LOWER RADIUS OF THE FOOT. - ⚠ THIS CHAMFER FEATURE IS OPTIONAL. LF IT IS NOT PRESENT, THEN A PIN 1 IDENTIFIER MUST BE LOCATED WITHIN THE INDEX AREA INDICATED - 10 "A1" IS DEFINED AS THE VERTICAL DISTANCE FROM THE SEATING PLANE TO THE LOWEST POINT ON THE PACKAGE BODY EXCLUDING THE LID AND OR THERMAL ENHANCEMENT ON CAVITY DOWN PACKAGE CONFIGURATIONS. 002-14046 Rev. \*\* # 18. Major Changes Spansion Publication Number: S6AP111A28 DS405-00025 | Page | Section | Change Results | |--------------|--------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------| | Revision 0. | 1 | | | - | - | Initial release | | Revision 1.0 | 0 | • | | - | - | Preliminary → Full Production | | 16 | 10.5 ON/OFF Time Generator Block (ton Generator) | Description is changed : the CH2 ON time is set to 1/1.5 times the CH1 ON time → the CH2 frequency is set to 1.5 times the CH1 frequency | | 26,27 | 11.2 Layout | Description and picture is updated | | Revision 2. | 0 | | | 9 | Absolute Maximum Ratings | VO1 and 2 added. | | 10 | Recommended Operating Conditions | VO1 and 2 added. | | 11 | Electrical Characteristics | Maximum specifications of minimum on time and minimum off time are added. | | 14 to 17 | Typical Characteristics | Create new. | | 22 | Function Description | Figure 11.4 modified. | | 23 | Function Description | Figure 11.5 modified. | | 24 | Function Description | Boost circuit Block (CB1 and 2) create new | | 27,28 | I/O Pin Equivalent Circuit Diagram | Create new. | | 29 | Example Application Circuit | Create new. | | 30,31 | Part List | Create new. | | 37 to 44 | Application Note | Selecting parts create new. | NOTE: Please see "Document History" about later revised information. # **Document History** Document Title: S6AP111A28 2ch DC/DC Converter IC with PWM Synchronous Rectification Document Number: 002-08491 | Revision | ECN | Orig. of<br>Change | Submission<br>Date | Description of Change | |----------|---------|--------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ** | - | TAOA | 08/31/2015 | Migrated to Cypress and assigned document number 002-08491. No change to document contents or format. | | *A | 5135372 | TAOA | 02/16/2016 | Updated to Cypress format. | | *B | 5641426 | HIXT | 02/24/2017 | Updated Pin Assignment: Change the package name from FPT-24P-M10 to STI024 Added Usage Precaution Added RoHS Compliance Information Added Ordering Information Updated Package Dimensions: Updated to Cypress format | # Sales, Solutions, and Legal Information ## Worldwide Sales and Design Support Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. cypress.com/wireless #### **Products** Wireless/RF ARM® Cortex® Microcontrollers cypress.com/arm Automotive cypress.com/automotive Clocks & Buffers cypress.com/clocks Interface cypress.com/interface Internet of Things cypress.com/iot Memory cypress.com/memory Microcontrollers cypress.com/mcu **PSoC** cypress.com/psoc Power Management ICs cypress.com/pmic **Touch Sensing** cypress.com/touch **USB Controllers** cypress.com/usb ## **PSoC®** Solutions PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP ## **Cypress Developer Community** Forums | WICED IOT Forums | Projects | Video | Blogs | Training | Components ## **Technical Support** cypress.com/support © Cypress Semiconductor Corporation, 2015-2017. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited. TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended of or the operation of weapons, weapons systems, nuclear installations, life-support devices or systems, chiefulding resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other use where the failure of the device or system could cause personal injury, death, or property damage ("Unintended Uses"). A critical component is any component of a device or system whose failure to perform can be reasonably expected to cause the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from or related to all Unintended Uses of Cypress products. You shall indemnify and hold Cypress harmless from and against all claims, costs, damages, and other liabilities, including claims for personal injury or death, arising from or related to any Unintended Uses of Cypress products. Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners. Document Number: 002-08491 Rev.\*B February 24, 2017 Page 51 of 51