March 2013 # HI-8591 ARINC 429 Line Receiver #### **DESCRIPTION** The HI-8591 is an ARINC 429 bus interface receiver designed to operate from a single 3.3 V or 5 V supply. The part is designed with high-impedance inputs to minimize bus loading, and has an exceptional input common-mode performance in excess of +/- 30V, making it immune to ground offsets around the aircraft. The RINA and RINB inputs of the standard HI-8591 may be connected directly to the ARINC 429 bus. To enable external lightning protection circuitry to be added, the HI-8591-40 variant is available. The HI-8591-40 requires only the addition of external 40 K $\Omega$ , $\frac{1}{4}$ watt resistors in series with RINA and RINB to allow the part to meet the lightning protection requirements of DO-160D level 3. The typical 10 volt differential ARINC 429 signal is translated and input to a window comparator and latch. The comparator levels are set just below the standard 6.5 volt minimum ARINC data threshold and just above the standard 2.5 volt maximum ARINC null threshold. The TESTA and TESTB inputs bypass the analog inputs for testing purposes. Also if TESTA and TESTB are both taken high, the digital outputs are forced to zero. See Holt Application Note AN-300 for more information on lightning protection. #### **FEATURES** - ARINC 429 line receiver interface in a small outline package - 3.3V single rail supply voltage - +/-30 V common-mode performance - >140 KOhm input impedance - Lightning protection simplified with the ability to add 40 KOhm external series resistors - Receiver input hysteresis at least 2 volt - Test inputs bypass analog inputs and force digital outputs to a one, zero or null state #### PIN CONFIGURATIONS HI-8591PSI, HI-8591PST & HI-8591PSM HI-8591PSI-40, HI-8591PST-40 & HI-8591PSM-40 8 - PIN PLASTIC NARROW BODY SOIC HI-8591PCI, HI-8591PCT, HI-8591PCT-40 & HI-8591PCT-40 16- pin 4mm x 4mm Chip-scale package ### **SUPPLY VOLTAGES** $VCC = 3.3V \pm 10\%, 5.0V \pm 10\%$ ### **FUNCTION TABLE** | RINA | RINB | TESTA | TESTB | ROUTA | ROUTB | |-----------------|-----------------|-------|-------|-------|-------| | -1.25V to 1.25V | -1.25V to 1.25V | 0 | 0 | 0 | 0 | | -3.25V to -6.5V | 3.25V to 6.5V | 0 | 0 | 0 | 1 | | 3.25V to 6.5V | -3.25V to -6.5V | 0 | 0 | 1 | 0 | | Х | Х | 0 | 1 | 0 | 1 | | Х | Х | 1 | 0 | 1 | 0 | | Х | Х | 1 | 1 | 0 | 0 | #### PIN DESCRIPTION TABLE | SYMBOL | FUNCTION | DESCRIPTION | |--------|--------------|------------------------| | VCC | SUPPLY | 3.3V or 5V SUPPLY | | TESTA | LOGIC INPUT | CMOS | | RINB | ARINC INPUT | RECEIVER B INPUT | | RINA | ARINC INPUT | RECEIVER A INPUT | | GND | POWER | GROUND | | ROUTA | LOGIC OUTPUT | RECEIVER CMOS OUTPUT A | | ROUTB | LOGIC OUTPUT | RECEIVER CMOS OUTPUT B | | TESTB | LOGIC INPUT | CMOS | #### **FUNCTIONAL DESCRIPTION** #### **RECEIVER** Figure 1 shows the general architecture of the ARINC 429 receiver. The receiver operates off the VCC supply only. The inputs RINA and RINB each require $140 \mathrm{K}\Omega$ of resistance between the ARINC bus and comparator. This resistance is completely on-chip for the HI-8591. In contrast, the HI-8591-40 has $100~\mathrm{K}\Omega$ on-chip and requires an external $40 \mathrm{K}\Omega$ , 1/4 watt resistor on each of the ARINC 429 input pins. The HI-8591-40 device is typically chosen for applications where lightning protection is a requirement. After level translation, the inputs are buffered and become inputs to a differential amplifier. The amplitude of the differential signal is compared to levels derived from a divider between VCC and Ground. The nominal settings corre- spond to a One/Zero amplitude of 6.0V and a Null amplitude of 3.3V. The status of the ARINC receiver input is latched. A Null input resets the latches and a One or Zero input sets the latches. The logic at the output is controlled by the test signal which is generated by the logical OR of the TESTA and TESTB pins. If TESTA and TESTB are both One, the HI-8591 outputs are pulled low. This allows the digital outputs of a transmitter to be connected to the test inputs through control logic for system self-test purposes. #### **ABSOLUTE MAXIMUM RATINGS** Voltages referenced to Ground | Supply voltages VCC | 0.3V to +7V | | |-----------------------------------------------------------|-------------|--| | ARINC input - pins 3 & 4 Voltage at either pin+12 | 0V to -120V | | | DC current per input pin | ±10mA | | | Power dissipation at 25°C plastic DIP0.7W ceramic DIP0.5W | | | | Solder Temperature (Reflow) | 260°C | | | Storage Temperature65°C to +150°C | | | #### **RECOMMENDED OPERATING CONDITIONS** | Supply Voltages VCC3.3V to 5V ± 10% | |----------------------------------------| | Operating Temperature Range Industrial | NOTE: Stresses above absolute maximum ratings or outside recommended operating conditions may cause permanent damage to the device. These are stress ratings only. Operation at the limits is not recommended. #### DC ELECTRICAL CHARACTERISTICS OPERATING TEMPERATURE RANGE, VCC = $3.3V \pm 10\%$ or $5.0V \pm 10\%$ UNLESS OTHERWISE STATED | PARAMETERS SYMBOL | | TEST CONDITIONS | MIN | TYP | MAX | UNITS | |----------------------------|------------------|-----------------------------------------|---------|-----|---------|-------| | ARINC input voltage | | | | | | | | one or zero | V <sub>DIN</sub> | Differential volt., pins 3 & 4 | 6.5 | 10 | 13 | volts | | null | V <sub>NIN</sub> | " " " | - | - | 2.5 | volts | | common mode | VCOM | with respect to ground | -30.0 | - | +30.0 | volts | | logic input voltage | | | | | | | | high | VIH | | 75% VCC | - | - | volts | | low | V <sub>IL</sub> | | - | - | 25% VCC | volts | | ARINC input resistance | | Includes external 40KΩ for HI-8591-40 | | | | | | RINA to RINB | R DIFF | Supplies floating | - | 300 | - | ΚΩ | | RINA or RINB to GND | R GND | " " | - | 150 | - | ΚΩ | | RINA or RINB to VCC | R <sub>VCC</sub> | " " | - | 150 | - | ΚΩ | | logic input current | | | | | | | | source | l <sub>IH</sub> | V <sub>IN</sub> = 2.0V | - | - | 20.0 | μA | | sink | IIL | V <sub>IN</sub> = 0.8V | - | - | 20.0 | μA | | logic output drive voltage | | | | | | | | one | V <sub>OH1</sub> | VCC = 5V ± 10% I <sub>OH</sub> = 5mA | 2.4 | - | - | V | | | V <sub>OH2</sub> | VCC= 3.3V ± 10% I <sub>OH</sub> = 1.5mA | 2.4 | - | - | V | | zero | V <sub>OL1</sub> | VCC = 5V ± 10% I <sub>OH</sub> = 5mA | - | - | 0.5 | V | | | V <sub>OL2</sub> | $VCC = 3.3V \pm 10\% I_{OH} = 1.5mA$ | - | - | 0.4 | V | | Current drain | | | | | | | | operating | l <sub>CC1</sub> | pins 2, 8 = 0V; pins 3, 4 open | - | 1.5 | 5.0 | mA | #### **AC ELECTRICAL CHARACTERISTICS** OPERATING TEMPERATURE RANGE, VCC = 3.3V ± 10% or 5.0V ± 10% UNLESS OTHERWISE STATED | PARAMETERS | SYMBOL | TEST CONDITIONS | MIN | TYP | MAX | UNITS | |----------------------------------|-----------------|--------------------------------------------|-----|-----|------|-------| | Receiver propagation delay | | defined in Figure 3, C <sub>I</sub> = 50pF | | | | | | Output high to low | t phir | VCC = 3.3V ± 10% | - | 600 | 1000 | ns | | | ' | VCC = 5.0V ± 10% | - | 600 | 900 | ns | | Output low to high | t plhr | VCC = 3.3V ± 10% | - | 600 | 1000 | ns | | | | $VCC = 5.0V \pm 10\%$ | - | 600 | 900 | ns | | TEST pin propagation delay | | defined in Figure 4, C <sub>I</sub> = 50pF | | | | | | Output high to low | t pth | VCC = 3.3V ± 10% | - | _ | 100 | ns | | | | VCC = 5.0V ± 10% | - | _ | 60 | ns | | Output low to high | t ptl | VCC = 3.3V ± 10% | - | - | 100 | ns | | | | $VCC = 5.0V \pm 10\%$ | - | - | 60 | ns | | Receiver output transition times | | VCC = 3.3V or 5.0V ± 10% | | | | | | Output high to low | t fr | 0.01 0.01 = 10,0 | - | 15 | 50 | ns | | Output low to high | t rr | | - | 15 | 50 | ns | | Input capacitance (1) | | | | | | | | ARINC differential | C <sub>AD</sub> | | - | 5 | 10 | pF | | ARINC single ended to Ground | C <sub>AS</sub> | | - | - | 10 | pF | | Logic | CIN | | - | - | 10 | pF | Notes: 1. Guaranteed but not tested #### **HEAT SINK - CHIP-SCALE PACKAGE ONLY** The HI-8591PCI and HI-8591PCT use a 16-pin plastic chip-scale (QFN) package. This package has a metal heat sink pad on its bottom surface. This heat sink should be soldered down to the printed circuit board for optimum thermal dissipation. The heat sink is electrically isolated from the chip and can be soldered to any ground or power plane. However, since the chip's substrate is at V+, connecting the heat sink to this power plane is recommended to avoid coupling noise into the circuit. #### **ORDERING INFORMATION** ### HI - 8591 <u>xx x x</u> - <u>xx</u> | PART | INPUT SERIES RESISTANCE | | | | |----------------|-------------------------|---------------------|--|--| | NUMBER | BUILT-IN | REQUIRED EXTERNALLY | | | | No dash number | 140 Kohm | 0 | | | | -40 | 100 Kohm | 40 Kohm | | | | PART<br>NUMBER | | LEAD<br>FINISH | |----------------|-------|------------------------------------------| | | Blank | Tin / Lead (Sn / Pb) Solder | | | F | 100% Matte Tin (Pb-free, RoHS compliant) | | PART<br>NUMBER | | TEMPERATURE<br>RANGE | FLOW | BURN<br>IN | |----------------|---|----------------------|------|------------| | | 1 | -40°C TO +85°C | 1 | NO | | | Т | -55°C TO +125°C | Т | NO | | | М | -55°C TO +125°C | М | YES | | PART<br>NUMBER | PACKAGE<br>DESCRIPTION | |----------------|------------------------------------------------------------------------| | PC | 16 PIN PLASTIC 4 x 4 mm CHIP SCALE (16PCS) not available with "M" flow | | PD | 8 PIN PLASTIC DIP (8P) not available with "M" flow | | PS | 8 PIN PLASTIC NARROW BODY SOIC (8HN) | | CR | 8 PIN CERDIP (8D) not available Pb-free | ### HI-8591 # **REVISION HISTORY** | P/N | Rev | Date | Description of Change | |--------|-----|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | DS8591 | F | 06/21/11 | Updated pad & heat-sink dimensions on 16-pin plastic chip-scale (QFN) package to reflect current package vendor's dimensions. | | | G | 08/03/12 | Updated VIL/VIH specification, Solder Temperature, and package dimensions (8PS, 16PC). | | | Н | 03/13/13 | Clarify ARINC input resistance and correct error in RDIFF. Clarify solder temperature in Absolute Maximum Ratings. Clarify operating temperature range in Recommended Operating Conditions. | ## 8-PIN PLASTIC SMALL OUTLINE (SOIC) - NB (Narrow Body) inches (millimeters) Package Type: 8HN BSC = "Basic Spacing between Centers" is theoretical true position dimension and has no tolerance. (JEDEC Standard 95) **8-PIN CERDIP** inches (millimeters) Package Type: 8D BSC = "Basic Spacing between Centers" is theoretical true position dimension and has no tolerance. (JEDEC Standard 95) ### **HI-8591 PACKAGE DIMENSIONS** #### 8-PIN PLASTIC DIP inches (millimeters) Package Type: 8P .300 ±.010 (7.620 ±.254) .0115 ±.0035 (.292 ±.089) .335 ±.035 (8.509 ±.889) BSC = "Basic Spacing between Centers" is theoretical true position dimension and has no tolerance. (JEDEC Standard 95) ### 16-PIN PLASTIC CHIP-SCALE PACKAGE #### inches (millimeters) Package Type: 16PCS BSC = "Basic Spacing between Centers" is theoretical true position dimension and has no tolerance. (JEDEC Standard 95)