#### 4-OUTPUT VERY LOW POWER PCIE GEN1-2-3 CLOCK GENERATOR 9FGV0431 ### **Description** The 9FGV0431 is a 4-output very low power clock generator for PCIe Gen 1, 2 and 3 applications. The device has 4 output enables for clock management and supports 2 different spread spectrum levels in addition to spread off. ### **Recommended Application** PCIe Gen1-2-3 Clock Generator ### **Output Features** - 4 0.7V low-power HCSL-compatible (LP-HCSL) DIF pairs - 1 1.8V LVCMOS REF output w/Wake-On-Lan ### **Key Specifications** - DIF cycle-to-cycle jitter <50ps</li> - DIF output-to-output skew <50ps</li> - DIF phase jitter is PCIe Gen1-2-3 compliant - REF phase jitter is < 1.5ps RMS #### Features/Benefits - 1.8V operation; reduced power consuption - OE# pins; support DIF power management - LP-HCSL differential clock outputs; reduced power and board space - Programmable Slew rate for each output; allows tuning for various line lengths - Programmable output amplitude; allows tuning for various application environments - DIF outputs blocked until PLL is locked; clean system start-up - Selectable 0%, -0.25% or -0.5% spread on DIF outputs; reduces EMI - External 25MHz crystal; supports tight ppm with 0 ppm synthesis error - Configuration can be accomplished with strapping pins; SMBus interface not required for device control - 3.3V tolerant SMBus interface works with legacy controllers - Space saving 32-pin 5x5 mm MLF; minimal board space - Selectable SMBus addresses; multiple devices can easily share an SMBus segment # **Block Diagram** # **Pin Configuration** #### 32-pin MLF, 5x5 mm, 0.5mm pitch ^ prefix indicates internal 120KOhm pull up resistor v prefix indicates internal 120KOhm pull down resistor #### **SMBus Address Selection Table** | | SADR | Address | + Read/Write Bit | |------------------------------------|------|---------|------------------| | State of SADR on first application | 0 | 1101000 | Х | | of CKPWRGD_PD# | 1 | 1101010 | х | ### **Power Management Table** | CKPWRGD PD# | SMBus | | DIFx | | REF | |-------------|--------|-------------------------|---------|---------|-------------------| | CKFWKGD_FD# | OE bit | OEx# True O/P Comp. O/P | | INLI | | | 0 | Х | Х | Low | Low | Hi-Z <sup>1</sup> | | 1 | 1 | 0 | Running | Running | Running | | 1 | 0 | 1 | Low | Low | Low | <sup>1.</sup> REF is Hi-Z until the 1st assertion of CKPWRGD\_PD# high. After this, when CKPWRG\_PD# is low, REF is Low. #### **Power Connections** | Pin Number | | Description | |------------|--------|---------------| | VDD | GND | Description | | 4 | 1 | XTAL Analog | | 5 | 7 | REF Output | | 9 | 8, 30 | Digital Power | | 16, 25 | 15, 26 | DIF outputs | | 21 | 20 | PLL Analog | # **Pin Descriptions** | Pin# | Pin Name | Туре | Pin Description | |------|--------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | GNDXTAL | GND | GND for XTAL | | 2 | XIN/CLKIN_25 | IN | Crystal input or Reference Clock input. Nominally 25MHz. | | 3 | X2 | OUT | Crystal output. | | 4 | VDDXTAL1.8 | PWR | Power supply for XTAL, nominal 1.8V | | 5 | VDDREF1.8 | PWR | VDD for REF output. nominal 1.8V. | | 6 | vSADR/REF1.8 | LATCHED<br>I/O | Latch to select SMBus Address/1.8V LVCMOS copy of X1 pin. | | 7 | GNDREF | GND | Ground pin for the REF outputs. | | 8 | GNDDIG | GND | Ground pin for digital circuitry | | 9 | VDDDIG1.8 | PWR | 1.8V digital power (dirty power) | | 10 | SCLK_3.3 | IN | Clock pin of SMBus circuitry, 3.3V tolerant. | | 11 | SDATA_3.3 | I/O | Data pin for SMBus circuitry, 3.3V tolerant. | | 12 | vOE0# | IN | Active low input for enabling DIF pair 0. This pin has an internal pull-down. 1 =disable outputs, 0 = enable outputs | | 13 | DIF0 | OUT | Differential true clock output | | 14 | DIF0# | OUT | Differential Complementary clock output | | 15 | GND | GND | Ground pin. | | 16 | VDDO1.8 | PWR | Power supply for outputs, nominally 1.8V. | | 17 | vOE1# | IN | Active low input for enabling DIF pair 1. This pin has an internal pull-down. 1 =disable outputs, 0 = enable outputs | | 18 | DIF1 | OUT | Differential true clock output | | 19 | DIF1# | OUT | Differential Complementary clock output | | 20 | GNDA | GND | Ground pin for the PLL core. | | 21 | VDDA1.8 | PWR | 1.8V power for the PLL core. | | 22 | DIF2 | OUT | Differential true clock output | | 23 | DIF2# | OUT | Differential Complementary clock output | | 24 | vOE2# | IN | Active low input for enabling DIF pair 2. This pin has an internal pull-down. 1 =disable outputs, 0 = enable outputs | | 25 | VDDO1.8 | PWR | Power supply for outputs, nominally 1.8V. | | 26 | GND | GND | Ground pin. | | 27 | DIF3 | OUT | Differential true clock output | | 28 | DIF3# | OUT | Differential Complementary clock output | | 29 | vOE3# | IN | Active low input for enabling DIF pair 3. This pin has an internal pull-down. 1 =disable outputs, 0 = enable outputs | | 30 | GND | GND | Ground pin. | | 31 | ^CKPWRGD_PD# | IN | Input notifies device to sample latched inputs and start up on first high assertion. Low enters Power Down Mode, subsequent high assertions exit Power Down Mode. This pin has internal pull-up resistor. | | 32 | vSS_EN_tri | LATCHED IN | Latched select input to select spread spectrum amount at initial power up : 1 = -0.5% spread, M = -0.25%, 0 = Spread Off | ### **Test Loads** ### **Alternate Differential Output Terminations** | Rs | Zo | Units | |----|-----|---------| | 33 | 100 | Ohms | | 27 | 85 | Offilis | # **Alternate Terminations** Driving LVDS inputs with the 9FGV0431 | Dirving EVDS imp | | | | | |------------------|--------------|-------------------|------|--| | | , | Value | | | | | Receiver has | Receiver does not | | | | Component | termination | have termination | Note | | | R7a, R7b | 10K ohm | 140 ohm | | | | R8a, R8b | 5.6K ohm | 75 ohm | | | | Cc | 0.1 uF | 0.1 uF | | | | Vcm | 1.2 volts | 1.2 volts | | | ### **Absolute Maximum Ratings** Stresses above the ratings listed below can cause permanent damage to the 9FGV0431. These ratings, which are standard values for IDT commercially rated parts, are stress ratings only. Functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods can affect product reliability. Electrical parameters are guaranteed only over the recommended operating temperature range. | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | NOTES | |---------------------------|-------------|---------------------------|------|-----|---------------|-------|-------| | 1.8V Supply Voltage | VDDx1.8 | Applies to All VDD pins | -0.5 | | 2.5 | V | 1,2 | | Input Voltage | $V_{IN}$ | | -0.5 | | $V_{DD}+0.3V$ | ٧ | 1, 3 | | Input High Voltage, SMBus | $V_{IHSMB}$ | SMBus clock and data pins | | | 3.6V | ٧ | 1 | | Storage Temperature | Ts | | -65 | | 150 | ç | 1 | | Junction Temperature | Tj | | | | 125 | ç | 1 | | Input ESD protection | ESD prot | Human Body Model | 2000 | | | ٧ | 1 | <sup>&</sup>lt;sup>1</sup>Guaranteed by design and characterization, not 100% tested in production. ### **Electrical Characteristics-Current Consumption** $TA = T_{COM}$ or $T_{IND_i}$ Supply Voltage per VDD of normal operation conditions, See Test Loads for Loading Conditions | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | NOTES | |--------------------------|---------------------|--------------------------------------|-----|-----|-----|-------|-------| | | I <sub>DDAOP</sub> | VDDA, All outputs active @100MHz | | 6 | 8 | mA | 1 | | Operating Supply Current | I <sub>DDOP</sub> | VDD, All outputs active @100MHz | | 26 | 30 | mA | 1 | | Suspend Supply Current | I <sub>DDSUSP</sub> | VDDxxx, PD# = 0, Wake-On-LAN enabled | | 6 | 8 | mA | 1 | | Powerdown Current | I <sub>DDPD</sub> | PD#=0 | | 0.6 | 1 | mA | 1, 2 | <sup>&</sup>lt;sup>1</sup>Guaranteed by design and characterization, not 100% tested in production. ### Electrical Characteristics-Output Duty Cycle, Jitter, and Skew Characterisitics TA = T<sub>COM</sub> or T<sub>IND;</sub> Supply Voltage per VDD of normal operation conditions, See Test Loads for Loading Conditions | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | NOTES | |------------------------|-----------------------|-----------------------------------|-----|------|-----|-------|-------| | Duty Cycle | t <sub>DC</sub> | Measured differentially, PLL Mode | 45 | 50.1 | 55 | % | 1 | | Skew, Output to Output | t <sub>sk3</sub> | V <sub>T</sub> = 50% | | 37 | 50 | ps | 1 | | Jitter, Cycle to cycle | t <sub>icyc-cyc</sub> | PLL mode | | 12 | 50 | ps | 1,2 | <sup>&</sup>lt;sup>1</sup>Guaranteed by design and characterization, not 100% tested in production. <sup>&</sup>lt;sup>2</sup> Operation under these conditions is neither implied nor guaranteed. <sup>&</sup>lt;sup>3</sup> Not to exceed 2.5V. <sup>&</sup>lt;sup>2</sup>Assuming REF is not running in power down state <sup>&</sup>lt;sup>2</sup> Measured from differential waveform # **Electrical Characteristics-Input/Supply/Common Parameters-Normal Operating Conditions** $TA = T_{COM}$ or $T_{IND}$ ; Supply Voltage per VDD of normal operation conditions, See Test Loads for Loading Conditions | TOOM OF TIND, O SIPPLY | onago por Ti | BB of Hormal operation conditions, Gee Test Loads to | 00.09 0 | 01101110110 | | | | |----------------------------------------------------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-------------|----------------------|--------|-------| | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | NOTES | | 1.8V Supply Voltage | VDD <sub>x</sub> 1.8 | Supply voltage for core, analog and single-ended LVCMOS outputs | 1.7 | 1.8 | 1.9 | V | 1 | | Ambient Operating | T <sub>COM</sub> | Commmercial range | 0 | 25 | 70 | °C | 1 | | Temperature | T <sub>IND</sub> | Industrial range | -40 | 25 | 85 | °C | 1 | | Input High Voltage | V <sub>IH</sub> | Single-ended inputs, except SMBus | 0.75 V <sub>DD</sub> | | $V_{DD} + 0.3$ | V | 1 | | Input Mid Voltage | V <sub>IM</sub> | Single-ended tri-level inputs ('_tri' suffix, if present) | 0.4 V <sub>DD</sub> | | 0.6 V <sub>DD</sub> | ٧ | 1 | | Input Low Voltage | V <sub>IL</sub> | Single-ended inputs, except SMBus | -0.3 | | 0.25 V <sub>DD</sub> | V | 1 | | Schmitt Trigger Postive<br>Going Threshold Voltage | V <sub>T+</sub> | Single-ended inputs, where indicated | 0.4 V <sub>DD</sub> | | 0.7 V <sub>DD</sub> | V | 1 | | Schmitt Trigger Negative Going Threshold Voltage | V <sub>T</sub> . | Single-ended inputs, where indicated | 0.1 V <sub>DD</sub> | | 0.4 V <sub>DD</sub> | V | 1 | | Hysteresis Voltage | $V_{H}$ | V <sub>T+</sub> - V <sub>T-</sub> | 0.1 V <sub>DD</sub> | | 0.4 V <sub>DD</sub> | V | 1 | | Output High Voltage | V <sub>IH</sub> | Single-ended outputs, except SMBus. I <sub>OH</sub> = -2mA | V <sub>DD</sub> -0.45 | | | V | 1 | | Output Low Voltage | $V_{IL}$ | Single-ended outputs, except SMBus. I <sub>OL</sub> = -2mA | | | 0.45 | V | 1 | | | I <sub>IN</sub> | Single-ended inputs, $V_{IN} = GND$ , $V_{IN} = VDD$ | -5 | | 5 | uA | 1 | | Input Current | I <sub>INP</sub> | Single-ended inputs $V_{IN} = 0 \text{ V}$ ; Inputs with internal pull-up resistors $V_{IN} = \text{VDD}$ ; Inputs with internal pull-down resistors | -200 | | 200 | uA | 1 | | Input Frequency | F <sub>in</sub> | XTAL, or X1 input | 23 | 25 | 27 | MHz | 1 | | Pin Inductance | L <sub>pin</sub> | | | | 7 | nΗ | 1 | | 0 " | C <sub>IN</sub> | Logic Inputs, except DIF_IN | 1.5 | | 5 | pF | 1 | | Capacitance | C <sub>OUT</sub> | Output pin capacitance | | | 6 | pF | 1 | | Clk Stabilization | T <sub>STAB</sub> | From V <sub>DD</sub> Power-Up and after input clock stabilization or de-assertion of PD# to 1st clock | | 0.6 | 1.8 | ms | 1,2 | | SS Modulation Frequency | f <sub>MOD</sub> | Allowable Frequency (Triangular Modulation) | 31 | 31.6 | 32 | kHz | 1 | | OE# Latency | t <sub>LATOE#</sub> | DIF start after OE# assertion DIF stop after OE# deassertion | 1 | 2 | 3 | clocks | 1,3 | | Tdrive_PD# | t <sub>DRVPD</sub> | DIF output enable after PD# de-assertion | | | 300 | us | 1,3 | | Tfall | t <sub>F</sub> | Fall time of single-ended control inputs | | | 5 | ns | 1,2 | | Trise | t <sub>R</sub> | Rise time of single-ended control inputs | | | 5 | ns | 1,2 | | SMBus Input Low Voltage | $V_{ILSMB}$ | $V_{DDSMB} = 3.3V$ , see note 4 for $V_{DDSMB} < 3.3V$ | | | 0.8 | V | 1,4 | | SMBus Input High Voltage | $V_{IHSMB}$ | $V_{DDSMB} = 3.3V$ , see note 5 for $V_{DDSMB} < 3.3V$ | 2.1 | | 3.6 | V | 1,5 | | SMBus Output Low Voltage | $V_{OLSMB}$ | @ I <sub>PULLUP</sub> | | | 0.4 | V | 1 | | SMBus Sink Current | I <sub>PULLUP</sub> | @ V <sub>OL</sub> | 4 | | | mA | 1 | | Nominal Bus Voltage | $V_{DDSMB}$ | | 1.7 | | 3.6 | V | 1 | | SCLK/SDATA Rise Time | t <sub>RSMB</sub> | (Max VIL - 0.15) to (Min VIH + 0.15) | | | 1000 | ns | 1 | | SCLK/SDATA Fall Time | t <sub>FSMB</sub> | (Min VIH + 0.15) to (Max VIL - 0.15) | | | 300 | ns | 1 | | SMBus Operating<br>Frequency | f <sub>MAXSMB</sub> | Maximum SMBus operating frequency | _ | | 400 | kHz | 1 | <sup>&</sup>lt;sup>1</sup> Guaranteed by design and characterization, not 100% tested in production. $<sup>^{2}</sup>$ Control input must be monotonic from 20% to 80% of input swing. <sup>&</sup>lt;sup>3</sup> Time from deassertion until outputs are >200 mV $<sup>^{4}</sup>$ For $V_{DDSMB} < 3.3V$ , $V_{ILSMB} <= 0.35V_{DDSMB}$ $<sup>^{5}</sup>$ For $V_{\text{DDSMB}} < 3.3 V, \ V_{\text{IHSMB}} >= 0.65 V_{\text{DDSMB}}$ # **Electrical Characteristics-DIF 0.7V Low Power HCSL Output** TA = T<sub>COM</sub> or T<sub>IND</sub>. Supply Voltage per VDD of normal operation conditions, See Test Loads for Loading Conditions | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | NOTES | |------------------------|-------------------|-----------------------------------------------------------------------------------------|------|------|------|-------|---------| | Slew rate | Trf | Scope averaging on 3.0V/ns setting | 2.6 | 3.5 | 4.6 | V/ns | 1, 2, 3 | | Siew rate | 111 | Scope averaging on 2.0V/ns setting | 1.5 | 2.5 | 3.5 | V/ns | 1, 2, 3 | | Slew rate matching | ΔTrf | Slew rate matching, Scope averaging on | | 8 | 20 | % | 1,2,4 | | Voltage High | V <sub>HIGH</sub> | Statistical measurement on single-ended signal using oscilloscope math function. (Scope | 660 | 797 | 850 | mV | 1,8 | | Voltage Low | $V_{LOW}$ | averaging on) | -150 | 15 | 150 | ] "" | 1 | | Max Voltage | Vmax | Measurement on single ended signal using | | 833 | 1150 | mV | 1 | | Min Voltage | Vmin | absolute value. (Scope averaging off) | -300 | -41 | | IIIV | 1 | | Vswing | Vswing | Scope averaging off | 300 | 1564 | | mV | 1,2 | | Crossing Voltage (abs) | Vcross_abs | Scope averaging off | 300 | 427 | 550 | mV | 1,5 | | Crossing Voltage (var) | ∆-Vcross | Scope averaging off | | 15 | 140 | mV | 1,6 | <sup>&</sup>lt;sup>1</sup>Guaranteed by design and characterization, not 100% tested in production. $C_L = 2pF$ with $R_S = 33Ω$ for Zo = 50Ω (100Ω differential trace impedance). ### **Electrical Characteristics-Phase Jitter Parameters** TA = T<sub>COM</sub> or T<sub>IND</sub>; Supply Voltage per VDD of normal operation conditions, See Test Loads for Loading Conditions | | | | | | | INDUSTRY | | | |---------------------------|-------------------------|------------------------------------------------------|------|------|------|----------|-------------|---------| | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | LIMIT | UNITS | NOTES | | Phase Jitter, PCI Express | t <sub>jphPCleG1</sub> | PCIe Gen 1 | 20 | 25 | 35 | 86 | ps<br>(p-p) | 1,2,3,5 | | | + | PCIe Gen 2 Lo Band<br>10kHz < f < 1.5MHz | 0.8 | 0.9 | 1.1 | 3 | ps<br>(rms) | 1,2,5 | | | t <sub>jphPCle</sub> G2 | PCIe Gen 2 High Band<br>1.5MHz < f < Nyquist (50MHz) | 1.5 | 1.6 | 1.9 | 3.1 | ps<br>(rms) | 1,2,5 | | | t <sub>jphPCleG3</sub> | PCIe Gen 3<br>(PLL BW of 2-4MHz, CDR = 10MHz) | 0.34 | 0.38 | 0.50 | 1 | ps<br>(rms) | 1,2,4,5 | <sup>&</sup>lt;sup>1</sup> Guaranteed by design and characterization, not 100% tested in production. <sup>&</sup>lt;sup>2</sup> Measured from differential waveform <sup>&</sup>lt;sup>3</sup> Slew rate is measured through the Vswing voltage range centered around differential 0V. This results in a +/-150mV window around differential 0V. <sup>&</sup>lt;sup>4</sup> Matching applies to rising edge rate for Clock and falling edge rate for Clock#. It is measured using a +/-75mV window centered on the average cross point where Clock rising meets Clock# falling. The median cross point is used to calculate the voltage thresholds the oscilloscope is to use for the edge rate calculations. <sup>&</sup>lt;sup>5</sup> Vcross is defined as voltage where Clock = Clock# measured on a component test board and only applies to the differential rising edge (i.e. Clock rising and Clock# falling). <sup>&</sup>lt;sup>6</sup> The total variation of all Vcross measurements in any particular system. Note that this is a subset of Vcross\_min/max (Vcross absolute) allowed. The intent is to limit Vcross induced modulation by setting Δ-Vcross to be smaller than Vcross absolute. <sup>&</sup>lt;sup>7</sup> At default SMBus settings. <sup>&</sup>lt;sup>2</sup> See http://www.pcisig.com for complete specs <sup>&</sup>lt;sup>3</sup> Sample size of at least 100K cycles. This figures extrapolates to 108ps pk-pk @ 1M cycles for a BER of 1-12. <sup>&</sup>lt;sup>4</sup> Calculated from Intel-supplied Clock Jitter Tool <sup>&</sup>lt;sup>5</sup> Applies to all differential outputs ### **Electrical Characteristics-REF** $TA = T_{COM}$ or $T_{IND}$ ; Supply Voltage per VDD of normal operation conditions, See Test Loads for Loading Conditions | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | Notes | |------------------------|-----------------------|--------------------------------------|-----|------|------|-------------|-------| | Long Accuracy | ppm | see Tperiod min-max values | | 0 | | ppm | 1,2 | | Clock period | $T_{period}$ | 25 MHz output nominal | | 40 | | ns | 1,2 | | Rise/Fall Slew Rate | t <sub>rf1</sub> | $V_{OH} = VDD-0.45V, V_{OL} = 0.45V$ | 0.5 | 1.3 | 2.5 | V/ns | 1,3 | | Duty Cycle | d <sub>tcd</sub> | $V_T = VDD/2 V$ | 45 | 53 | 55 | % | 1,4 | | Duty Cycle Distortion | d <sub>t1</sub> | $V_T = VDD/2 V$ | 0 | 2 | 3 | % | 1,5 | | Jitter, cycle to cycle | t <sub>jcyc-cyc</sub> | $V_T = VDD/2 V$ | | 20 | 250 | ps | 1,4 | | Noise floor | t <sub>jdBc1k</sub> | 1kHz offset | | -125 | -119 | dBc | 1,4 | | Noise floor | t <sub>jdBc10k</sub> | 10kHz offset to Nyquist | | -140 | -120 | dBc | 1,4 | | Jitter, phase | t <sub>jphREF</sub> | 12kHz to 5MHz | | 0.81 | 1.5 | ps<br>(rms) | 1,4 | <sup>&</sup>lt;sup>1</sup>Guaranteed by design and characterization, not 100% tested in production. ### Clock Periods-Differential Outputs with Spread Spectrum Disabled | | Measurement Window | | | | | | | | | | |---------|--------------------|------------------------------|--------------------------------------|--------------------------------------|----------------------------|--------------------------------------|--------------------------------------|------------------------------|-------|-------| | | Center | 1 Clock | 1us | 0.1s | 0.1s | 0.1s | 1us | 1 Clock | | | | SSC OFF | Freq.<br>MHz | -c2c jitter<br>AbsPer<br>Min | -SSC<br>Short-Term<br>Average<br>Min | - ppm<br>Long-Term<br>Average<br>Min | 0 ppm<br>Period<br>Nominal | + ppm<br>Long-Term<br>Average<br>Max | +SSC<br>Short-Term<br>Average<br>Max | +c2c jitter<br>AbsPer<br>Max | Units | Notes | | DIF | 100.00 | 9.94900 | | 9.99900 | 10.00000 | 10.00100 | | 10.05100 | ns | 1,2 | # Clock Periods-Differential Outputs with -0.5% Spread Spectrum Enabled | | | Measurement Window | | | | | | | | | |--------|------------------------|------------------------------|--------------------------------------|--------------------------------------|----------------------------|--------------------------------------|--------------------------------------|------------------------------|-------|-------| | | Comton | 1 Clock | 1us | 0.1s | 0.1s | 0.1s | 1us | 1 Clock | | | | SSC ON | Center<br>Freq.<br>MHz | -c2c jitter<br>AbsPer<br>Min | -SSC<br>Short-Term<br>Average<br>Min | - ppm<br>Long-Term<br>Average<br>Min | 0 ppm<br>Period<br>Nominal | + ppm<br>Long-Term<br>Average<br>Max | +SSC<br>Short-Term<br>Average<br>Max | +c2c jitter<br>AbsPer<br>Max | Units | Notes | | DIF | 99.75 | 9.94906 | 9.99906 | 10.02406 | 10.02506 | 10.02607 | 10.05107 | 10.10107 | ns | 1,2 | <sup>&</sup>lt;sup>1</sup>Guaranteed by design and characterization, not 100% tested in production. <sup>&</sup>lt;sup>2</sup> All Long Term Accuracy and Clock Period specifications are guaranteed assuming that REF is trimmed to 25.00 MHz <sup>&</sup>lt;sup>3</sup> Typical value occurs when REF slew rate is set to default value <sup>&</sup>lt;sup>4</sup> When driven by a crystal. <sup>&</sup>lt;sup>5</sup> When driven by an external oscillator via the X1 pin. X2 should be floating in this case. <sup>&</sup>lt;sup>2</sup> All Long Term Accuracy and Clock Period specifications are guaranteed assuming that REF is trimmed to 25.00 MHz ### **General SMBus Serial Interface Information** #### **How to Write** - · Controller (host) sends a start bit - Controller (host) sends the write address - IDT clock will acknowledge - Controller (host) sends the beginning byte location = N - IDT clock will acknowledge - Controller (host) sends the byte count = X - IDT clock will acknowledge - Controller (host) starts sending Byte N through Byte N+X-1 - IDT clock will acknowledge each byte one at a time - Controller (host) sends a Stop bit | | Index Blo | ock ' | Write Operation | |-----------|------------|--------|----------------------| | Controll | er (Host) | | IDT (Slave/Receiver) | | Т | starT bit | | | | Slave A | Address | | | | WR | WRite | | | | | | | ACK | | Beginning | g Byte = N | | | | | | | ACK | | Data Byte | Count = X | | | | | | | ACK | | Beginnin | g Byte N | | | | | | | ACK | | 0 | | × | | | 0 | | X Byte | 0 | | 0 | | Ð | 0 | | | | | 0 | | Byte N | + X - 1 | | | | | | | ACK | | Р | stoP bit | | | Note: Read/Write address is latched on SADR pin. #### **How to Read** - · Controller (host) will send a start bit - Controller (host) sends the write address - IDT clock will acknowledge - Controller (host) sends the beginning byte location = N - IDT clock will acknowledge - Controller (host) will send a separate start bit - Controller (host) sends the read address - IDT clock will acknowledge - IDT clock will send the data byte count = X - IDT clock sends Byte N+X-1 - IDT clock sends Byte 0 through Byte X (if X<sub>(H)</sub> was written to Byte 8) - Controller (host) will need to acknowledge each byte - · Controller (host) will send a not acknowledge bit - · Controller (host) will send a stop bit | | Index Block F | Read O | peration | |------|-----------------|----------|----------------------| | Cor | ntroller (Host) | | IDT (Slave/Receiver) | | Т | starT bit | | | | SI | ave Address | | | | WR | WRite | | | | | | | ACK | | Begi | nning Byte = N | | | | | | | ACK | | RT | Repeat starT | | | | SI | ave Address | | | | RD | ReaD | | | | | | | ACK | | | | | | | | | | Data Byte Count=X | | | ACK | | | | | | | Beginning Byte N | | | ACK | | | | | | <u>e</u> | 0 | | | 0 | X Byte | 0 | | | 0 | × | 0 | | | 0 | | | | | | | Byte N + X - 1 | | N | Not acknowledge | | | | Р | stoP bit | | | #### SMBus Table: Output Enable Register | Byte 0 | Name | Control Function | Type | 0 | 1 | Default | |--------|----------|------------------|------|---------|---------|---------| | Bit 7 | Reserved | | | | | | | Bit 6 | Reserved | | | | | | | Bit 5 | Reserved | | | | | | | Bit 4 | Reserved | | | | | | | Bit 3 | DIF OE3 | Output Enable | RW | Low/Low | Enabled | 1 | | Bit 2 | DIF OE3 | Output Enable | RW | Low/Low | Enabled | 1 | | Bit 1 | DIF OE2 | Output Enable | RW | Low/Low | Enabled | 1 | | Bit 0 | DIF OE1 | Output Enable | RW | Low/Low | Enabled | 1 | ### SMBus Table: SS Readback and Vhigh Control Register | Byte 1 | Name | Control Function | Туре | 0 | 1 | Default | |--------|--------------|-----------------------------|-----------------|-------------------------------------------|--------------------------------------|---------| | Bit 7 | SSENRB1 | SS Enable Readback Bit1 | R | 00' for SS_EN_tri = 0, '01' for SS_EN_tri | | Latch | | Bit 6 | SSENRB1 | SS Enable Readback Bit0 | R | = 'M', '11 for S | S_EN_tri = '1' | Latch | | Bit 5 | SSEN_SWCNTRL | Enable SW control of SS | RW | SS control locked | Values in B1[4:3] control SS amount. | 0 | | Bit 4 | SSENSW1 | SS Enable Software Ctl Bit1 | RW <sup>1</sup> | 00' = SS Off, '01' = -0.25% SS, | | 0 | | Bit 3 | SSENSW0 | SS Enable Software Ctl Bit0 | RW <sup>1</sup> | '10' = Reserved | , '11'= -0.5% SS | 0 | | Bit 2 | | Reserved | | | | 1 | | Bit 1 | AMPLITUDE 1 | Controls Output Amplitude | RW | 00 = 0.6V | 01 = 0.7V | 1 | | Bit 0 | AMPLITUDE 0 | Controls Output Amplitude | RW | 10= 0.8V | 11 = 0.9V | 0 | <sup>1.</sup> B1[5] must be set to a 1 for these bits to have any effect on the part. ### SMBus Table: DIF Slew Rate Control Register | Byte 2 | Name | Control Function | Туре | 0 | 1 | Default | |--------|------------------|--------------------------|------|---------|---------|---------| | Bit 7 | Reserved | | | | | | | Bit 6 | Reserved | | | | | | | Bit 5 | Reserved | | | | | | | Bit 4 | Reserved | | | | | | | Bit 3 | SLEWRATESEL DIF3 | Adjust Slew Rate of DIF3 | RW | 2.0V/ns | 3.0V/ns | 1 | | Bit 2 | SLEWRATESEL DIF2 | Adjust Slew Rate of DIF2 | RW | 2.0V/ns | 3.0V/ns | 1 | | Bit 1 | SLEWRATESEL DIF1 | Adjust Slew Rate of DIF3 | RW | 2.0V/ns | 3.0V/ns | 1 | | Bit 0 | SLEWRATESEL DIF0 | Adjust Slew Rate of DIF1 | RW | 2.0V/ns | 3.0V/ns | 1 | ### SMBus Table: REF Control Register | Byte 3 | Name | Control Function | Туре | 0 | 1 | Default | |--------|----------------------------|-------------------------------------------|------|---------------------|-------------------|---------| | Bit 7 | REF | Slew Rate Control | RW | 00 = 0.9 V/ns | 01 =1.3V/ns | 0 | | Bit 6 | KEF | Siew Rate Control | RW | 10 = 1.6V/ns | 11 = 1.8V/ns | 1 | | Bit 5 | REF Power Down Function | own Function Wake-on-Lan Enable for REF | | REF does not run in | REF runs in Power | 0 | | ысэ | INEL I OWEL DOWN I UNCTION | Wake-on-Lan Enable for KEI | RW | Power Down | Down | | | Bit 4 | REF OE | REF Output Enable | RW | Low | Enabled | 1 | | Bit 3 | | Reserved | | | | 1 | | Bit 2 | Reserved | | | | | | | Bit 1 | Reserved | | | | | | | Bit 0 | | Reserved | | | | 1 | Byte 4 is reserved and reads back 'hFF'. #### SMBus Table: Revision and Vendor ID Register | Byte 5 | Name | Control Function | Туре | 0 | 1 | Default | |--------|------|------------------|------|--------------|------------|---------| | Bit 7 | RID3 | | R | | 0 | | | Bit 6 | RID2 | Revision ID | R | A rev = 0000 | | 0 | | Bit 5 | RID1 | | R | | | 0 | | Bit 4 | RID0 | | R | ] | 0 | | | Bit 3 | VID3 | | R | R | | 0 | | Bit 2 | VID2 | VENDOR ID | R | 0001 | 0001 = IDT | | | Bit 1 | VID1 | VENDOR ID | R | 1001 – 101 | | 0 | | Bit 0 | VID0 | | R | 1 | 1 | | ### SMBus Table: Device Type/Device ID | Byte 6 | Name | Control Function | Туре | 0 | 1 | Default | |--------|--------------|------------------|------|------------------------|--------------------------|---------| | Bit 7 | Device Type1 | Device Type | R | 00 = FGV, 01 = DBV, | | 0 | | Bit 6 | Device Type0 | Device Type | R | 10 = DMV, 11= Reserved | | 0 | | Bit 5 | Device ID5 | | R | | | 0 | | Bit 4 | Device ID4 | | R | | | 0 | | Bit 3 | Device ID3 | Device ID | R | 000100 bina | ny or 04 hay | 0 | | Bit 2 | Device ID2 | Device ib | R | 000100 billa | ry or o <del>4</del> nex | 1 | | Bit 1 | Device ID1 | | R | 1 | | 0 | | Bit 0 | Device ID0 | | R | | | 0 | ### SMBus Table: Byte Count Register | Byte 7 | Name | Control Function | Type | 0 | 1 | Default | | |--------|----------|------------------------|------|------------------------|-----------------------|---------|--| | Bit 7 | Reserved | | | | | | | | Bit 6 | Reserved | | | | | | | | Bit 5 | Reserved | | | | | | | | Bit 4 | BC4 | | RW | | | 0 | | | Bit 3 | BC3 | | RW | Writing to this regist | er will configure how | 1 | | | Bit 2 | BC2 | Byte Count Programming | RW | many bytes will be r | ead back, default is | 0 | | | Bit 1 | BC1 | | RW | = 8 b | ytes. | 0 | | | Bit 0 | BC0 | | RW | | | 0 | | # **Recommended Crystal Characteristics (3225 package)** | PARAMETER | VALUE | UNITS | NOTES | |---------------------------------------------------------------------|-------------|---------|-------| | Frequency | 25 | MHz | 1 | | Resonance Mode | Fundamental | - | 1 | | Frequency Tolerance @ 25°C | ±20 | PPM Max | 1 | | Frequency Stability, ref @ 25°C Over<br>Operating Temperature Range | ±20 | PPM Max | 1 | | Temperature Range (commerical) | 0~70 | °C | 1 | | Temperature Range (industrial) | -40~85 | °C | 2 | | Equivalent Series Resistance (ESR) | 50 | Ω Max | 1 | | Shunt Capacitance (C <sub>O</sub> ) | 7 | pF Max | 1 | | Load Capacitance (C <sub>L</sub> ) | 8 | pF Max | 1 | | Drive Level | 0.3 | mW Max | 1 | | Aging per year | ±5 | PPM Max | 1 | #### Notes: - 1. FOX 603-25-150. - 2. For I-temp, FOX 603-25-261. 11 9FGV0431 ### **Thermal Characteristics** | PARAMETER | SYMBOL | CONDITIONS | PKG | TYP. | UNITS | NOTES | |--------------------|----------------|---------------------------------|-------|------|-------|-------| | Thermal Resistance | $\theta_{JC}$ | Junction to Case | NLG32 | 42 | °C/W | 1 | | | $\theta_{Jb}$ | Junction to Base | | 2.4 | °C/W | 1 | | | $\theta_{JA0}$ | Junction to Air, still air | | 39 | °C/W | 1 | | | $\theta_{JA1}$ | Junction to Air, 1 m/s air flow | | 33 | °C/W | 1 | | | $\theta_{JA3}$ | Junction to Air, 3 m/s air flow | | 28 | °C/W | 1 | | | $\theta_{JA5}$ | Junction to Air, 5 m/s air flow | | 27 | °C/W | 1 | <sup>&</sup>lt;sup>1</sup>ePad soldered to board # **Marking Diagrams** #### Notes: - 1. Line 2 is the truncated part number. - 2. 'L' denotes RoHS compliant package. - 3. 'I' deontes industrial temperature grade. - 4. 'YYWW' is the last two digits of the year and week that the part was assembled. - 5. 'COO' denotes country of origin. - 6. 'LOT' is the lot number. ### Package Outline and Package Dimensions (NLG32) | | Millimeters | | | |----------------|----------------|------|--| | Symbol | Min | Max | | | Α | 0.8 | 1.0 | | | A1 | 0 | 0.05 | | | A3 | 0.20 Reference | | | | b | 0.18 | 0.3 | | | е | 0.50 BASIC | | | | D x E BASIC | 5.00 x 5.00 | | | | D2 MIN./MAX. | 3.00 | 3.30 | | | E2 MIN./MAX. | 3.00 | 3.30 | | | L MIN./MAX. | 0.30 | 0.50 | | | $N_D$ | 8 | | | | N <sub>E</sub> | 8 | | | | N | 32 | | | # **Ordering Information** | Part / Order Number | Shipping Packaging | Package | Temperature | |---------------------|--------------------|------------|---------------| | 9FGV0431AKLF | Trays | 32-pin MLF | 0 to +70° C | | 9FGV0431AKLFT | Tape and Reel | 32-pin MLF | 0 to +70° C | | 9FGV0431AKILF | Trays | 32-pin MLF | -40 to +85° C | | 9FGV0431AKILFT | Tape and Reel | 32-pin MLF | -40 to +85° C | <sup>&</sup>quot;LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant. While the information presented herein has been checked for both accuracy and reliability, Integrated Device Technology (IDT) assumes no responsibility for either its use or for the infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial applications. Any other applications such as those requiring extended temperature range, high reliability, or other extraordinary environmental requirements are not recommended without additional processing by IDT. IDT reserves the right to change any circuitry or specifications without notice. IDT does not authorize or warrant any IDT product for use in life support devices or critical medical instruments. <sup>&</sup>quot;A" is the device revision designator (will not correlate with the datasheet revision). # **Revision History** | Rev. | Issue Date | Intiator | Description | Page # | |------|------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------| | A | 8/14/2012 | RDW | <ol> <li>Changed Description, Recommended Application and DS title to say "Clock Generator" instead of "Frequency Generator"</li> <li>Changed Output Features text.</li> <li>Highlighted the standby power pins in the pinout (pins 4,5,8)</li> <li>Added footnote 1 to Power Management Table</li> <li>Cleaned up the Test Load Diagrams and merged with Alternate Terminations Diagram, added missing REF diagram.</li> <li>Updated electrical tables with char data, removed "Clock Periods-Single-ended Outputs" table which was redundant. Updated footnote two on Clock Periods Table.</li> <li>Changed integration range for phase jitter calculation of REF from "12kHz to 20MHz" to "12kHz to 5MHz"</li> <li>Corrected Byte 6</li> <li>Added Thermal Data and Recommended Crystal tables</li> <li>Move to final.</li> </ol> | 1,2,4,5-<br>8,11-13 | | В | 10/3/2012 | RDW | Pin description for pin named "VDDREF1.8" is unclear due to typographical error. The pin description for pin with this name is currently, VDD for REF output. 1.8V nominal 3.3V. The correct description should be "VDD for REF output. nominal 1.8V." | 3 | | С | 12/20/2012 | АТ | Changed VIH min. from 0.65*VDD to 0.75*VDD, VIM min. from 0.35*VDD to 0.4*VDD and max. from 0.65*VDD to 0.6*VDD, and VIL max. from 0.35*VDD to 0.25*VDD | 6 | | D | 1/21/2013 | RDW | Minor adjustments to electrical tables as follows: 1. DIF output slew rate limits adjusted from 2~4 and 1~3 V/ns to 2.6~4.6 and 1.5~3.5V/ns. 2. REF duty cycle and duty cycle distortion values were swapped and are corrected. 3. Typical values of many parameters slightly adjusted. | 5-8 | | D | 2/26/2013 | RDW | Corrected typo in industrial temp rating in ordering information; added "-" to 40. | 13 | | Е | 10/18/2016 | RDW | Removed IDT crystal part number | | # Innovate with IDT and accelerate your future networks. Contact: www.IDT.com For Sales 800-345-7015 408-284-8200 Fax: 408-284-2775 For Tech Support www.idt.com/go/clockhelp pcclockhelp@idt.com #### **Corporate Headquarters** Integrated Device Technology, Inc. www.idt.com