#### **Features** - 40A Multiphase building block - No derating up to T<sub>C</sub> = T<sub>PCB</sub> = 95°C - Optimized for low power loss - Bias supply range of 4.5V to 6.0V - Operation up to 1.5MHz - Over temperature protection - Bi-directional Current flow - Under Voltage Lockout - LGA interface - 7.7mm x 7.7mm x 2.2mm package ## **Applications** - High frequency, Multi-phase Converters - Low Duty-Ratio, High Current Microprocessor Power Supplies - High Frequency Low Profile DC-DC Converters # SYNCHRONOUS BUCK LGA POWER BLOCK ## **Description** The iP2004 is a fully optimized solution for high current synchronous buck multiphase applications. Board space and design time are greatly reduced because most of the components required for each phase of a typical discrete-based multiphase circuit are integrated into a single 7.7mm x 7.7mm x 2.2mm power block. The only additional components required for a complete multiphase converter are a PWM controller, the output inductors, and the input and output capacitors. | Package<br>Description | Interface<br>Connection | Standard<br>Quantity | T & R<br>Orientation | |------------------------|-------------------------|----------------------|----------------------| | iP2004 | LGA | 10 | N/A | | iP2004TR | LGA | 2000 | Figure 18 | # **Typical Application** # **Absolute Maximum Ratings** CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those listed in the "Recommended Operating Conditions" section of this specification is not implied. # **Recommended Operating Conditions** | PARAMETER | Min | Тур | Max | Units | Conditions | |----------------------------------------|-----|-----|------|-------|-------------------------------| | Supply Voltage (V <sub>DD</sub> ) | 4.5 | - | 6.0 | V | | | Input Voltage (V <sub>IN</sub> ) | 3.3 | - | 13.2 | V | | | Output Voltage (V <sub>OUT</sub> ) | - | - | 8.0 | V | | | Output Current (I <sub>OUT</sub> ) | - | - | 40 | Α | | | Switching Frequency (F <sub>SW</sub> ) | 250 | - | 1500 | kHz | | | On Time Duty Cycle | - | - | 85 | % | | | Minimum V <sub>SW</sub> On Time | 60 | - | - | ns | $V_{DD} = 5.0V, V_{IN} = 12V$ | | Block Temperature | -40 | - | 125 | °C | | ## **Electrical Specifications** These specifications apply for $T_{BLK} = 0^{\circ}C$ to $125^{\circ}C$ and $V_{DD} = 5.0V$ , unless otherwise specified. | PARAMETER | Min | Тур | Max | Units | Conditions | |--------------------|-----|-----|-----|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Ploss | | | | | | | Power Block Losses | - | 7.4 | 9.1 | W | $\begin{aligned} V_{\text{IN}} &= 12\text{V}, V_{\text{DD}} = 5.0\text{V}, V_{\text{OUT}} = 1.3\text{V}, \\ I_{\text{OUT}} &= 40\text{A}, F_{\text{SW}} = 1\text{MHz}, \\ L_{\text{OUT}} &= 0.3\text{uH}, T_{\text{A}} = 25^{\circ}\text{C} \\ &\text{(Note 3)} \end{aligned}$ | | V <sub>IN</sub> | | | | | | | Quiescent Current | - | - | 1.0 | mA | V <sub>IN</sub> = 12V, ENABLE = 0V | | PARAMETER | Min | Тур | Max | Units | Conditions | | |-----------------------------------------------|-----|-----|-----|-------|------------------------------------------------------------------------|--| | VDD | | | | | | | | Supply Current (Stand By) | - | 1.1 | 2.0 | mA | $V_{DD} = 5.0V$ , ENABLE = $0V$ | | | Supply Current (Operating) | - | 70 | 110 | mA | $V_{IN}$ = 12V, $V_{DD}$ = EN ABLE = 5.0V,<br>$F_{SW}$ = 1MHz, 10% DC, | | | Power-On Reset (POR) | • | | • | • | | | | VCC Rising | 3.7 | - | 4.5 | V | | | | Hysterisis | 140 | 185 | 230 | mV | V <sub>I</sub> Rising & Falling | | | ENABLE INPUT | • | | | l | | | | Logic Level Low Threshold (V <sub>IL</sub> ) | - | - | 0.8 | V | | | | Logic Level High Threshold (V <sub>IH</sub> ) | 2.0 | - | - | V | | | | Threshold Hysterisis | - | 100 | - | mV | Schmitt Trigger Input | | | Weak pull-down current | - | 10 | - | μA | VCC = POR to 6.0V | | | Rising Propagation Delay (T <sub>PDH</sub> ) | - | 40 | - | ns | | | | Falling Propagation Delay (T <sub>PDL</sub> ) | - | 75 | - | ns | - | | | PWM INPUT | | | | | | | | Logic Level Low Threshold (V <sub>IL</sub> ) | - | - | 0.8 | V | | | | Logic Level High Threshold (V <sub>IH</sub> ) | 2.0 | - | - | V | | | | Threshold Hysterisis | - | 100 | - | mV | Schmitt Trigger Input | | | Weak pull-down current | - | 2 | - | μA | VCC = POR to 6.0V<br>(Note 4) | | | Rising Propagation Delay (T <sub>PDH</sub> ) | - | 50 | - | ns | | | | Falling Propagation Delay (T <sub>PDL</sub> ) | - | 35 | - | ns | | | #### Notes: - 1. Must not exceed 6.5V. - 2. Guaranteed by design, not tested in production. - 3. Measurement made with six $10\mu$ F (TDK C3225X5R1C106KT or equivalent) ceramic capacitors across $V_{IN}$ to $P_{GND}$ pins (see Figure 9). - 4. TPDH and TPDL are not associated with rise and fall times. Does not affect Power Loss (see Figure 10). - 5. Block Temperature is defined as any Die temperature within the package. #### **Power Loss Curve** Figure 1Power Loss versus Output Current #### **SOA Curve** Figure 2 Safe Operating Area (SOA) versus PCB and CASE temperatures (See page 6 for details) Page 4 of 15 www.irf.com 12/22/2007 # **Typical Performance Curves** V<sub>1</sub>=12.0V V<sub>0p</sub>=5.0V I<sub>0uT</sub>=40A F<sub>Sw</sub>=1MHz I<sub>0</sub> I<sub>0</sub>=300hH T<sub>BLX</sub>=125°C 3.5 None of the control Figure 3 Normalized Power Loss vs. Input Voltage Figure 4 Normalized Power Loss vs. Output Voltage Figure 5 Normalized Power Loss versus Drive Voltage Figure 6 Normalized Power Loss vs. Inductance Figure 7 Normalized Power Loss vs. Switching Frequency Figure 8 $V_{DD}$ supply current vs. Frequency Figure 9 Power Loss Test Circuit Figure 10 Timing Diagram # Applying the Safe Operating Area (SOA) Curve The SOA graph incorporates power loss and thermal resistance information in a way that allows one to solve for maximum current capability in a simplified graphical manner. It incorporates the ability to solve thermal problems where heat is drawn out through the printed circuit board and the top of the case. Please refer to International Rectifier Application Note AN1047 for further details on using this SOA curve in your thermal environment. #### **Procedure** - 1. Calculate (based on estimated Power Loss) or measure the Case temperature on the device and the Board temperature near the device (1mm from the edge). - 2. Draw a line from Case Temperature axis to the PCB Temperature axis. - 3. Draw a vertical line from the T<sub>x</sub> axis intercept to the SOA curve. - 4. Draw a horizontal line from the intersection of the vertical line with the SOA curve to the Y-axis (Output Current). The point at which the horizontal line meets the Y-axis is the SOA continuous current. Figure 11 SOA Example, Continuous current $\approx 30$ A for $T_{PCB} = 95$ °C & $T_{CASE} = 110$ °C Page 6 of 15 www.irf.com 12/22/2007 # Calculating Power Loss and SOA for Different Operating Conditions To calculate Power Loss for a given set of operation conditions, the following procedure should be followed: #### **Power Loss Procedure** - 1. Determine the maximum current for each iP2004 and obtain the maximum power loss from Figure 1 - 2. Use the Normalized curves in page 5 to obtain power loss values that match the operating conditions in the Application - 3. The maximum power loss under the Application conditions is then the product of the power loss from Figure 1 and the normalized values. To calculate the Safe Operating Area (SOA) for a given set of operating conditions, the following procedure should be followed: #### **SOA Procedure** - 1. Determine the maximum PCB and CASE temperature at the maximum operating current for each iP2004 - 2. Use the Normalized curves in page 5 to obtain SOA temperature adjustments that match the operating conditions in the Application - 3. Then, add the sum of the SOA temperature adjustments to the $T_X$ axis intercept in Figure 2 #### **Design Example** #### Operating Conditions: Output Current = 30A Input Voltage = 10V Output Voltage = 3.3V Switching Freq = 750kHz Inductor = $0.2\mu H$ Orive Voltage ( $V_{DD}$ ) = 5.5V #### Calculating Maximum Power Loss: | (Figure 1) | Maximum power loss = 8.0W | |------------|-----------------------------------------------------------------| | (Figure 3) | Normalized power loss for input voltage ≈ 0.98 | | (Figure 4) | Normalized power loss for output voltage ≈ 1.23 | | (Figure 5) | Normalized power loss for drive voltage $(V_{DD}) \approx 0.96$ | | (Figure 6) | Normalized power loss for output inductor ≈ 1.03 | | (Figure 7) | Normalized power loss for switch frequency ≈ 0.91 | Calculated Maximum Power Loss ≈ 8.0W x 0.98 x 1.23 x 0.96 x 1.03 x 0.91 ≈ 8.68W Page 7 of 15 www.irf.com 12/22/2007 ### **Calculating SOA Temperature:** | (Figure 3) | SOA temperature adjustment for input voltage ≈ -0.5°C | |------------|--------------------------------------------------------------------------------------| | (Figure 4) | SOA temperature adjustment for output voltage ≈ 5.5°C | | (Figure 5) | SOA temperature adjustment for drive voltage ( $V_{DD}$ ) $\approx$ -0.8 $^{\circ}C$ | | (Figure 6) | SOA temperature adjustment for output inductor ≈ 0.6 °C | | (Figure 7) | SOA temperature adjustment for switch frequency ≈ -1.9 °C | TX axis intercept adjustment $\approx$ -0.5 °C + 5.5 °C - 0.8 °C + 0.6 °C - 1.9 °C $\approx$ 2.9 °C Assuming $T_{PCB} = 95^{\circ}C$ & $T_{CASE} = 110^{\circ}C$ The following example shows how the SOA current is adjusted for T<sub>X</sub> increase of 2.9°C - 1. Draw a line from Case Temperature axis to the PCB Temperature axis. - 2. Draw a vertical line from the T<sub>X</sub> axis intercept to the SOA curve. - 3. Draw a horizontal line from the intersection of the vertical line with the SOA curve to the Y-axis (Output Current). The point at which the horizontal line meets the Y-axis is the SOA continuous current. - 4. Draw a new vertical line from the $T_X$ axis by adding or subtracting the SOA adjustment temperature from the original $T_X$ intercept point. - 5. Draw a horizontal line from the intersection of the new vertical line with the SOA curve to the Y-axis (Output Current). The point at which the horizontal line meets the Y-axis is the new SOA continuous current. The SOA adjustment indicates the part is still allowed to run at a continuous current of 30A. Page 8 of 15 www.irf.com 12/22/2007 ## Internal Block Diagram Figure 12 Internal Block Diagram # **Pin Description** | Pin Number | Pin Name | Description | |------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | NC | No Connect. This pin is not for electrical connection | | 2 | ENABLE | When set to logic level high, internal circuitry of the device is enabled. When set to logic level low, the Control and Synchronous FETs are turned off. | | 3 | PWM | TTL level input to MOSFET drivers. When PWM is HIGH, the Control FET is on and the Sync FET is off. When PWM is LOW, the Sync FET is on and the Control FET is off. | | 4 | $V_{DD}$ | Supply voltage to internal circuitry. | | 5 | V <sub>SW</sub> | Voltage Switching Node – pin connection to the output inductor. | | 6, 10 | PGND | Power Ground | | 7 | V <sub>IN</sub> | Input voltage pin. Connect input capacitors close to this pin. | | 8 | V <sub>SWS1</sub> | Floating pin. Externally connect to V <sub>SWS2</sub> only. | | 9 | V <sub>SWS2</sub> | Floating pin. Externally short to V <sub>SWS1</sub> only. | Page 9 of 15 www.irf.com 12/22/2007 # **Package Pinout Diagram** Figure 13 Top Side Transparent View # **Recommended PCB Layout** Figure 14 Top copper and Solder-mask layer of PCB layout Figure 15 Top & Bottom Component and Via Placement (Topside, Transparent view down) ## **PCB Layout Guidelines** The following guidelines are recommended to reduce the parasitic values and optimize overall performance. - All pads on the iP2004 footprint design need to be Solder-mask defined (see Figure 14). Also refer to International Rectifier application notes AN1028 and AN1029 for further footprint design guidance. - Place as many vias around the Power pads (V<sub>IN</sub>, V<sub>SW</sub>, and P<sub>GND</sub>) for both electrical and optimal thermal performance. - Vias in between the different power pads may overlap the pad opening and solder mask edge without the need to plug the via hole. Vias with a 13mil drill hole and 25mil capture pad were used in this example. - A minimum of six 10μF, X5R, 16V ceramic capacitors per iP2004 are needed for greater than 25A operation. This will result in the lowest loss due to input capacitor ESR. - Placement of the ceramic input capacitors is critical to optimize switching performance. In cases where there is a heatsink on the case of iP2004, place all six ceramic capacitors right underneath the iP2004 footprint (see Bottom Component Layer). In cases where there is not heatsink, C1 and C6 on the bottom layer may be moved to the C1x and C6x locations (respectively) on the top component layer (see Top Component Layer). In both cases, C2 C5 need to be placed right underneath the iP2004 PCB footprint. - Dedicate at least two layer to for PGND only - Duplicate the Power Nodes on multiple layers (refer to AN1029). # **Mechanical Outline Drawing** **Figure 16 Mechanical Outline Drawing** 2 ENABL BOTTOM VIEW ELECTRICAL I/O # **Recommended Solder Paste Stencil Design** #### NOTES: - This view is stencil squeegee view - Dimensions are shown in millimeters - These openings are based on using a 150 micron thick stencil. If using different thickness stencil, this opening needs to be adjusted accordingly. The recommended reflow peak temperature should not exceed 240°C. The total furnace time is approximately 5 minutes with approximately 10 seconds at the peak temperature. - 1. 2. 3. 4. 5. Figure 17 Solder Paste Stencil Design # **Tape and Reel Information** 1. OUTLINE CONFORMS TO EIA-481 & EIA-541. iP2004, LGA Figure 18 Tape & Reel Information ## **Part Marking** Figure 19 Part Marking Data and specifications subject to change without notice. IR WORLD HEADQUARTERS: 233 Kansas St., El Segundo, California 90245, USA Tel: (310) 252-7105 TAC Fax: (310) 252-7903 Visit us at www.irf.com for sales contact information