## Fast CMOS 3.3V 8-Bit Buffer/Line Driver #### **Features** - · Advanced Low Power CMOS operation - · Compatible with LVC class of products - · Compatible with industry standard octal pinouts - Excellent output drive capability: Balanced Drives (24mA sink and source) - Can serve as a 5V to 3V translator - Inputs can be driven by 3.3 V or 5V devices - Low ground bounce outputs - · Hysteresis on all inputs - Industrial operating temperature range: - -40°C to +85°C - Packaging (Pb-free & Green available): - 20-pin 173-mil wide plastic TSSOP (L) - 20-pin 150-mil wide plastic QSOP (Q) - 20-pin 300-mil wide plastic SOIC (S) ### **Description** The PI74FCT3244 is an 8-bit buffer/line driver designed for driving high capacitive memory loads. With its balanced-drive characteristics, this high-speed, low power device provides lower ground bounce, transmission line matching, fewer line reflections and lower EMI and RFI. This makes it ideal for driving on-board buses and transmission lines. The PI74FCT3244 can be driven from either 3.3V or 5.0V devices allowing this device to be used as a translator. ### **Block Diagram** ### Pin Configuration 06-0218 1 PS7067I 06/20/06 ### **Maximum Ratings** (Above which the useful life may be impaired. For user guidelines, not tested.) | Storage Temperature | -65°C to +150°C | |--------------------------------------------------------------------|------------------| | Ambient Temperature with Power Applied | −40°C to +85°C | | Supply Voltage to Ground Potential (Inputs & V <sub>CC</sub> Only) | 0.5V to +7.0V | | Supply Voltage to Ground Potential (Outputs & D/O Only) | . −0.5V to +7.0V | | DC Input Voltage | 0.5V to +7.0V | | DC Output Current | 120 mA | | Power Dissipation | 1.0W | #### Note: Stresses greater than those listed under MAXIMUM RAT-INGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. # Truth Table<sup>(1)</sup> | Inputs | | | Outputs | |---------------------------------------|----------------------------------|-------------------------------------|-----------------| | $\overline{\mathbf{OE}}_{\mathbf{A}}$ | $\overline{\text{OE}}_{ ext{B}}$ | $\mathbf{D}_{\mathbf{X}\mathbf{X}}$ | O <sub>XX</sub> | | L | L | L | L | | L | L | Н | Н | | Н | Н | X | Z | #### Note: H = High Voltage Level, X = Don't Care, L = Low Voltage Level, Z = High Impedance ### **Pin Description** | Pin Name | Description | | | |-------------------------------------------------------------------------------------|-------------|--|--| | $\overline{OE}_{A}$ , $\overline{OE}_{B}$ 3-State Output Enable Inputs (Active LOW) | | | | | $D_{XX}$ | Inputs | | | | $O_{XX}$ | Outputs | | | | GND | Ground | | | | $V_{CC}$ | Power | | | # **DC Electrical Characteristics** ( $T_A = -40$ °C to +85°C, $V_{CC} = 2.7$ V to 3.6V) | Parameters | Description | Test Cond | itions <sup>(1)</sup> | Min. | <b>Typ.</b> <sup>(2)</sup> | Max. | Units | |-------------------|-------------------------------------------|-------------------------------------------------------------------------|----------------------------|----------------------|----------------------------|------|-------| | V | Input HIGH Voltage (Input pins) | Guaranteed Logic HIGH Level | | 2.2 | | 5.5 | | | $V_{ m IH}$ | Input HIGH Voltage (I/O pins) | Guaranteed Logic II | ion Level | 2.0 | | 5.5 | V | | $V_{\mathrm{IL}}$ | Input LOW Voltage<br>(Input and I/O pins) | Guaranteed Logic Logic | Guaranteed Logic LOW Level | | | 0.8 | v<br> | | T | Input HIGH Current (Input pins) | $V_{CC} = Max.$ | $V_{IN} = 5.5V$ | | | ±1 | | | $I_{\mathrm{IH}}$ | Input HIGH Current (I/O pins) | $V_{CC} = Max.$ | $V_{IN} = V_{CC}$ | | | ±1 | | | T | Input LOW Current (Input pins) | $V_{CC} = Max.$ | $V_{IN} = GND$ | | | ±1 | 4 | | ${ m I}_{ m IL}$ | Input LOW Current (I/O pins) | $V_{CC} = Max.$ | $V_{IN} = GND$ | | | ±1 | μΑ | | I <sub>OZH</sub> | High Impedance Output Current | $V_{CC} = Max.$ | $V_{OUT} = 5.5V$ | | | ±1 | | | I <sub>OZL</sub> | (3-State Output pins) | $V_{CC} = Max.$ | V <sub>OUT</sub> = GND | | | ±1 | | | V <sub>IK</sub> | Clamp Diode Voltage | $V_{CC} = Min., I_{IN} = -1$ | 8mA | | -0.7 | -1.2 | V | | I <sub>ODH</sub> | Output HIGH Current | $V_{CC} = 3.3V, V_{IN} = V_{IH} \text{ or } V_{IL}, V_{O} = 1.5V^{(3)}$ | | -36 | -60 | -110 | A | | I <sub>ODL</sub> | Output LOW Current | $V_{CC} = 3.3V$ , $V_{IN} = V_{IH}$ or $V_{IL}$ , $V_{O} = 1.5V^{(3)}$ | | 50 | 90 | 200 | mA | | | Output HIGH Voltage | $V_{CC} = Min.,$ | $I_{OH} = -0.1 \text{mA}$ | V <sub>CC</sub> -0.2 | | | V | | 37 | | $V_{IN} = V_{IH}$ or $V_{IL}$ | $I_{OH} = -3mA$ | 2.4 | 3.0 | | | | V <sub>OH</sub> | | $V_{CC} = 3.0V,$<br>$V_{IN} = V_{IH} \text{ or } V_{IL}$ | $I_{OH} = -8mA$ | 2.4 <sup>(5)</sup> | 3.0 | | | | | | | $I_{OH} = -24 \text{mA}$ | 2.0 | | | | | | | $V_{CC} = Min.,$ $V_{IN} = V_{IH} \text{ or } V_{IL}$ | $I_{OL} = 0.1 \text{mA}$ | | | 0.2 | | | $V_{OL}$ | Output LOW Voltage | | $I_{OL} = 16mA$ | | 0.2 | 0.4 | | | | | $I_{OL} = 24 \text{mA}$ | | | 0.3 | 0.5 | | | I <sub>OS</sub> | Short Circuit Current <sup>(4)</sup> | $V_{CC} = Max.^{(3)}, V_{OUT} = GND$ | | -60 | -85 | -240 | mA | | I <sub>OFF</sub> | Power Down Disable | $V_{CC} = 0V$ , $V_{IN}$ or $V_{OUT} \le 4.5V$ | | | | ±100 | μΑ | | V <sub>H</sub> | Input Hysteresis | | | | 150 | | mV | ### Notes: - 1. For Max. or Min. conditions, use appropriate value specified under Electrical Characteristics for the applicable device type. - 2. Typical values are at Vcc = 3.3V, $+25^{\circ}C$ ambient and maximum loading. - 3. Not more than one output should be shorted at one time. Duration of the test should not exceed one second. - 4. This parameter is guaranteed but not tested. - 5. $V_{OH} = V_{CC} 0.6V$ at rated current. ## **Capacitance** ( $T_A = 25$ °C, f = 1 MHz) | Parameters <sup>(1)</sup> | Description | Test Conditions | Тур. | Max. | Units | |---------------------------|--------------------|-----------------|------|------|-------| | $C_{\mathrm{IN}}$ | Input Capacitance | $V_{IN} = 0V$ | 4.5 | 6 | »E | | C <sub>OUT</sub> | Output Capacitance | $V_{OUT} = 0V$ | 5.5 | 8 | pF | ### **Notes:** 1. Determined by device characterization. ### **Power Supply Characteristics** | Parameters | Description | Test Conditions <sup>(1)</sup> | | Min. | <b>Typ.</b> <sup>(2)</sup> | Max. | Units | |------------------|-------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|------|----------------------------|--------------------|------------| | $I_{CC}$ | Quiescent Power<br>Supply Current | $V_{CC} = Max.$ | $V_{IN} = GND \text{ or } V_{CC}$ | | 0.1 | 10 | мА | | $\Delta I_{CC}$ | Quiescent Power<br>Supply Current, TTL<br>Inputs HIGH | $V_{CC} = Max.$ | $V_{IN} = V_{CC} - 0.6V^{(3)}$ | | | 500 | μА | | I <sub>CCD</sub> | Dynamic Power<br>Supply <sup>(4)</sup> | $V_{CC} = Max.,$ $Outputs Open$ $\overrightarrow{OEx} = GND$ One Bit Toggling $50\%$ Duty Cycle | $V_{IN} = V_{CC}$ $V_{IN} = GND$ | | 95 | 100 | μΑ/<br>MHz | | | Total Power Supply | $V_{CC} = Max.,$ Outputs Open $f_I = 10 \text{ MHz}$ $50\% \text{ Duty Cycle}$ $\overline{OEx} = GND$ One Bit Toggling | $V_{IN} = V_{CC} - 0.6V$ $V_{IN} = GND$ | | 0.97 | 2.3 | A | | I <sub>C</sub> | Current <sup>(6)</sup> | $V_{CC} = \text{Max.},$ Outputs Open $f_{I} = 2.5 \text{ MHz}$ $\underline{50\%} \text{ Duty Cycle}$ $\overline{OE}_{X} = \text{GND}$ 8 Bits Toggling | $V_{IN} = V_{CC} - 0.6V$ $V_{IN} = GND$ | | 1.9 | 4.7 <sup>(5)</sup> | mA | #### **Notes:** - 1. For Max. or Min. conditions, use appropriate value specified under Electrical Characteristics for the applicable device. - 2. Typical values are at $V_{CC} = 3.3V$ , $T_A = +25$ °C. - 3. Per TTL driven input; all other inputs at Vcc or GND. - 4. This parameter is not directly testable, but is derived for use in Total Power Supply Calculations. - 5. Values for these conditions are examples of the I<sub>CC</sub> formula. These limits are guaranteed but not tested. - 6. $I_{C} = I_{QUIECSENT} + I_{INPUTS} + I_{DYNAMIC}$ $I_C = I_{CC} + \Delta I_{CC} D_H N_T + I_{CCD} (f_{CP}/2 + f_I N_I)$ I<sub>CC</sub> = Quiescent Current (I<sub>CCL</sub>, I<sub>CCH</sub> and I<sub>CCZ</sub>) $\Delta I_{CC}$ = Power Supply Current for a TTL High Input D<sub>H</sub> = Duty Cycle for TTL Inputs High $N_T$ = Number of TTL Inputs at DH I<sub>CCD</sub> = Dynamic Current Caused by an Input Transition Pair (HLH or LHL) f<sub>CP</sub> = Clock Frequency for Register Devices (Zero for Non-Register Devices) N<sub>CP</sub> = Number of Clock Inputs at f<sub>CP</sub> fi = Input Frequency $N_I = Number of Inputs at fi$ # Switching Characteristics over Operating Range<sup>(1)</sup> | | Description | | FCT | Units | | |-----------------------------------|----------------------------------------------------|------------------------------------|---------------------|-------|----| | Parameters | | Conditions | Com. | | | | | | | Min. <sup>(2)</sup> | Max. | | | t <sub>PHL</sub> t <sub>PHL</sub> | Propagation Delay, $D_{XX}$ to $O_{XX}$ | | 1.5 | 4.1 | | | t <sub>PZH</sub> | Output Enable Time, $\overline{OE}_X$ to $O_{XX}$ | $C_{L} = 50pF$ $R_{L} = 500\Omega$ | 1.5 | 5.8 | ns | | t <sub>PHZ</sub> | Output Disable Time, $\overline{OE}_X$ to $O_{XX}$ | KL – 30032 | 1.5 | 5.2 | | | $t_{SK(0)}$ | Output Skew <sup>(3)</sup> | | · | 0.5 | | #### **Notes:** - Propagation Delays and Enable/Disable times are with V<sub>CC</sub> = 3.3V ± 0.3V, normal range. At V<sub>CC</sub> = 2.7V, all Propagation Delay and Enable/Disable times are degraded by 20%. - 2. Minimum limits are guaranteed by design and characterization. - 3. Skew between any two outputs, of the same package, switching in the same direction. This parameter is guaranteed by design and characterization. # Packaging Mechanical: 20-pin TSSOP (L) ### Packaging Mechanical: 20-pin SOIC (S) ### **Ordering Information** | Ordering Code | Package Code | Package Description | |---------------|-------------------------------------|-----------------------------------------------------| | PI74FCT3244L | L 20-pin 173-mil wide plastic TSSOP | | | PI74FCT3244LE | L | Pb-free & Green, 20-pin 173-mil wide plastic TSSOP | | PI74FCT3244Q | Q | 20-pin 150-mil narrow plastic QSOP | | PI74FCT3244QE | Q | Pb-free & Green, 20-pin 150-mil narrow plastic QSOP | | PI74FCT3244S | S | 20-pin 300-mil wide plastic SSOP | | PI74FCT3244SE | S | Pb-free & Green, 20-pin 300-mil wide plastic SSOP | #### **Notes:** - Thermal characteristics can be found on the company web site at www.pericom.com/packaging/ - E = Pb-free & Green - Adding an X suffix = Tape/Reel ### **Part Marking Information** Pericom's standard product mark follows our standard part number ordering information, except for those products with a speed letter code. For marking purposes, the speed letter code mark is placed after the package code letter, rather than after the device number as it is ordered. Although all products are marked immediately after assembly to assure material traceability, Pericom does not usually mark the speed code at that time. After electrical test screening and speed binning have been completed, we then perform an "add mark" operation which places the speed code letter at the end of the complete part number. Please refer to the example shown below: - Part Number as ordered: PI74FCT245ATQ - Example of Part Number as marked: #### Notes 1) 8-pin DIP, 8-pin SOIC, 8-pin TSSOP, 14-pin SOIC, 16-pin QSOP, SC70, MSOP, and SOT23 packages are not marked with the Pericom logo due to space limitations on the package.