

# **ZXFV4089**

# Video amplifier with DC restoration

# **Description**

The ZXFV4089 is a DC restored video amplifier (black-level clamp) in an 8 pin SOIC package. It integrates a high performance video amplifier with a nulling sample and hold amplifier specially designed to provide brightness level stability.

The input video signal is AC coupled to the main amplifier and this AC coupling capacitor also acts as the holding capacitor for the sample and hold amplifier. This configuration reduces both pin count and external components over traditional solutions.

Typically, during the back-porch interval of an analog video waveform the sample and hold amplifier forces the input of the video amplifier to the reference voltage.

## **Features**

- Complete analog video DC level restoration system
  - · Supports various TV systems
- PAL, NTSC, SECAM
- Excellent video performance
  - · 0.08% differential gain
  - 0.1° differential phase
  - 30 MHz 0.1 dB bandwidth
- 210 MHz -3 dB bandwidth
- 400V/ms slewrate
- TTL/CMOS logic compatible HOLD input
- Pin and function compatible with industry standard EL4089

The video waveform is now referenced to the new reference voltage for the remainder of the line-scan interval.

The video amplifier has been optimised for video applications and as such drives back-terminated  $75\Omega$  loads with good differential gain and phase errors. The current feedback architecture allows the bandwidth to remain fixed over a wide range of gains, and is set by two external resistors.

The ZXFV4089 is specified for operation at  $\pm 5$ V and over the -40°C to +85°C temperature range and is pin compatible with the industry standard EL4089.

## **Applications**

- Black level clamp, providing stable intensity in video systems such as:
  - cameras
  - image capture
  - video mixing
  - displays
- DC restoration of other high frequency signals



Figure 1 Pin connection diagram

# **Ordering information**

| Part number  | Reel size (inches) | Quantity per reel | Device<br>marking |
|--------------|--------------------|-------------------|-------------------|
| ZXFV4089N8TA | 7                  | 500               | 4089              |
| ZXFV4089N8TC | 13                 | 2500              | 4089              |

## Absolute maximum ratings - Over operating free-air temperature (unless otherwise stated)(b)

Positive supply voltage  $V_{CC}$  to GND -0.5V to +5.5V Negative supply voltage  $V_{EE}$  to GND -5.5V to +0.5V

Input voltage, pins 1,2,3 to GND  $V_{EE}$  -0.5V to  $V_{CC}$  +0.5V

 $\begin{array}{lll} \mbox{Differential input voltage 2, pin 1 to pin 2} & \pm 3 \ \mbox{V} \\ \mbox{Output current, pin 7 (continuous, TJ < 110 °C)} & \pm 60 \ \mbox{mA} \\ \mbox{Internal power dissipation} & \mbox{See note}^{(d)} \\ \mbox{Input current, IN- pin 1} & \pm 5 \ \mbox{mA} \\ \mbox{Current into IN+ and HOLD, pins 2 and 4} & \pm 5 \ \mbox{mA} \\ \end{array}$ 

Operating ambient temperature range -40°C to 85°C Storage temperature range -65°C to 150°C

Operating junction temperature T<sub>JMAX</sub> 150°C

#### NOTES:

(b) Stresses above those listed under absolute maximum ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

(c) At high closed loop gains and low gain setting resistors care must be taken if large input signals are applied to the device which cause the output stage to saturate for extended periods of time.

(d) The power dissipation of the device when loaded must be designed to keep the device junction temperature below T<sub>JMAX</sub>, de-rated according to the Theta-ja for the SO8 package, which is typically 168°C/W, i.e. 0.74W at 25°C.

ESD: This device is sensitive to static discharge and proper handling precautions are required.

## **Recommended operating conditions**

| Paramete            | 1                                           | Min.  | Max.  | Unit |
|---------------------|---------------------------------------------|-------|-------|------|
| $V_{S\pm}$          | Dual supply voltage range                   | ±4.75 | ±5.25 | V    |
| V <sub>CMR</sub>    | Common mode input voltage range             | -3    | +3    | V    |
| T <sub>A</sub>      | Ambient temperature range                   | -40   | 85    | °C   |
| V <sub>REFCMR</sub> | Common mode input range of V <sub>REF</sub> | -2    | +2    | V    |
| R <sub>DRIVE</sub>  | Effective resistance driving pin 2          | 30    | 150   | Ω    |

## Recommended resistor values

# $V_{S\pm}$ = 5V, $C_L$ = 10pF

| G <sub>CL</sub> | $R_{F}$ | $R_{G}$ | Peaking |
|-----------------|---------|---------|---------|
|                 | 680     |         | 2 dB    |
| 1               | 820     | n/c     | 0       |
|                 | 1000    |         | -2dB    |
|                 | 430     | 430     | 2dB     |
| 2               | 470     | 470     | 1.5dB   |
|                 | 560     | 560     | 0       |

# **Electrical characteristics**

 $V_{CC}$  = 5V,  $V_{EE}$  = -5V, G =1,  $R_F$  = 1kV,  $R_{LOAD}$  = 1kV,  $T_{amb}$  = 25°C unless otherwise stated.

| Parameter           |                                                                           | Conditions                                         | Min.  | Тур. | Max. | Unit       |
|---------------------|---------------------------------------------------------------------------|----------------------------------------------------|-------|------|------|------------|
| I <sub>CCH</sub>    | Positive supply current, holding                                          | HOLD = HIGH                                        | 5     | 8    | 10   | mA         |
| I <sub>CCS</sub>    | Positive supply current, sampling                                         | HOLD = LOW                                         | 5     | 8.5  | 11   | mA         |
| I <sub>EEH</sub>    | Negative supply current, holding                                          | HOLD = HIGH                                        | 5     | 8    | 10   | mA         |
| I <sub>EES</sub>    | Negative supply current, sampling                                         | HOLD = LOW                                         | 5     | 8.5  | 11   | mA         |
| Amplifier s         | section, hold Input = high unless other                                   | wise stated                                        | •     |      |      |            |
| V <sub>OS</sub>     | Input offset voltage                                                      | V <sub>IN+</sub> = 0V                              |       | 1    | 10   | mV         |
| I <sub>B+</sub>     | + input bias current                                                      |                                                    |       | 1    | 5    | μΑ         |
| I <sub>B-</sub>     | – input bias current                                                      |                                                    |       | 1    | 10   | μΑ         |
| R <sub>OL</sub>     | Trans-impedance                                                           | $V_{IN+} = \pm 3V$                                 |       | 1800 |      | k $\Omega$ |
| R <sub>IN+</sub>    | + input resistance                                                        |                                                    | 1     | 2    |      | $M\Omega$  |
| V <sub>O</sub>      | Output voltage swing                                                      | $V_{IN+} = \pm 3V$ ,<br>$I_{OUT} = 740$ mA         | ±2.95 | ±3.0 |      | V          |
| I <sub>O</sub>      | Output drive current                                                      |                                                    | 40    |      |      | mA         |
| +PSRR               | Positive power supply rejection ratio                                     | $V_{CC} = 5V\pm5\%,$ $V_{EE} = -5V$                | 49    | 57   |      | dB         |
| -PSRR               | Negative power supply rejection ratio                                     | V <sub>CC</sub> = 5V,<br>V <sub>EE</sub> = -5V ±5% | 51    | 58   |      | dB         |
| C <sub>MRR</sub>    | Common mode rejection ratio                                               | $V_{IN} = \pm 3V$                                  | 48    | 57   |      | dB         |
|                     | ction, HOLD = low unless otherwise st                                     | ated                                               | I     |      | I    | I          |
| V <sub>OSCOMP</sub> | Composite input offset voltage, from V <sub>REF</sub> to amplifier output | V <sub>REF</sub> = 0V                              |       | 0.3  | 7    | mV         |
| I <sub>REF</sub>    | V <sub>REF</sub> input bias current                                       | V <sub>REF</sub> = 0V                              |       | 3    | 12   | μΑ         |
| I <sub>O-IN+</sub>  | Input restore current available, pin 2                                    |                                                    | 180   | 300  | 600  | μΑ         |
| CMRR                | Common mode rejection ratio                                               | V <sub>REF</sub> = ±2V                             | 54    | 90   |      | dB         |
| +PSRR               | Positive power supply rejection ratio                                     | $V_{CC} = 5V\pm5\%,$<br>$V_{EE} = -5V$             | 50    | 60   |      | dB         |
| -PSRR               | Negative power supply rejection ratio                                     | $V_{CC} = 5V$ ,<br>$V_{EE} = -5V \pm 5\%$          | 50    | 60   |      | dB         |
| $V_{Hmin}$          | HOLD pin high logic level                                                 |                                                    | 2     |      |      | V          |
| $V_{Lmax}$          | HOLD pin low logic level                                                  |                                                    |       |      | 0.8  | V          |
| I <sub>IL</sub>     | Logic low input current                                                   | HOLD = LOW                                         |       | 40   | 100  | μΑ         |
| I <sub>IH</sub>     | Logic high input current                                                  | HOLD = HIGH                                        |       | 12   |      | μΑ         |

## **AC** electrical characteristics

 $V_{CC}$  = 5V,  $V_{EE}$  = -5V,  $R_F$  = 470V, G = 2,  $R_{LOAD}$  = 150V,  $C_{LOAD}$  = 10 pF,  $T_{amb}$  = 25°C unless otherwise stated.

| Paramet           | ter                                                   | Conditions                                      | Min. | Тур. | Max. | Unit |  |  |
|-------------------|-------------------------------------------------------|-------------------------------------------------|------|------|------|------|--|--|
| Amplifie          | Amplifier section HOLD = high unless otherwise stated |                                                 |      |      |      |      |  |  |
| SR                | Slew rate                                             | $V_{OUT} = 2V_{PP}$                             |      | 400  |      | V/µs |  |  |
| BW <sub>-3</sub>  | Bandwidth, -3dB                                       | $V_{OUT} = 0.2V_{PP}$ , $G = 2$                 |      | 210  |      | MHz  |  |  |
| BW <sub>-3</sub>  | Bandwidth, -3dB                                       | $V_{OUT} = 0.2V_{PP}$ , $G = 1$ , $R_F = 820V$  |      | 210  |      | MHz  |  |  |
| BW <sub>0.1</sub> | Bandwidth, ±0.1dB                                     | V <sub>OUT</sub> = 0.2VPP                       |      | 30   |      | MHz  |  |  |
| dG                | Differential gain, NTSC                               | HOLD = HIGH, f = 3.58 MHz,                      |      | 0.08 |      | %    |  |  |
| dP                | Differential phase, NTSC                              | 280mV pk-pk, DC = -714 to +714 mV               |      | 0.1  |      | deg  |  |  |
| Restore           | section HOLD = low unl                                | ess otherwise stated                            |      |      |      |      |  |  |
| SR                | Slew rate                                             | $V_{OUT} = 2V_{PP} C_{HOLD} = 0.01 \mu F^{(*)}$ |      | 25   |      | V/µs |  |  |
| t <sub>ENH</sub>  | Time to enable hold                                   |                                                 |      | 25   |      | ns   |  |  |
| t <sub>DISH</sub> | Time to disable hold                                  |                                                 |      | 40   |      | ns   |  |  |

## NOTES:

<sup>(\*)</sup> During power-up and power-down, these voltage ratings require that signals be applied only when the power supply is connected.

<sup>(1)</sup> The voltage at the input to pin 2 should be limited to +2.7V for the best DC restoration accuracy. See later explanation under 'Common-mode input range.'

# **Typical characteristics**



# **Typical characteristics (cont.)**









## **ZXFV4089** detailed operating notes

#### Introduction

This device provides an uncommitted video feed-back amplifier together with a sample-hold system to allow restoration or level-shifting of the input waveform to a controlled DC level.

The connection diagram, Figure 1 shows a typical video signal application. No output termination is shown in the diagram, but if desired the output can drive a  $75\Omega$  cable via a  $75\Omega$  series terminating resistor.

### **Amplifier configuration**

The main amplifier uses current feedback in a non-inverting configuration. Two external resistors are required to set the gain.

An external reference,  $V_{REF}$ , normally ground, is used to set the new DC level of the video signal. The input video signal is applied via an external input AC coupling capacitor, which is used to store a DC control level when the sample-hold switch is open. Typically an external sampling pulse (active low) is applied to the HOLD input. During this pulse, the sample-hold switch is closed. This completes the DC feedback loop and the stored level is driven towards a new value. At the end of the sampling pulse, the switch opens again and the DC level remains close to the new established value until the next sample pulse. The sample-hold charging current is limited to  $300\mu A$ . Therefore the convergence towards the steady condition is typically slow, but after several HOLD pulse cycles, the DC level settles closely to the Reference level at the  $V_{REF}$  input.

The sample-hold loop contains the video amplifier within its path, and also includes an additional sample-hold sense amplifier that compares  $V_{REF}$  with the output voltage using an internal low-pass filter. In the high state, the switch is open and the average DC level remains fixed apart from a small drift due to the input bias current of the amplifier and switch leakage (see below).

#### **DC** restoration

The HOLD input is a TTL compatible signal that is buffered and controls the sample-hold switch. A logic LOW state closes the switch and so enables the feedback control loop to set the output level equal to  $V_{REF}$  (usually ground). The level of DC shift is maintained when the logic control returns to the HIGH state and the switch opens. In this way the whole waveform is conditionally level shifted, or 'restored' to the new DC level. Figure 2 shows the response of the circuit to a stationary or very slowly varying waveform with an initial voltage offset difference between V+ and  $V_{REF}$  applied to the input coupling capacitor, when the HOLD input is cycled with a repetitive pulse waveform. When the HOLD input is at a logic LOW level, the signal input V+ is driven towards  $V_{REF}$  After a number of cycles, the waveform settles to the DC stabilised value. The waveform is unaffected during the logic HIGH interval of the HOLD input.



Figure 2 Response to slow input signal

Figure 3 shows a portion of a typical video waveform, where the sample pulse is synchronised to fall within the back porch interval. This can for example be achieved using the Zetex ZXFV4583 sync separator to derive the pulse as in the evaluation circuit described in the data sheet for that part. Again, during the logic LOW period of the HOLD input, the waveform is driven towards VREF. Eventually, after a few line scans, the video waveform is stabilised with the back porch level equal to  $V_{\rm REF}$  and this condition is maintained despite any small changes in the input waveform.

In the video application, the HOLD input state will be HIGH during the picture line sweep and a negative-going sampling pulse of typically 1.2 $\mu$ s duration will be applied during a central portion of the back porch interval, so that the back porch or 'Black' level is clamped to  $V_{REF}$  (typically ground).



Figure 3 Response to typical video signal

If desired, by changing the external pulse timing the signal may be restored such that the sync tip voltage is clamped to  $V_{REF}$  instead of the back porch.

In either case, for each line scan, this gives a brightness level consistent with that of the original camera signal, despite the AC coupling. The value of the coupling capacitor affects two main characteristics of the circuit:

- 1. DC level acquisition change
- 2. DC level droop

## DC level acquisition change

In the restore mode the available charging current, together with the capacitor value, determines the maximum DC voltage correction which can be applied at each sample. For a charging current limit of  $300\mu A$  applied for  $1.2\mu s$ , the charge injected is:

$$Qmax = 300\mu A \times 1.2\mu s = 360pC$$

Then the maximum voltage shift correction is:

$$Vmax = Qmax/C = 360pC / 0.01\mu F$$
$$= 36mV$$

#### DC level droop

In the hold state, a small voltage drift is caused by leakage from the sample-hold circuit and bias current from the main amplifier charging or discharging the coupling capacitor.

The drift rate is equal to the bias/leakage current of up to about  $1\mu A$  divided by the coupling capacitor value. For a coupling capacitor of  $0.01\mu F$  the drift rate is then up to  $\pm 100\mu V/\mu s$ .

For a typical video line scan the switch remains open for the rest of the scan duration, or about 62µs. The drift at the end of the line scan has therefore accumulated to about 6.2mV.

This is acceptable for most applications, but if desired it can be reduced by increasing the value of the coupling capacitor. This will result in a proportionately smaller value of the maximum available correction voltage at each scan as described above. Normally, once settled, the video system requires only a very small correction at each scan, so this will not present any problem.

#### Supply filtering and printed circuit layout

In the applied circuit, the power filtering and printed layout design needs special attention as is appropriate for a high-speed analog circuit. For each supply lead, use a leadless ceramic chip capacitor placed very close to the device power pin. A value of 0.1µF is recommended. In addition, a larger value capacitor, which should be ceramic or solid tantalum construction, with a value of 1 to 10µF, is also recommended for connection to each supply fairly close to the device. The layout naturally requires some short interconnections on the component side (top copper layer) and a continuous ground plane should be provided on another layer with plated via holes providing low inductance ground connections for the device and other components. The amplifier frequency response is affected to some extent by stray capacitance at the inverting input at pin 1. This effect can be minimised by providing a small cut-out area in the ground plane and other layers around pin 1, though this may not always be necessary for the application.

## **Further Applications Information**

The ZXFV4089 is a high speed device requiring the appropriate care in the layout of the application printed circuit board. A continuous ground plane construction is preferred. Suitable power supply decoupling suggested includes a 100nF leadless ceramic capacitor close to the power supply connections at pin 8 and pin 6.

As stated earlier the main video amplifier of the ZXFV4089 is a current feedback amplifier. Compared to a voltage-feedback amplifier, current feedback provides better bandwidths at higher gains and also much faster slew rates. To optimize performance from a current feedback amplifier choice of feedback resistor is very important. In this case, typically the device will be used with a voltage gain of two, using two resistors of  $1k\Omega$  as in Figure 1. Stray capacitance at the inverting input node of this circuit can affect frequency and pulse response, so the printed circuit layout should take account of this. Place the feedback resistors as close as possible to the inverting input pin and minimize the printed metal connected to this pin.

### Common-mode input range

The signal input voltage range is determined partly by the common-mode input range of the main amplifier. The amplifier configuration is non-inverting, and so the inverting input will follow the signal input voltage. It is also necessary to observe the maximum limit on the value of  $V_{REF}$  (±2V) which is less than the amplifier input voltage range. Therefore the input range of the system is limited to this value. In addition the restore amplifier voltage input range is restricted to a similar value.

Attention is drawn to the footnote of the DC electrical characteristics table, regarding input signal amplitude. The video signal is ac coupled into the main amplifier and clamped to  $V_{REF}$ . As a result of this the actual voltage seen by the device input at pin 2 is the sum of  $V_{REF}$  plus the video input signal voltage excursion above  $V_{REF}$  (when clamping the back porch, this excursion is normally the luminance waveform of up to about 0.72V white level). At a particular positive value at pin 2 close to 2.7V, the leakage current of the Sample-hold switch increases causing an increase in the droop rate. Therefore, for example, a reference voltage of 2V with a peak white video signal of 0.7V could result in increased restoration error arising from the increased DC offset. If pin 2 is driven above +2.7V peak voltage the DC restoration accuracy could be affected and care should be taken in this respect. When using 0.7V luminance, this is consistent with the maximum recommended reference voltage of +2V.

### **Evaluation circuit**

An evaluation circuit is available to allow demonstration of the video black-level clamping function. The circuit uses the Zetex ZXFV4583 sync separator circuit to provide the HOLD function timing signal. This circuit is described in the datasheet for ZXFV4583. To order the evaluation board, ask for ZXFV4583EV.

# Package outline - SO8



| DIM | Inc   | hes   | Millin | neters | DIM | Inc   | Inches |      | Millimeters |  |
|-----|-------|-------|--------|--------|-----|-------|--------|------|-------------|--|
|     | Min.  | Max.  | Min.   | Max.   |     | Min.  | Max.   | Min. | Max.        |  |
| Α   | 0.053 | 0.069 | 1.35   | 1.75   | е   | 0.050 | BSC    | 1.27 | BSC         |  |
| A1  | 0.004 | 0.010 | 0.10   | 0.25   | b   | 0.013 | 0.020  | 0.33 | 0.51        |  |
| D   | 0.189 | 0.197 | 4.80   | 5.00   | С   | 0.008 | 0.010  | 0.19 | 0.25        |  |
| Н   | 0.228 | 0.244 | 5.80   | 6.20   | θ   | 0°    | 8°     | 0°   | 8°          |  |
| Е   | 0.150 | 0.157 | 3.80   | 4.00   | h   | 0.010 | 0.020  | 0.25 | 0.50        |  |
| L   | 0.016 | 0.050 | 0.40   | 1.27   | -   | -     | -      | -    | -           |  |

Note: Controlling dimensions are in inches. Approximate dimensions are provided in millimeters

#### Definitions

#### Product change

Diodes Incorporated reserves the right to alter, without notice, specifications, design, price or conditions of supply of any product or service. Customers are solely responsible for obtaining the latest relevant information before placing orders.

#### Applications disclaimer

The circuits in this design/application note are offered as design ideas. It is the responsibility of the user to ensure that the circuit is fit for the user's application and meets with the user's requirements. No representation or warranty is given and no liability whatsoever is assumed by Diodes Inc. with respect to the accuracy or use of such information, or infringement of patents or other intellectual property rights arising from such use or otherwise. Diodes Inc. does not assume any legal responsibility or will not be held legally liable (whether in contract, tort (including negligence), breach of statutory duty, restriction or otherwise) for any damages, loss of profit, business, contract, opportunity or consequential loss in the use of these circuit applications, under any circumstances.

#### Life support

Diodes Zetex products are specifically not authorized for use as critical components in life support devices or systems without the express written approval of the Chief Executive Officer of Diodes Incorporated. As used herein:

- A. Life support devices or systems are devices or systems which:
  - 1. are intended to implant into the body

\_

- 2. support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in significant injury to the user.
- B. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or to affect its safety or effectiveness.

#### Reproduction

The product specifications contained in this publication are issued to provide outline information only which (unless agreed by the company in writing) may not be used, applied or reproduced for any purpose or form part of any order or contract or be regarded as a representation relating to the products or services concerned.

#### **Terms and Conditions**

All products are sold subjects to Diodes Inc. terms and conditions of sale, and this disclaimer (save in the event of a conflict between the two when the terms of the contract shall prevail) according to region, supplied at the time of order acknowledgement.

For the latest information on technology, delivery terms and conditions and prices, please contact your nearest Diodes Zetex sales office.

#### **Quality of product**

Diodes Zetex Semconductors Limited is an ISO 9001 and TS16949 certified semiconductor manufacturer.

To ensure quality of service and products we strongly advise the purchase of parts directly from Diodes Inc. or one of our regionally authorized distributors. For a complete listing of authorized distributors please visit: www.zetex.com or www.diodes.com

Diodes Inc. does not warrant or accept any liability whatsoever in respect of any parts purchased through unauthorized sales channels.

### ESD (Electrostatic discharge)

Semiconductor devices are susceptible to damage by ESD. Suitable precautions should be taken when handling and transporting devices. The possible damage to devices depends on the circumstances of the handling and transporting, and the nature of the device. The extent of damage can vary from immediate functional or parametric malfunction to degradation of function or performance in use over time. Devices suspected of being affected should be replaced.

#### Green compliance

Diodes Inc. is committed to environmental excellence in all aspects of its operations which includes meeting or exceeding regulatory requirements with respect to the use of hazardous substances. Numerous successful programs have been implemented to reduce the use of hazardous substances and/or emissions.

All Diodes Zetex components are compliant with the RoHS directive, and through this it is supporting its customers in their compliance with WEEE and ELV directives.

| Product status key:               |                                                                                                                                                                                                             |
|-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| "Preview"                         | Future device intended for production at some point. Samples may be available                                                                                                                               |
| "Active"                          | Product status recommended for new designs                                                                                                                                                                  |
| "Last time buy (LTB)"             | Device will be discontinued and last time buy period and delivery is in effect                                                                                                                              |
| "Not recommended for new designs" | Device is still in production to support existing designs and production                                                                                                                                    |
| "Obsolete"                        | Production has been discontinued                                                                                                                                                                            |
| Datasheet status key:             |                                                                                                                                                                                                             |
| "Draft version"                   | This term denotes a very early datasheet version and contains highly provisional information, which may change in any manner without notice.                                                                |
| "Provisional version"             | This term denotes a pre-release datasheet. It provides a clear indication of anticipated performance. However, changes to the test conditions and specifications may occur, at any time and without notice. |
| "Issue"                           | This term denotes an issued datasheet containing finalized specifications. However, changes to specifications may occur, at any time and without notice.                                                    |

| Fax: (+1) 805 446 4850 Tel: (+49) 894 549 490 Tel: (+886) 289 146 000 Fax (+86) 215 241 4891 Tel: (+86) 755 882 849 88 Tel: (+82) 312 731 884                                                                                                                                                                                                                                                                                                                                                           | Sales offices                                                |                                               |                                               |                                                              |                                                |                                                                                 |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|-----------------------------------------------|-----------------------------------------------|--------------------------------------------------------------|------------------------------------------------|---------------------------------------------------------------------------------|
| Westlake Village,<br>CA 91362-3154         Balanstraße 59,<br>D-81541 München         Min Chuan Road         Changning Road<br>Shanghai, China         Jintian Road         1005-5 Yeongtong-dong,<br>Futian CBD,         Yeongtong-gu, Suwon-si,<br>Yeongtong-gu, Suwon-si,<br>Tel: (+86) 215 241 4882           Fax: (+1) 805 446 4850         Tel: (+49) 894 549 490         Tel: (+886) 289 146 000         Fax (+86) 215 241 4891         Tel: (+86) 755 882 849 88         Tel: (+82) 312 731 884 | The Americas                                                 | Europe                                        | Taiwan                                        | Shanghai                                                     | Shenzhen                                       | Korea                                                                           |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Westlake Village,<br>CA 91362-3154<br>Tel: (+1) 805 446 4800 | Balanstraße 59,<br>D-81541 München<br>Germany | Min Chuan Road<br>Hsin-Tien<br>Taipei, Taiwan | Changning Road<br>Shanghai, China<br>Tel: (+86) 215 241 4882 | Jintian Road<br>Futian CBD,<br>Shenzhen, China | 1005-5 Yeongtong-dong,<br>Yeongtong-gu, Suwon-si,<br>Gyeonggi-do, Korea 443-813 |