# **DSP56311 USER'S MANUAL** DSP56311UM Rev. 2, December 2005 #### How to Reach Us: #### Home Page: www.freescale.com #### F-mail: support@freescale.com #### USA/Europe or Locations not listed: Freescale Semiconductor Technical Information Center, CH370 1300 N. Alma School Road Chandler, Arizona 85224 +1-800-521-6274 or +1-480-768-2130 support@freescale.com #### Europe, Middle East, and Africa: Freescale Halbleiter Deutschland GMBH Technical Information Center Schatzbogen 7 81829 München, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) support@freescale.com #### Japan: Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064, Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com #### Asia/Pacific: Freescale Semiconductor Hong Kong Ltd. Technical Information Center 2 Dai King Street Tai Po Industrial Estate Tai Po, N.T. Hong Kong +800 2666 8080 #### For Literature Requests Only: Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 1-800-441-2447 or 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part. Freescale and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc. 1999, 2005. | 1 | DSP56311 Overview | |----|----------------------------------------------| | 2 | Signals/Connections | | 3 | Memory Configuration | | 4 | Core Configuration | | 5 | Programming the Peripherals | | 6 | Host Interface (HI08) | | 7 | Enhanced Synchronous Serial Interface (ESSI) | | 8 | Serial Communication Interface (SCI) | | 9 | Triple Timer Module | | 10 | Enhanced Filter Coprocessor | | Α | Bootstrap Program | | В | Programming Reference | | Ī | Index | | | | | 1 | DSP56311 Overview | |----|----------------------------------------------| | 2 | Signals/Connections | | 3 | Memory Configuration | | 4 | Core Configuration | | 5 | Programming the Peripherals | | 6 | Host Interface (HI08) | | 7 | Enhanced Synchronous Serial Interface (ESSI) | | 8 | Serial Communication Interface (SCI) | | 9 | Triple Timer Module | | 10 | Enhanced Filter Coprocessor | | Α | Bootstrap Program | | В | Programming Reference | | | Index | # **Contents** | 1 | DSP56311 Overview | | |---------|-----------------------------------------|-------| | 1.1 | Manual Organization | 1-1 | | 1.2 | Manual Conventions | | | 1.3 | Manual Revision History for Revision 2 | | | 1.4 | Features | | | 1.5 | DSP56300 Core | | | 1.6 | DSP56300 Core Functional Blocks | | | 1.6.1 | Data ALU | | | 1.6.1.1 | Data ALU Registers | 1-7 | | 1.6.1.2 | Multiplier-Accumulator (MAC) | 1-7 | | 1.6.2 | Address Generation Unit (AGU) | 1-7 | | 1.6.3 | Program Control Unit (PCU) | 1-8 | | 1.6.4 | PLL and Clock Oscillator | | | 1.6.5 | JTAG TAP and OnCE Module | 1-9 | | 1.6.6 | Internal Memory | 1-9 | | 1.6.7 | External Memory Expansion | | | 1.7 | Internal Buses | 1-10 | | 1.8 | DMA | 1-12 | | 1.9 | Peripherals | 1-12 | | 1.9.1 | GPIO Functionality | | | 1.9.2 | HI08 | | | 1.9.3 | ESSI | | | 1.9.4 | SCI | 1-13 | | 1.9.5 | Timer Module | 1-14 | | 1.9.6 | EFCOP | 1-14 | | 2 | Signals/Connections | | | 2.1 | Power | 2-3 | | 2.2 | Ground | | | 2.3 | Clock | | | 2.4 | PLL | | | 2.5 | External Memory Expansion Port (Port A) | | | 2.5.1 | External Address Bus | | | 2.5.2 | External Data Bus | | | 2.5.3 | External Bus Control | | | 2.6 | Interrupt and Mode Control | | | 2.7 | HI08 | | | 2.8 | Enhanced Synchronous Serial Interface 0 | | | 2.9 | Enhanced Synchronous Serial Interface 1 | | | 2.10 | SCI | | | 2.11 | Timers | | | | | – • \ | | Contents | | | |----------|------------------------------------------------------|------| | 2.12 | JTAG and OnCE Interface | 2-19 | | 3 | Memory Configuration | | | 3.1 | Program Memory Space | 3-1 | | 3.1.1 | Internal Program Memory | | | 3.1.2 | Memory Switch Modes—Program Memory | | | 3.1.3 | Instruction Cache | | | 3.1.4 | Program Bootstrap ROM | | | 3.2 | X Data Memory Space | | | 3.2.1 | Internal X Data Memory | | | 3.2.2 | Memory Switch Modes—X Data Memory | | | 3.2.3 | Internal X I/O Space | | | 3.3 | Y Data Memory Space | | | 3.3.1 | Internal Y Data Memory | | | 3.3.2 | Memory Switch Modes—Y Data Memory | | | 3.3.3 | Internal Y I/O Space | | | 3.3.4 | External Y I/O Space | | | 3.4 | Dynamic Memory Configuration Switching | | | 3.5 | Sixteen-Bit Compatibility Mode Configuration | | | 3.6 | Memory Maps | | | 4 | Cara Canfiguration | | | - | Core Configuration | | | 4.1 | Operating Modes | | | 4.2 | Bootstrap Program | | | 4.3 | Central Processor Unit (CPU) Registers | | | 4.3.1 | Status Register (SR) | | | 4.3.2 | Operating Mode Register (OMR) | | | 4.4 | Configuring Interrupts | | | 4.4.1 | Interrupt Priority Registers (IPRC and IPRP) | | | 4.4.2 | Interrupt Table Memory Map | | | 4.4.3 | Processing Interrupt Source Priorities Within an IPL | | | 4.5 | PLL Control Register (PCTL). | | | 4.6 | Bus Interface Unit (BIU) Registers | | | 4.6.1 | Bus Control Register | | | 4.6.2 | DRAM Control Register (DCR) | | | 4.6.3 | Address Attribute Registers (AAR[0–3]) | | | 4.7 | DMA Control Registers 5–0 (DCR[5–0]) | | | 4.8 | Device Identification Register (IDR) | | | 4.9 | JTAG Identification (ID) Register | | | 4.10 | JTAG Boundary Scan Register (BSR) | 4-33 | | 5 | Programming the Peripherals | | | 5.1 | Peripheral Initialization Steps | 5-1 | | 5.2 | Mapping the Control Registers | | | 5.3 | Reading Status Registers | | | 5.4 | Data Transfer Methods | | | 5.4.1 | Polling | | | 5.4.2 | Interrupts | | vi Freescale Semiconductor | | C | Contents | |-------|----------------------------------------------|----------| | 5.4.3 | DMA | 5-4 | | 5.4.4 | Advantages and Disadvantages | | | 5.5 | General-Purpose Input/Output (GPIO) | | | 5.5.1 | Port B Signals and Registers | | | 5.5.2 | Port C Signals and Registers | | | 5.5.3 | Port D Signals and Registers | | | 5.5.4 | Port E Signals and Registers | | | 5.5.5 | Triple Timer Signals and Registers | | | 6 | Host Interface (HI08) | | | 6.1 | Features | 6.1 | | 6.1.1 | DSP Core Interface | | | 6.1.2 | Host Processor Interface | | | | | | | 6.2 | Host Port Signals | | | 6.3 | Overview | | | 6.4 | Operation | | | 6.4.1 | Software Polling | | | 6.4.2 | Core Interrupts and Host Commands | | | 6.4.3 | Core DMA Access | | | 6.4.4 | Host Requests | | | 6.4.5 | Endian Modes | | | 6.5 | Boot-up Using the HI08 Host Port | | | 6.6 | DSP Core Programming Model | | | 6.6.1 | Host Control Register (HCR) | | | 6.6.2 | Host Status Register (HSR) | | | 6.6.3 | Host Data Direction Register (HDDR) | | | 6.6.4 | Host Data Register (HDR) | | | 6.6.5 | Host Base Address Register (HBAR) | | | 6.6.6 | Host Port Control Register (HPCR) | | | 6.6.7 | Host Transmit (HTX) Register | | | 6.6.8 | Host Receive (HRX) Register | | | 6.6.9 | DSP-Side Registers After Reset | | | 6.7 | Host Programmer Model | | | 6.7.1 | Interface Control Register (ICR) | | | 6.7.2 | Command Vector Register (CVR). | | | 6.7.3 | Interface Status Register (ISR) | | | 6.7.4 | Interrupt Vector Register (IVR) | | | 6.7.5 | Receive Data Registers (RXH:RXM:RXL) | | | 6.7.6 | Transmit Data Registers (TXH:TXM:TXL) | 6-28 | | 6.7.7 | Host-Side Registers After Reset | 6-28 | | 6.8 | Programming Model Quick Reference | 6-29 | | 7 | Enhanced Synchronous Serial Interface (ESSI) | | | 7.1 | ESSI Enhancements | 7-2 | | 7.2 | ESSI Data and Control Signals | | | 7.2.1 | Serial Transmit Data Signal (STD) | | | 7.2.2 | Serial Receive Data Signal (SRD) | | | 7.2.3 | Serial Clock (SCK) | | | 7.2.4 | Serial Control Signal (SC0). | | | | Serial Control Signal (CCO) | , 3 | DSP56311 User's Manual, Rev. 2 #### **Contents** | 7.2.5 | Serial Control Signal (SC1) | 7-4 | |---------|---------------------------------------------------------|------| | 7.2.6 | Serial Control Signal (SC2) | 7-5 | | 7.3 | Operation | 7-6 | | 7.3.1 | ESSI After Reset | 7-6 | | 7.3.2 | Initialization | 7-6 | | 7.3.3 | Exceptions | | | 7.4 | Operating Modes: Normal, Network, and On-Demand | 7-9 | | 7.4.1 | Normal/Network/On-Demand Mode Selection | | | 7.4.2 | Synchronous/Asynchronous Operating Modes | 7-10 | | 7.4.3 | Frame Sync Selection | 7-10 | | 7.4.4 | Frame Sync Signal Format | 7-10 | | 7.4.5 | Frame Sync Length for Multiple Devices | 7-10 | | 7.4.6 | Word Length Frame Sync and Data Word Timing | 7-11 | | 7.4.7 | Frame Sync Polarity | 7-11 | | 7.4.8 | Byte Format (LSB/MSB) for the Transmitter | 7-11 | | 7.4.9 | Flags | 7-12 | | 7.5 | ESSI Programming Model | 7-12 | | 7.5.1 | ESSI Control Register A (CRA) | 7-13 | | 7.5.2 | ESSI Control Register B (CRB) | 7-17 | | 7.5.3 | ESSI Status Register (SSISR) | 7-26 | | 7.5.4 | ESSI Receive Shift Register | 7-28 | | 7.5.5 | ESSI Receive Data Register (RX) | 7-28 | | 7.5.6 | ESSI Transmit Shift Registers | 7-28 | | 7.5.7 | ESSI Transmit Data Registers (TX[2–0]) | 7-31 | | 7.5.8 | ESSI Time Slot Register (TSR) | 7-31 | | 7.5.9 | Transmit Slot Mask Registers (TSMA, TSMB) | 7-31 | | 7.5.10 | Receive Slot Mask Registers (RSMA, RSMB) | 7-33 | | 7.6 | GPIO Signals and Registers | 7-34 | | 7.6.1 | Port Control Registers (PCRC and PCRD) | 7-34 | | 7.6.2 | Port Direction Registers (PRRC and PRRD) | 7-34 | | 7.6.3 | Port Data Registers (PDRC and PDRD) | 7-35 | | 8 | Serial Communication Interface (SCI) | | | | | 0.1 | | 8.1 | Operating Modes | | | 8.1.1 | Synchronous Mode | | | 8.1.2 | Asynchronous Mode | | | 8.1.3 | Multidrop Mode | | | 8.1.3.1 | Transmitting Data and Address Characters | | | 8.1.3.2 | Wired-OR Mode | | | 8.1.3.3 | Idle Line Wakeup | | | 8.1.3.4 | Address Mode Wakeup | | | 8.2 | I/O Signals. | | | 8.2.1 | Receive Data (RXD) | | | 8.2.2 | Transmit Data (TXD) | | | 8.2.3 | SCI Serial Clock (SCLK) | | | 8.3 | SCI After Reset | | | 8.4 | SCI Initialization | | | 8.4.1 | Preamble, Break, and Data Transmission Priority | | | 8.4.2 | Bootstrap Loading Through the SCI (Boot Mode \$2 or RA) | | | 8.5 | Exceptions | 8-8 | DSP56311 User's Manual, Rev. 2 viii Freescale Semiconductor | 8.6 SCI Programming Model 8-8 8.6.1 SCI Control Register (SCR) 8-10 8.6.2 SCI Status Register (SCR) 8-15 8.6.3 SCI Clock Control Register (SCCR) 8-17 8.6.4 SCI Data Register (SRX) 8-20 8.6.4.2 SCI Transmit Register (STX) 8-21 8.7 GPIO Signals and Registers 8-22 8.7.1 Port E Ointrol Register (PCRE) 8-22 8.7.2 Port E Direction Register (PRE) 8-23 8.7.3 Port E Direction Register (PRE) 8-23 8.7.3 Port E Direction Register (PRE) 8-23 8.7.3 Port E Data Register (PRE) 8-23 8.7.3 Port E Data Register (PRE) 8-23 8.7.3 Port E Data Register (PRE) 8-23 8.7.3 Port E Data Register (PRE) 8-23 8.7.2 Port E Data Register (PRE) 8-23 8.7.3 Port E Direction Register (PRE) 8-23 8.7.4 Port E Data Register (PRE) 8-23 8.7.2 Port E Data Register (PRE) 8-24 9.1 Individual Timer Affer Reset | | | Contents | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----------------------------|----------| | 8.6.1 SCI Control Register (SCR) 8-10 8.6.2 SCI Status Register (SSR) 8-15 8.6.3 SCI Clock Control Register (SCR) 8-17 8.6.4 SCI Data Registers 8-19 8.6.4.1 SCI Receive Register (STX) 8-20 8.6.4.2 SCI Transmit Register (STX) 8-21 8.7.3 Port E Control Register (PCRE) 8-22 8.7.2 Port E Direction Register (PREE) 8-23 8.7.3 Port E Data Register (PDRE) 8-23 8.7.3 Port E Data Register (PDRE) 8-23 9.1 Overview 9-1 9.1.1 Triple Timer Module 9-1 9.1 Triple Timer Module Block Diagram 9-1 9.1.2 Individual Timer Block Diagram 9-2 9.2 Operation 9-3 9.2.1 Timer After Reset 9-3 9.2.2 Timer Exceptions 9-4 9.3.1 Triple Timer Modes 9-5 9.3.1.1 Triple Timer Modes 9-5 9.3.1.1 Triple Timer Modes 9-5 9.3.1.2 Timer Pulse (Mode 1) <th>8.6</th> <th>SCI Programming Model</th> <th>8-8</th> | 8.6 | SCI Programming Model | 8-8 | | 8.6.2 SCI Satus Register (SSR) 8-15 8.6.3 SCI Clock Control Register (SCR) 8-17 8.6.4.1 SCI Receive Register (SRX) 8-20 8.6.4.2 SCI Transmit Registers 8-21 8.7 GPIO Signals and Registers 8-22 8.7.1 Port E Ontrol Register (PCRE) 8-23 8.7.2 Port E Direction Register (PRE) 8-23 8.7.3 Port E Data Register (PDRE) 8-23 8.7.3 Port E Data Register (PDRE) 8-23 8.7.3 Port E Data Register (PDRE) 8-23 8.7 Individual Timer Block Diagram 9-1 9.1.1 Triple Timer Module 9-1 9.1 Overview 9-1 9.1 Dincividual Timer Block Diagram 9-1 9.2 Operation 9-3 9.2 Operating Modes 9-3 9.2.1 Timer After Reset 9-3 9.2.2 Timer Initialization 9-3 9.3.1 Tiple Timer Modes 9-5 9.3.1.1 Timer Exceptions 9-5 9.3.1.1 Timer GPIO (Mode 0) | | | | | 8.6.3 SCI Clock Control Register (SCCR) 8-17 8.6.4 SCI Data Registers 8-19 8.6.4.1 SCI Receive Register (STX) 8-20 8.6.4.2 SCI Transmir Register (STX) 8-21 8.7.1 Port E Control Register (PCRE) 8-22 8.7.2 Port E Direction Register (PRE) 8-23 8.7.3 Port E Data Register (PDRE) 8-23 <b>9 9.1</b> Triple Timer Module 9.1 Overview 9-1 9.1 Triple Timer Module Block Diagram 9-1 9.1.2 Individual Timer Block Diagram 9-2 9.2 Operation 9-3 9.2.1 Timer After Reset 9-3 9.2.2 Timer Initialization 9-3 9.3.1 Timer Exceptions 9-4 9.3.1 Timer Pulse (Mode S) 9-5 9.3.1.1 Timer Pulse (Mode I) 9-5 9.3.1.2 Timer Pulse (Mode I) 9-7 9.3.1.3 Timer Progle (Mode 2) 9-8 9.3.1.4 Timer Progle (Mode 2) 9-8 | | | | | 8.6.4.1 SCI Data Registers. 8-19 8.6.4.1 SCI Receive Register (SRX) 8-20 8.7.1 GPIO Signals and Registers 8-21 8.7.1 Port E Control Register (PCRE) 8-22 8.7.2 Port E Direction Register (PDRE) 8-23 8.7.3 Port E Data 8.7.1 Triple Timer Module 9-1 9.1 Overview 9-1 9.1 1 Individual Timer Block Diagram 9-1 9.2 Operation 9-3 9.2.1 Timer After Reset 9-3 9.2.1 Timer After Reset 9-3 9.2.2 Timer Initialization 9-3 9.2.3 Timer Exceptions 9-3 9.2.3 Timer After Reset | | | | | 8.6.4.1 SCI Receive Register (SRX) 8-20 8.7 GPIO Signals and Registers 8-21 8.7.1 Port E Control Register (PCRE) 8-23 8.7.2 Port E Direction Register (PRRE) 8-23 8.7.3 Port E Data Register (PDRE) 8-23 9 Triple Timer Module 9.1 Overview. 9-1 9.1.1 Triple Timer Module Block Diagram 9-1 9.1.2 Individual Timer Block Diagram 9-2 9.2 Operation 9-3 9.2.1 Timer After Reset 9-3 9.2.2 Timer Initialization 9-3 9.2.3 Timer Exceptions 9-4 9.3 Operating Modes 9-5 9.3.1.1 Tripler Timer Modes 9-5 9.3.1.2 Timer Pulse (Mode 0) 9-5 9.3.1.2 Timer Pulse (Mode 0) 9-5 9.3.1.3 Timer Toggle (Mode 2) 9-8 9.3.1.4 Timer Event Counter (Mode 3) 9-10 9.3.2.2 Measurement Input Widh (Mode 4) 9-12 9.3.2.3 Measurement | | | | | 8.6.4.2 SCI Transmit Register (STX). 8-21 8.7 GPIO Signals and Registers. 8-22 8.7.1 Port E Control Register (PCRE). 8-23 8.7.2 Port E Direction Register (PRRE). 8-23 8.7.3 Port E Data Register (PDRE). 8-23 9 Triple Timer Module 9.1 Overview. 9-1 9.1.1 Triple Timer Module Block Diagram 9-2 9.1.2 Individual Timer Block Diagram. 9-2 9.2.1 Timer After Reset 9-3 9.2.2 Timer Initialization 9-3 9.2.3 Timer Exceptions 9-4 9.3 Operating Modes 9-5 9.3.1.1 Timer Modes 9-5 9.3.1.2 Timer Pulse (Mode 1) 9-7 9.3.1.3 Timer Pulse (Mode 1) 9-7 9.3.1.2 Timer Pulse (Mode 1) 9-7 9.3.1.3 Timer Event Counter (Mode 3) 9-10 9.3.2.2 Measurement Input Width (Mode 4) 9-12 9.3.2.2 Measurement (Mode 5) 9-13 9.3.3 <t< td=""><td></td><td></td><td></td></t<> | | | | | 8.7 GPIO Signals and Registers 8-22 8.7.1 Port E Control Register (PCRE) 8-23 8.7.2 Port E Direction Register (PRRE) 8-23 8.7.3 Port E Data Register (PDRE) 8-23 Triple Timer Module 9.1 Overview. 9-1 9.1.1 Triple Timer Module Block Diagram 9-1 9.1.2 Individual Timer Block Diagram 9-2 9.2 Operation. 9-3 9.2.1 Timer After Reset 9-3 9.2.2 Timer Initialization 9-3 9.2.3 Timer Exceptions 9-4 9.3 Operating Modes 9-5 9.3.1 Timer GPIO (Mode 0) 9-5 9.3.1.2 Timer Pulse (Mode 0) 9-5 9.3.1.2 Timer Pulse (Mode 0) 9-5 9.3.1.2 Timer Pulse (Mode 0) 9-5 9.3.1.2 Timer Pulse (Mode 0) 9-7 9.3.1.2 Timer Pulse (Mode 0) 9-8 9.3.1.2 Timer Pulse (Mode 0) 9-8 9.3.1.2 Timer Pulse (Mode 0) 9-8 9.3.2.2 | | | | | 8.7.1 Port E Control Register (PCRE) 8-22 8.7.2 Port E Direction Register (PRRE) 8-23 8.7.3 Port E Data Register (PDRE) 8-23 8.7.3 Port E Data Register (PDRE) 8-23 9 Triple Timer Module 9-1 9.1 Overview. 9-1 9.1.1 Triple Timer Module Block Diagram 9-1 9.1.2 Individual Timer Block Diagram. 9-2 9.2 Operation. 9-3 9.2.1 Timer After Reset 9-3 9.2.2 Timer Initialization 9-3 9.2.3 Timer Exceptions 9-4 9.3 9.2 9-4 9.3 1 Triple Timer Modes 9-5 9.3.1.1 Timer GPIO (Mode 0) 9-5 9.3.1.2 Timer Pulse (Mode 1) 9-7 9.3.1.3 Timer Pulse (Mode 2) 9-8 9.3.1.4 Timer Event Counter (Mode 3) 9-10 9.3.2.2 Measurement Modes 9-11 9.3.2.2 Measurement Modes 9-12 9.3.2.3 Measurement Capture (Mode 6) 9-13 <t< td=""><td></td><td></td><td></td></t<> | | | | | 8.7.2 Port E Direction Register (PRRE) 8-23 8.7.3 Port E Data Register (PDRE) 8-23 9 Triple Timer Module 9.1 Overview 9-1 9.1.1 Triple Timer Module Block Diagram 9-1 9.1.2 Individual Timer Block Diagram 9-2 9.2 Operation 9-3 9.2.1 Timer After Reset 9-3 9.2.2 Timer Initialization 9-3 9.2.3 Timer Exceptions 9-4 9.3 Operating Modes 9-5 9.3.1.1 Timer Exceptions 9-5 9.3.1.2 Timer Pulse (Mode 0) 9-5 9.3.1.2 Timer Pulse (Mode 0) 9-7 9.3.1.2 Timer Toggle (Mode 2) 9-8 9.3.1.3 Timer Event Counter (Mode 3) 9-10 9.3.2.2 Measurement Imput Width (Mode 4) 9-12 9.3.2.1 Measurement Input Width (Mode 4) 9-12 9.3.2.2 Measurement Input Width (Mode 4) 9-12 9.3.2.3 Measurement Capture (Mode 6) 9-15 9.3.4 Watchdog Modes 9-16 | | | | | 9 Triple Timer Module 9.1 Overview. 9-1 9.1.1 Triple Timer Module Block Diagram 9-1 9.1.2 Individual Timer Block Diagram. 9-2 9.2 Operation. 9-3 9.2.1 Timer After Reset 9-3 9.2.2 Timer Initialization 9-3 9.2.3 Timer Exceptions. 9-4 9.3 Operating Modes. 9-5 9.3.1 Triple Timer Modes. 9-5 9.3.1 Triple Timer Modes. 9-5 9.3.1.2 Timer Pulse (Mode 1). 9-7 9.3.1.3 Timer Toggle (Mode 2). 9-8 9.3.1.4 Timer Event Counter (Mode 3). 9-10 9.3.2 Signal Measurement Modes. 9-11 9.3.2.1 Measurement Modes. 9-11 9.3.2.2 Measurement Input Width (Mode 4). 9-12 9.3.2.3 Measurement Input Period (Mode 5). 9-13 9.3.2.1 Measurement Input Period (Mode 6). 9-13 9.3.2.2 Measurement Input Period (Mode 6). 9-13 9.3.4 Watchdog Modes. 9-14 | | | | | 9.1 Overview. 9-1 9.1.1 Triple Timer Module Block Diagram 9-1 9.1.2 Individual Timer Block Diagram 9-1 9.2 Operation. 9-3 9.2.1 Timer After Reset 9-3 9.2.2 Timer Initialization 9-3 9.2.3 Timer Exceptions 9-4 9.3 Operating Modes. 9-5 9.3.1 Triple Timer Modes 9-5 9.3.1.1 Triple Timer Modes 9-5 9.3.1.2 Timer Pulse (Mode 0) 9-7 9.3.1.3 Timer Toggle (Mode 1) 9-7 9.3.1.3 Timer Toggle (Mode 2) 9-8 9.3.1 Timer Event Counter (Mode 3) 9-10 9.3.2 Signal Measurement Modes 9-11 9.3.2.1 Measurement Input Width (Mode 4) 9-12 9.3.2.2 Measurement Input Width (Mode 5) 9-13 9.3.2.3 Measurement Input Width (Mode 5) 9-15 9.3.4 Watchdog Modes 9-15 9.3.4 Watchdog Modes 9-16 9.3.4 Watchdog Pulse (Mode 9) 9-19 9.3.4.2 Watchdog Pulse (Mode 9) 9-19 9.3.4.2 Watchdog Pulse (Mode 9) 9-19 9.3.4.3 Reserved Modes 9-20 9.3.4 Triple Timer Module Programming Model 9-21 9.4 Triple Timer Module Programming Model 9-21 9.4 Triple Timer Module Programming Model 9-21 9.4 Triple Timer Module Programming Model 9-21 9.4 Triple Timer Module Programming Model 9-21 9.4 Triple Timer Proscaler Counter (TCR) 9-28 9.4 Timer Prescaler Count Register (TPCR) 9-23 9.4 Timer Count Register (TCR) 9-28 9.4 Timer Count Register (TCR) 9-28 9.4 Timer Count Register (TCR) 9-28 9.4 Timer Count Register (TCR) 9-28 9.4 Timer Count Register (TCR) 9-28 9.4 Timer Count Register (TCR) 9-28 | | | | | 9.1 Overview. 9-1 9.1.1 Triple Timer Module Block Diagram 9-1 9.1.2 Individual Timer Block Diagram 9-1 9.2 Operation. 9-3 9.2.1 Timer After Reset 9-3 9.2.2 Timer Initialization 9-3 9.2.3 Timer Exceptions 9-4 9.3 Operating Modes. 9-5 9.3.1 Triple Timer Modes 9-5 9.3.1.1 Triple Timer Modes 9-5 9.3.1.2 Timer Pulse (Mode 0) 9-7 9.3.1.3 Timer Toggle (Mode 1) 9-7 9.3.1.3 Timer Toggle (Mode 2) 9-8 9.3.1 Timer Event Counter (Mode 3) 9-10 9.3.2 Signal Measurement Modes 9-11 9.3.2.1 Measurement Input Width (Mode 4) 9-12 9.3.2.2 Measurement Input Width (Mode 5) 9-13 9.3.2.3 Measurement Input Width (Mode 5) 9-15 9.3.4 Watchdog Modes 9-15 9.3.4 Watchdog Modes 9-16 9.3.4 Watchdog Pulse (Mode 9) 9-19 9.3.4.2 Watchdog Pulse (Mode 9) 9-19 9.3.4.2 Watchdog Pulse (Mode 9) 9-19 9.3.4.3 Reserved Modes 9-20 9.3.4 Triple Timer Module Programming Model 9-21 9.4 Triple Timer Module Programming Model 9-21 9.4 Triple Timer Module Programming Model 9-21 9.4 Triple Timer Module Programming Model 9-21 9.4 Triple Timer Module Programming Model 9-21 9.4 Triple Timer Proscaler Counter (TCR) 9-28 9.4 Timer Prescaler Count Register (TPCR) 9-23 9.4 Timer Count Register (TCR) 9-28 9.4 Timer Count Register (TCR) 9-28 9.4 Timer Count Register (TCR) 9-28 9.4 Timer Count Register (TCR) 9-28 9.4 Timer Count Register (TCR) 9-28 9.4 Timer Count Register (TCR) 9-28 | 9 | Triple Timer Module | | | 9.1.1 Triple Timer Module Block Diagram 9-1 9.1.2 Individual Timer Block Diagram 9-2 9.2 Operation 9-3 9.2.1 Timer After Reset 9-3 9.2.2 Timer Initialization 9-3 9.2.3 Timer Exceptions 9-4 9.3 Operating Modes 9-5 9.3.1 Triple Timer Modes 9-5 9.3.1.2 Timer GPIO (Mode 0) 9-5 9.3.1.2 Timer Pulse (Mode 1) 9-7 9.3.1.3 Timer Toggle (Mode 2) 9-8 9.3.1.4 Timer Event Counter (Mode 3) 9-10 9.3.2 Signal Measurement Modes 9-11 9.3.2.1 Measurement Input Width (Mode 4) 9-12 9.3.2.2 Measurement Input Width (Mode 4) 9-12 9.3.2.3 Measurement Capture (Mode 6) 9-15 9.3.2.3 Measurement Capture (Mode 6) 9-15 9.3.4 Watchdog Modes 9-18 9.3.4 Watchdog Pulse (Mode 9) 9-19 9.3.4 Watchdog Toggle (Mode 10) 9-20 9.3.4 Reserved Modes | _ | <del>-</del> | 0.1 | | 9.1.2 Individual Timer Block Diagram. 9-2 9.2 Operation. 9-3 9.2.1 Timer After Reset 9-3 9.2.2 Timer Initialization 9-3 9.2.3 Timer Exceptions. 9-4 9.3 Operating Modes. 9-5 9.3.1 Triple Timer Modes. 9-5 9.3.1.2 Timer GPIO (Mode 0) 9-5 9.3.1.3 Timer Pulse (Mode 1) 9-7 9.3.1.4 Timer Toggle (Mode 2) 9-8 9.3.1.4 Timer Event Counter (Mode 3) 9-10 9.3.2 Signal Measurement Modes 9-11 9.3.2.1 Measurement Input Width (Mode 4) 9-12 9.3.2.2 Measurement Input Period (Mode 5) 9-13 9.3.2.3 Measurement (Apture (Mode 6) 9-15 9.3.3 Pulse Width Modulation 9-16 9.3.4 Watchdog Modes 9-18 9.3.4.1 Watchdog Toggle (Mode 9) 9-19 9.3.4.2 Watchdog Toggle (Mode 10) 9-20 9.3.4.3 Reserved Modes 9-21 9.4 Triple Timer Module Programming Mode | | | | | 9.2 Operation. 9-3 9.2.1 Timer After Reset 9-3 9.2.2 Timer Initialization 9-3 9.2.3 Timer Exceptions. 9-4 9.3 Operating Modes. 9-5 9.3.1 Triple Timer Modes 9-5 9.3.1.2 Timer GPIO (Mode 0) 9-5 9.3.1.3 Timer Pulse (Mode 1). 9-7 9.3.1.4 Timer Event Counter (Mode 3) 9-18 9.3.2 Signal Measurement Modes 9-11 9.3.2.1 Measurement Input Width (Mode 4) 9-12 9.3.2.2 Measurement Input Period (Mode 5) 9-13 9.3.2.3 Measurement Capture (Mode 6) 9-15 9.3.3 Pulse Width Modulation 9-16 9.3.4 Watchdog Modes 9-18 9.3.4.1 Watchdog Modes 9-18 9.3.4.2 Watchdog Toggle (Mode 9) 9-20 9.3.4.2 Watchdog Toggle (Mode 10) 9-20 9.3.4.2 Watchdog Toggle (Mode 9) 9-20 9.3.4.1 Watchdog Toggle (Mode 9) 9-20 9.3.5 Special Cases 9-21< | | * | | | 9.2.1 Timer After Reset 9-3 9.2.2 Timer Initialization 9-3 9.3 Operating Modes 9-5 9.3.1 Triple Timer Modes 9-5 9.3.1.1 Timer GPIO (Mode 0) 9-5 9.3.1.2 Timer Pulse (Mode 1) 9-7 9.3.1.3 Timer Toggle (Mode 2) 9-8 9.3.1.4 Timer Event Counter (Mode 3) 9-10 9.3.2.1 Measurement Modes 9-11 9.3.2.2 Measurement Input Width (Mode 4) 9-12 9.3.2.3 Measurement Capture (Mode 5) 9-13 9.3.2.3 Measurement Capture (Mode 6) 9-15 9.3.4 Watchdog Modes 9-16 9.3.4 Watchdog Modes 9-18 9.3.4.1 Watchdog Toggle (Mode 9) 9-19 9.3.4.2 Watchdog Toggle (Mode 9) 9-19 9.3.4.2 Watchdog Toggle (Mode 10) 9-20 9.3.5 Special Cases 9-21 9.3.6 DMA Trigger 9-21 9.4 Triple Timer Module Programming Model 9-21 9.4.1 Prescaler Counter 9-21< | | · · | | | 9.2.2 Timer Initialization 9-3 9.2.3 Timer Exceptions. 9-4 9.3 Operating Modes. 9-5 9.3.1.1 Triple Timer Modes. 9-5 9.3.1.2 Timer GPIO (Mode 0) 9-5 9.3.1.3 Timer Pulse (Mode 1). 9-7 9.3.1.4 Timer Event Counter (Mode 3) 9-8 9.3.2 Signal Measurement Modes 9-11 9.3.2.1 Measurement Input Width (Mode 4) 9-12 9.3.2.2 Measurement Input Period (Mode 5) 9-13 9.3.2.3 Measurement Capture (Mode 6) 9-13 9.3.4 Watchdog Modes 9-16 9.3.4 Watchdog Modes 9-18 9.3.4.1 Watchdog Pulse (Mode 9) 9-19 9.3.4.2 Watchdog Toggle (Mode 10) 9-20 9.3.4.3 Reserved Modes 9-20 9.3.5 Special Cases 9-21 9.4.4 Triple Timer Module Programming Model 9-21 9.4.1 Prescaler Counter 9-21 9.4.2 Timer Prescaler Load Register (TCR) 9-23 9.4.5 Timer Load Reg | | | | | 9.2.3 Timer Exceptions 9-4 9.3 Operating Modes 9-5 9.3.1.1 Triple Timer Modes 9-5 9.3.1.2 Timer GPIO (Mode 0) 9-5 9.3.1.3 Timer Pulse (Mode 1) 9-7 9.3.1.4 Timer Event Counter (Mode 3) 9-10 9.3.2 Signal Measurement Modes 9-11 9.3.2.1 Measurement Input Width (Mode 4) 9-12 9.3.2.2 Measurement Input Period (Mode 5) 9-13 9.3.2.3 Measurement Capture (Mode 6) 9-15 9.3.4 Watchdog Modes 9-16 9.3.4 Watchdog Modes 9-18 9.3.4.1 Watchdog Pulse (Mode 9) 9-19 9.3.4.2 Watchdog Toggle (Mode 10) 9-20 9.3.4.3 Reserved Modes 9-20 9.3.4.2 Watchdog Toggle (Mode 10) 9-20 9.3.5 Special Cases 9-20 9.3.4.2 Timer Ever (Mode 9) 9-20 9.3.4 Triple Timer Module Programming Model 9-21 9.4 Triple Timer Module Programming Model 9-21 9.4.1 Presc | | | | | 9.3 Operating Modes 9.5 9.3.1.1 Triple Timer Modes. 9.5 9.3.1.2 Timer GPIO (Mode 0) 9.5 9.3.1.2 Timer Pulse (Mode 1). 9.7 9.3.1.3 Timer Toggle (Mode 2) 9.8 9.3.1.4 Timer Event Counter (Mode 3) 9.10 9.3.2 Signal Measurement Modes 9.11 9.3.2.1 Measurement Input Width (Mode 4) 9.12 9.3.2.2 Measurement Input Period (Mode 5) 9.13 9.3.2.3 Measurement Capture (Mode 6). 9.15 9.3.3 Pulse Width Modulation 9.16 9.3.4 Watchdog Modes 9.18 9.3.4.1 Watchdog Pulse (Mode 9) 9.19 9.3.4.2 Watchdog Toggle (Mode 9) 9.19 9.3.4.3 Reserved Modes 9.20 9.3.4.3 Reserved Modes 9.20 9.3.4.3 Reserved Modes 9.20 9.3.4.3 Reserved Modes 9.20 9.3.4.3 Reserved Modes 9.20 9.3.4.3 Reserved Modes 9.20 9.3.4 Triple Timer Module Programming Model 9.21 9.4 Triple Timer Module Programming Model 9.21 9.4 Triple Timer Module Programming Model 9.21 9.4.1 Prescaler Counter 9.21 9.4.2 Timer Prescaler Load Register (TPLR) 9.22 9.4.3 Timer Prescaler Count Register (TPCR) 9.23 9.4.4 Timer Compare Register (TCSR) 9.24 9.4.5 Timer Load Register (TCR) 9.28 9.4.6 Timer Compare Register (TCR) 9.29 9.4.7 Timer Count Register (TCR) 9.29 9.4.7 Timer Count Register (TCR) 9.29 9.4.7 Timer Count Register (TCR) 9.29 9.4.7 Timer Count Register (TCR) 9.29 9.4.7 Timer Count Register (TCR) 9.29 | | | | | 9.3.1 Triple Timer Modes 9-5 9.3.1.1 Timer GPIO (Mode 0) 9-5 9.3.1.2 Timer Pulse (Mode 1) 9-7 9.3.1.3 Timer Toggle (Mode 2) 9-8 9.3.1.4 Timer Event Counter (Mode 3) 9-10 9.3.2 Signal Measurement Modes 9-11 9.3.2.1 Measurement Input Width (Mode 4) 9-12 9.3.2.2 Measurement Capture (Mode 5) 9-13 9.3.3 Pulse Width Modulation 9-16 9.3.4 Watchdog Modes 9-18 9.3.4.1 Watchdog Pulse (Mode 9) 9-19 9.3.4.2 Watchdog Toggle (Mode 9) 9-19 9.3.4.2 Watchdog Toggle (Mode 10) 9-20 9.3.4.2 Watchdog Toggle (Mode 10) 9-20 9.3.5 Special Cases 9-20 9.3.5 Special Cases 9-21 9.4 Triple Timer Module Programming Model 9-21 9.4.1 Prescaler Counter 9-21 9.4.2 Timer Prescaler Load Register (TCR) 9-23 9.4.3 Timer Prescaler Load Register (TCSR) 9-24 9.4.5 </td <td></td> <td></td> <td></td> | | | | | 9.3.1.1 Timer GPIO (Mode 0) .9-5 9.3.1.2 Timer Pulse (Mode 1) .9-7 9.3.1.3 Timer Toggle (Mode 2) .9-8 9.3.1.4 Timer Event Counter (Mode 3) .9-10 9.3.2 Signal Measurement Modes .9-11 9.3.2.1 Measurement Input Width (Mode 4) .9-12 9.3.2.2 Measurement Input Period (Mode 5) .9-13 9.3.2.3 Measurement Capture (Mode 6) .9-15 9.3.3 Pulse Width Modulation .9-16 9.3.4 Watchdog Modes .9-18 9.3.4.1 Watchdog Pulse (Mode 9) .9-19 9.3.4.2 Watchdog Toggle (Mode 10) .9-20 9.3.4.3 Reserved Modes .9-20 9.3.5 Special Cases .9-21 9.3.6 DMA Trigger .9-21 9.4 Triple Timer Module Programming Model .9-21 9.4.1 Prescaler Counter .9-21 9.4.2 Timer Prescaler Load Register (TPLR) .9-23 9.4.4 Timer Prescaler Count Register (TCSR) .9-23 9.4.5 Timer Load Register (TCR) .9-28 | | * * | | | 9.3.1.2 Timer Pulse (Mode 1). 9-7 9.3.1.3 Timer Toggle (Mode 2). 9-8 9.3.1.4 Timer Event Counter (Mode 3). 9-10 9.3.2 Signal Measurement Modes. 9-11 9.3.2.1 Measurement Input Width (Mode 4). 9-12 9.3.2.2 Measurement Input Period (Mode 5). 9-13 9.3.2.3 Measurement Capture (Mode 6). 9-15 9.3.3 Pulse Width Modulation. 9-16 9.3.4 Watchdog Modes. 9-18 9.3.4.1 Watchdog Plose (Mode 9). 9-19 9.3.4.2 Watchdog Toggle (Mode 10). 9-20 9.3.4.3 Reserved Modes. 9-20 9.3.5 Special Cases. 9-21 9.4 Triple Timer Module Programming Model. 9-21 9.4.1 Prescaler Counter. 9-21 9.4.2 Timer Prescaler Load Register (TPCR). 9-22 9.4.3 Timer Prescaler Count Register (TCSR). 9-24 9.4.5 Timer Load Register (TCR). 9-28 9.4.6 Timer Compare Register (TCR). 9-28 9.4.7 Timer Count Register (TCR). < | | * | | | 9.3.1.3 Timer Toggle (Mode 2) .9-8 9.3.1.4 Timer Event Counter (Mode 3) .9-10 9.3.2 Signal Measurement Modes .9-11 9.3.2.1 Measurement Input Width (Mode 4) .9-12 9.3.2.2 Measurement Input Period (Mode 5) .9-13 9.3.2.3 Measurement Capture (Mode 6) .9-15 9.3.3 Pulse Width Modulation .9-16 9.3.4 Watchdog Modes .9-18 9.3.4.1 Watchdog Pulse (Mode 9) .9-19 9.3.4.2 Watchdog Toggle (Mode 10) .9-20 9.3.4.3 Reserved Modes .9-20 9.3.5 Special Cases .9-21 9.3.6 DMA Trigger .9-21 9.4 Triple Timer Module Programming Model .9-21 9.4.1 Prescaler Counter .9-21 9.4.2 Timer Prescaler Load Register (TPLR) .9-22 9.4.3 Timer Prescaler Count Register (TCSR) .9-24 9.4.5 Timer Load Register (TCR) .9-28 9.4.6 Timer Compare Register (TCR) .9-28 9.4.7 Timer Count Register (TCR) .9-28 <td></td> <td></td> <td></td> | | | | | 9.3.1.4 Timer Event Counter (Mode 3) 9-10 9.3.2 Signal Measurement Modes 9-11 9.3.2.1 Measurement Input Width (Mode 4) 9-12 9.3.2.2 Measurement Capture (Mode 5) 9-13 9.3.3 Measurement Capture (Mode 6) 9-15 9.3.3 Pulse Width Modulation 9-16 9.3.4 Watchdog Modes 9-18 9.3.4.1 Watchdog Pulse (Mode 9) 9-19 9.3.4.2 Watchdog Toggle (Mode 10) 9-20 9.3.4.3 Reserved Modes 9-20 9.3.5 Special Cases 9-21 9.3.6 DMA Trigger 9-21 9.4 Triple Timer Module Programming Model 9-21 9.4.1 Prescaler Counter 9-21 9.4.2 Timer Prescaler Load Register (TPLR) 9-22 9.4.3 Timer Prescaler Count Register (TCSR) 9-23 9.4.4 Timer Control/Status Register (TCSR) 9-24 9.4.5 Timer Load Register (TCR) 9-28 9.4.6 Timer Count Register (TCR) 9-28 9.4.7 Timer Count Register (TCR) 9-29 | | | | | 9.3.2 Signal Measurement Modes 9-11 9.3.2.1 Measurement Input Width (Mode 4) 9-12 9.3.2.2 Measurement Input Period (Mode 5) 9-13 9.3.2.3 Measurement Capture (Mode 6) 9-15 9.3.3 Pulse Width Modulation 9-16 9.3.4 Watchdog Modes 9-18 9.3.4.1 Watchdog Pulse (Mode 9) 9-19 9.3.4.2 Watchdog Toggle (Mode 10) 9-20 9.3.4.3 Reserved Modes 9-20 9.3.5 Special Cases 9-21 9.3.6 DMA Trigger 9-21 9.4 Triple Timer Module Programming Model 9-21 9.4.1 Prescaler Counter 9-21 9.4.2 Timer Prescaler Load Register (TPLR) 9-23 9.4.3 Timer Prescaler Count Register (TPCR) 9-23 9.4.4 Timer Control/Status Register (TCSR) 9-24 9.4.5 Timer Load Register (TCR) 9-28 9.4.6 Timer Count Register (TCR) 9-28 9.4.7 Timer Count Register (TCR) 9-29 Timer Count Register (TCR) 9-29 | | | | | 9.3.2.1 Measurement Input Width (Mode 4) 9-12 9.3.2.2 Measurement Input Period (Mode 5) 9-13 9.3.2.3 Measurement Capture (Mode 6) 9-15 9.3.3 Pulse Width Modulation 9-16 9.3.4 Watchdog Modes 9-18 9.3.4.1 Watchdog Pulse (Mode 9) 9-19 9.3.4.2 Watchdog Toggle (Mode 10) 9-20 9.3.4.3 Reserved Modes 9-20 9.3.5 Special Cases 9-21 9.3.6 DMA Trigger 9-21 9.4 Triple Timer Module Programming Model 9-21 9.4.1 Prescaler Counter 9-21 9.4.2 Timer Prescaler Load Register (TPLR) 9-22 9.4.3 Timer Prescaler Count Register (TPCR) 9-23 9.4.4 Timer Control/Status Register (TCSR) 9-24 9.4.5 Timer Load Register (TLR) 9-28 9.4.6 Timer Compare Register (TCR) 9-28 9.4.7 Timer Count Register (TCR) 9-28 9.4.7 Timer Count Register (TCR) 9-29 | | | | | 9.3.2.2 Measurement Input Period (Mode 5) 9-13 9.3.2.3 Measurement Capture (Mode 6) 9-15 9.3.3 Pulse Width Modulation 9-16 9.3.4 Watchdog Modes 9-18 9.3.4.1 Watchdog Pulse (Mode 9) 9-19 9.3.4.2 Watchdog Toggle (Mode 10) 9-20 9.3.4.3 Reserved Modes 9-20 9.3.5 Special Cases 9-21 9.3.6 DMA Trigger 9-21 9.4 Triple Timer Module Programming Model 9-21 9.4.1 Prescaler Counter 9-21 9.4.2 Timer Prescaler Load Register (TPLR) 9-22 9.4.3 Timer Prescaler Count Register (TCSR) 9-23 9.4.4 Timer Control/Status Register (TCSR) 9-24 9.4.5 Timer Load Register (TLR) 9-28 9.4.6 Timer Compare Register (TCPR) 9-28 9.4.7 Timer Count Register (TCR) 9-29 10.1 Features 10-1 | | | | | 9.3.2.3 Measurement Capture (Mode 6). 9-15 9.3.3 Pulse Width Modulation 9-16 9.3.4 Watchdog Modes 9-18 9.3.4.1 Watchdog Pulse (Mode 9) 9-19 9.3.4.2 Watchdog Toggle (Mode 10) 9-20 9.3.4.3 Reserved Modes 9-20 9.3.5 Special Cases 9-21 9.4 Triple Timer Module Programming Model 9-21 9.4.1 Prescaler Counter 9-21 9.4.2 Timer Prescaler Load Register (TPLR) 9-22 9.4.3 Timer Prescaler Count Register (TPCR) 9-23 9.4.4 Timer Control/Status Register (TCSR) 9-24 9.4.5 Timer Load Register (TLR) 9-28 9.4.5 Timer Load Register (TCR) 9-28 9.4.6 Timer Compare Register (TCR) 9-28 9.4.7 Timer Count Register (TCR) 9-29 10 Enhanced Filter Coprocessor 10.1 Features 10-1 | | | | | 9.3.3 Pulse Width Modulation 9-16 9.3.4 Watchdog Modes 9-18 9.3.4.1 Watchdog Pulse (Mode 9) 9-19 9.3.4.2 Watchdog Toggle (Mode 10) 9-20 9.3.4.3 Reserved Modes 9-20 9.3.5 Special Cases 9-21 9.3.6 DMA Trigger 9-21 9.4 Triple Timer Module Programming Model 9-21 9.4.1 Prescaler Counter 9-21 9.4.2 Timer Prescaler Load Register (TPLR) 9-22 9.4.3 Timer Prescaler Count Register (TPCR) 9-23 9.4.4 Timer Control/Status Register (TCSR) 9-24 9.4.5 Timer Load Register (TLR) 9-28 9.4.6 Timer Compare Register (TCR) 9-28 9.4.7 Timer Count Register (TCR) 9-29 10 Enhanced Filter Coprocessor 10.1 Features 10-1 | | | | | 9.3.4 Watchdog Modes 9-18 9.3.4.1 Watchdog Pulse (Mode 9) 9-19 9.3.4.2 Watchdog Toggle (Mode 10) 9-20 9.3.4.3 Reserved Modes 9-20 9.3.5 Special Cases 9-21 9.3.6 DMA Trigger 9-21 9.4 Triple Timer Module Programming Model 9-21 9.4.1 Prescaler Counter 9-21 9.4.2 Timer Prescaler Load Register (TPLR) 9-22 9.4.3 Timer Prescaler Count Register (TPCR) 9-23 9.4.4 Timer Control/Status Register (TCSR) 9-24 9.4.5 Timer Load Register (TLR) 9-28 9.4.6 Timer Compare Register (TCPR) 9-28 9.4.7 Timer Count Register (TCR) 9-29 10 Enhanced Filter Coprocessor 10.1 Features 10-1 | | | | | 9.3.4.1 Watchdog Pulse (Mode 9) 9-19 9.3.4.2 Watchdog Toggle (Mode 10) 9-20 9.3.4.3 Reserved Modes 9-20 9.3.5 Special Cases 9-21 9.3.6 DMA Trigger 9-21 9.4 Triple Timer Module Programming Model 9-21 9.4.1 Prescaler Counter 9-21 9.4.2 Timer Prescaler Load Register (TPLR) 9-22 9.4.3 Timer Prescaler Count Register (TPCR) 9-23 9.4.4 Timer Control/Status Register (TCSR) 9-24 9.4.5 Timer Load Register (TLR) 9-28 9.4.6 Timer Compare Register (TCR) 9-28 9.4.7 Timer Count Register (TCR) 9-28 10 Enhanced Filter Coprocessor 10.1 Features 10-1 | | | | | 9.3.4.2 Watchdog Toggle (Mode 10) 9-20 9.3.4.3 Reserved Modes 9-20 9.3.5 Special Cases 9-21 9.3.6 DMA Trigger 9-21 9.4 Triple Timer Module Programming Model 9-21 9.4.1 Prescaler Counter 9-21 9.4.2 Timer Prescaler Load Register (TPLR) 9-22 9.4.3 Timer Prescaler Count Register (TPCR) 9-23 9.4.4 Timer Control/Status Register (TCSR) 9-24 9.4.5 Timer Load Register (TLR) 9-28 9.4.6 Timer Compare Register (TCPR) 9-28 9.4.7 Timer Count Register (TCR) 9-28 10 Enhanced Filter Coprocessor 10.1 Features 10-1 | | | | | 9.3.4.3 Reserved Modes 9-20 9.3.5 Special Cases 9-21 9.3.6 DMA Trigger 9-21 9.4 Triple Timer Module Programming Model 9-21 9.4.1 Prescaler Counter 9-21 9.4.2 Timer Prescaler Load Register (TPLR) 9-22 9.4.3 Timer Prescaler Count Register (TPCR) 9-23 9.4.4 Timer Control/Status Register (TCSR) 9-24 9.4.5 Timer Load Register (TLR) 9-28 9.4.6 Timer Compare Register (TCPR) 9-28 9.4.7 Timer Count Register (TCR) 9-29 10 Enhanced Filter Coprocessor 10.1 Features 10-1 | | | | | 9.3.5 Special Cases 9-21 9.3.6 DMA Trigger 9-21 9.4 Triple Timer Module Programming Model 9-21 9.4.1 Prescaler Counter 9-21 9.4.2 Timer Prescaler Load Register (TPLR) 9-22 9.4.3 Timer Prescaler Count Register (TPCR) 9-23 9.4.4 Timer Control/Status Register (TCSR) 9-24 9.4.5 Timer Load Register (TLR) 9-28 9.4.6 Timer Compare Register (TCPR) 9-28 9.4.7 Timer Count Register (TCR) 9-29 10 Enhanced Filter Coprocessor 10.1 Features 10-1 | | | | | 9.3.6 DMA Trigger 9-21 9.4 Triple Timer Module Programming Model 9-21 9.4.1 Prescaler Counter 9-21 9.4.2 Timer Prescaler Load Register (TPLR) 9-22 9.4.3 Timer Prescaler Count Register (TPCR) 9-23 9.4.4 Timer Control/Status Register (TCSR) 9-24 9.4.5 Timer Load Register (TLR) 9-28 9.4.6 Timer Compare Register (TCR) 9-28 9.4.7 Timer Count Register (TCR) 9-29 10 Enhanced Filter Coprocessor 10.1 Features 10-1 | | | | | 9.4 Triple Timer Module Programming Model 9-21 9.4.1 Prescaler Counter 9-21 9.4.2 Timer Prescaler Load Register (TPLR) 9-22 9.4.3 Timer Prescaler Count Register (TPCR) 9-23 9.4.4 Timer Control/Status Register (TCSR) 9-24 9.4.5 Timer Load Register (TLR) 9-28 9.4.6 Timer Compare Register (TCPR) 9-28 9.4.7 Timer Count Register (TCR) 9-29 10 Enhanced Filter Coprocessor 10.1 Features 10-1 | | * | | | 9.4.1 Prescaler Counter. 9-21 9.4.2 Timer Prescaler Load Register (TPLR) 9-22 9.4.3 Timer Prescaler Count Register (TPCR) 9-23 9.4.4 Timer Control/Status Register (TCSR) 9-24 9.4.5 Timer Load Register (TLR) 9-28 9.4.6 Timer Compare Register (TCPR) 9-28 9.4.7 Timer Count Register (TCR) 9-29 Total Register (TCR) 9-29 Total Register (TCR) 10-1 | | | | | 9.4.2 Timer Prescaler Load Register (TPLR). 9-22 9.4.3 Timer Prescaler Count Register (TPCR). 9-23 9.4.4 Timer Control/Status Register (TCSR). 9-24 9.4.5 Timer Load Register (TLR). 9-28 9.4.6 Timer Compare Register (TCPR) 9-28 9.4.7 Timer Count Register (TCR). 9-29 10 Enhanced Filter Coprocessor 10.1 Features. 10-1 | | | | | 9.4.3 Timer Prescaler Count Register (TPCR) 9-23 9.4.4 Timer Control/Status Register (TCSR) 9-24 9.4.5 Timer Load Register (TLR) 9-28 9.4.6 Timer Compare Register (TCPR) 9-28 9.4.7 Timer Count Register (TCR) 9-29 Enhanced Filter Coprocessor 10.1 Features 10-1 | | | | | 9.4.4 Timer Control/Status Register (TCSR) 9-24 9.4.5 Timer Load Register (TLR) 9-28 9.4.6 Timer Compare Register (TCPR) 9-28 9.4.7 Timer Count Register (TCR) 9-29 10 Enhanced Filter Coprocessor 10.1 Features 10-1 | | | | | 9.4.5 Timer Load Register (TLR). 9-28 9.4.6 Timer Compare Register (TCPR) 9-28 9.4.7 Timer Count Register (TCR). 9-29 10 Enhanced Filter Coprocessor 10.1 Features. 10-1 | | | | | 9.4.6 Timer Compare Register (TCPR) 9-28 9.4.7 Timer Count Register (TCR) 9-29 10 Enhanced Filter Coprocessor 10.1 Features 10-1 | | | | | 9.4.7 Timer Count Register (TCR) | | | | | 10 Enhanced Filter Coprocessor 10.1 Features | | | | | 10.1 Features | 9.4.7 | Timer Count Register (TCR) | 9-29 | | 10.1 Features | 10 | Enhanced Filter Coprocessor | | | | 10.1 | - | 10-1 | | | | | | Freescale Semiconductor ix #### **Contents** | 10.2.1 | PMB Interface | 10-3 | |------------|-----------------------------------------------------|-------| | 10.2.2 | EFCOP Memory Banks | 10-4 | | 10.2.3 | Filter Multiplier and Accumulator (FMAC) | 10-5 | | 10.3 | EFCOP Operation | 10-6 | | 10.3.1 | EFCOP Operation Summary | 10-7 | | 10.3.2 | EFCOP Initialization | 10-7 | | 10.3.2.1 | FIR Initialization | 10-7 | | 10.3.2.2 | IIR Initialization | 10-7 | | 10.3.3 | FIR Filter Type | 10-8 | | 10.3.3.1 | FIR Operating Modes | 10-8 | | 10.3.3.1.1 | Real Mode | 10-8 | | 10.3.3.1.2 | Complex Mode | 10-9 | | 10.3.3.1.3 | Alternating Complex Mode | 10-9 | | 10.3.3.1.4 | Magnitude Mode | 10-10 | | 10.3.3.2 | FIR Filter Type Processing Options | 10-10 | | 10.3.3.2.1 | Coefficient Update Option | 10-10 | | 10.3.3.2.2 | Adaptive Mode Option | 10-10 | | 10.3.3.2.3 | Multichannel Mode Option | 10-11 | | 10.3.3.2.4 | Decimation Option | 10-11 | | 10.3.4 | IIR Filter Type | 10-11 | | 10.3.5 | EFCOP Data Transfer Examples | 10-12 | | 10.3.6 | EFCOP Operation Examples | 10-14 | | 10.3.6.1 | Real FIR Filter | 10-14 | | 10.3.6.1.1 | DMA Input/DMA Output | 10-14 | | 10.3.6.1.2 | DMA Input/Polling Output | 10-19 | | 10.3.6.1.3 | DMA Input/Interrupt Output | 10-21 | | 10.3.6.2 | Real FIR Filter With Decimation by M | 10-24 | | 10.3.6.3 | Adaptive FIR Filter | 10-25 | | 10.3.6.3.1 | Implementation Using Polling | 10-26 | | 10.3.6.3.2 | Implementation Using DMA Input and Interrupt Output | 10-27 | | 10.3.6.3.3 | Updating an FIR Filter | 10-27 | | 10.3.6.4 | Verification for Filter Examples | 10-32 | | 10.3.6.4.1 | Input Sequence (input.asm) | 10-32 | | 10.3.6.4.2 | Filter Coefficients (coefs.asm) | | | 10.3.6.4.3 | Output Sequence for Examples 10-1, 10-2, and 10-3 | 10-33 | | 10.3.6.4.4 | Desired Signal for Example 10-4 | | | 10.3.6.4.5 | Output Sequence for Example 10-4 | 10-34 | | 10.4 | EFCOP Programming Model | 10-35 | | 10.4.1 | Filter Data Input Register (FDIR) | 10-35 | | 10.4.2 | Filter Data Output Register (FDOR) | 10-35 | | 10.4.3 | Filter K-Constant Input Register (FKIR) | 10-36 | | 10.4.4 | Filter Count (FCNT) Register | 10-36 | | 10.4.5 | EFCOP Control Status Register (FCSR) | 10-37 | | 10.4.6 | EFCOP ALU Control Register (FACR) | 10-40 | | 10.4.7 | EFCOP Data Base Address (FDBA) | | | 10.4.8 | EFCOP Coefficient Base Address (FCBA) | 10-41 | | 10.4.9 | Decimation/Channel Count Register (FDCH) | 10-42 | | 10 4 10 | EFCOP Interrupt Vectors | 10-43 | x Freescale Semiconductor B.3 Freescale Semiconductor xi **Contents** xii Freescale Semiconductor **DSP56311 Overview** 1 This manual describes the DSP56311 24-bit digital signal processor (DSP), its memory, operating modes, and peripheral modules. The DSP56311 is an implementation of the DSP56300 core with a unique configuration of internal memory, cache, and peripherals. Use this manual in conjunction with the *DSP56300 Family Manual (DSP56300FM)*, which describes the CPU, core programming models, and instruction set. The *DSP56311 Technical Data (DSP56311)*—referred to as the data sheet—provides DSP56311 electrical specifications, timing, pinout, and packaging descriptions. You can obtain these documents—and the Freescale DSP development tools—through a local Freescale Semiconductor Sales Office or authorized distributor. To receive the latest information on this DSP, access the Freescale web site at the address listed on the back cover of this manual. ## 1.1 Manual Organization This manual contains the following sections and appendices: - Chapter 1, DSP56311 Overview. Features list and block diagram, related documentation, organization of this manual, and the notational conventions used. - Chapter 2, *Signals/Connections*. DSP56311 signals and their functional groupings. - **Chapter 3,** *Memory Configuration*. DSP56311 memory spaces, RAM configuration, memory configuration bit settings, memory configurations, and memory maps. - Chapter 4, Core Configuration. Registers for configuring the DSP56300 core when programming the DSP56311, in particular the interrupt vector locations and the operation of the interrupt priority registers; operating modes and how they affect the processor's program and data memories. - Chapter 5, *Programming the Peripherals*. Guidelines on initializing the DSP56311 peripherals, including mapping control registers, specifying a method of transferring data, and configuring for general-purpose input/output (GPIO). - Chapter 6, *Host Interface (HI08)*. Signals, architecture, programming model, reset, interrupts, external host programming model, initialization, and a quick reference to the HI08 programming model. Freescale Semiconductor 1-1 - Chapter 7, Enhanced Synchronous Serial Interface (ESSI). Enhancements, data and control signals, programming model, operating modes, initialization, exceptions, and GPIO. - Chapter 8, Serial Communication Interface (SCI). Signals, programming model, operating modes, reset, initialization, and GPIO. - **Chapter 9,** *Triple Timer Module.* Architecture, programming model, and operating modes of three identical timer devices available for use as internals or event counters. - Chapter 10, Enhanced Filter Coprocessor (EFCOP) Structure and function of the EFCOP, including features, architecture, and programming model; programming topics such as data transfer to and from the EFCOP, its use in different modes, and examples of usage. - **Appendix A,** *Bootstrap Code*. Bootstrap code and equates for the DSP56311. - **Appendix B,** *Programming Reference*. Peripheral addresses, interrupt addresses, and interrupt priorities for the DSP56311; programming sheets listing the contents of the major DSP56311 registers for programmer's reference. ## 1.2 Manual Conventions This manual uses the following conventions: - Bits within registers are always listed from most significant bit (MSB) to least significant bit (LSB). - Bits within a register are indicated AA[n m], n > m, when more than one bit is involved in a description. For purposes of description, the bits are presented as if they are contiguous within a register. However, this is not always the case. Refer to the programming model diagrams or to the programming sheets to see the exact location of bits within a register. - When a bit is "set," its value is 1. When a bit is "cleared," its value is 0. - The word "assert" means that a high true (active high) signal is pulled high to $V_{CC}$ or that a low true (active low) signal is pulled low to ground. The word "deassert" means that a high true signal is pulled low to ground or that a low true signal is pulled high to $V_{CC}$ . See **Table 1-1**. 1-2 Freescale Semiconductor Table 1-1. High True/Low True Signal Conventions | Signal/Symbol | Logic State | Signal State | Voltage | |------------------|-------------|--------------|------------------------------| | PIN <sup>1</sup> | True | Asserted | Ground <sup>2</sup> | | PIN | False | Deasserted | V <sub>CC</sub> <sup>3</sup> | | PIN | True | Asserted | V <sub>CC</sub> | | PIN | False | Deasserted | Ground | **Notes: 1.** PIN is a generic term for any pin on the chip. - 2. Ground is an acceptable low voltage level. See the appropriate data sheet for the range of acceptable low voltage levels (typically a TTL logic low). - 3. V<sub>CC</sub> is an acceptable high voltage level. See the appropriate data sheet for the range of acceptable high voltage levels (typically a TTL logic high). - Pins or signals that are asserted low (made active when pulled to ground) are indicated like this: - In text, they have an overbar: for example, RESET is asserted low. - In code examples, they have a tilde in front of their names. In **Example 1-1**, line 3 refers to the $\overline{SSO}$ signal (shown as $\sim SSO$ ). - Sets of signals are indicated by the first and last signals in the set, for instance HAD[0–7]. - "Input/Output" indicates a bidirectional signal. "Input or Output" indicates a signal that is exclusively one or the other. - Code examples are displayed in a monospaced font, as shown in **Example 1-1**. ### Example 1-1. Sample Code Listing ``` BFSET#$0007,X:PCC; Configure: line 1 ; MISOO, MOSIO, SCKO for SPI master line 2 ; ~SSO as PC3 for GPIO line 3 ``` - Hexadecimal values are indicated with a \$ preceding the value, as follows: \$FFFFFF is the X memory address for the core interrupt priority register. - The word "reset" is used in four different contexts in this manual: - the reset signal, written as RESET - the reset instruction, written as RESET - the reset operating state, written as Reset - the reset function, written as reset Freescale Semiconductor 1-3 ## 1.3 Manual Revision History for Revision 2 Significant differences between Revision 1 and Revision 2 are listed in **Table 1-2**. Table 1-2. Change History, Revision 1 to Revision 2 | Change | Revision 1<br>Page Number | Revision 2<br>Page Number | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|-------------------------------------------------| | Modified signal definitions. Updated the number of GND signals in <b>Table 2-1</b> . | Page 2-1 | Page 2-1 | | Modified signal definitions. Updated <b>Figure 2-1</b> . Added notes regarding operation above and below 100 MHz. | Page 2-2 | Page 2-2 | | Modified signal definitions. Updated <b>Table 2-3</b> for ground signals. | Page 2-4 | Page 2-4 | | Modified signal definitions. Updated <b>Table 2-5</b> for PLL signals. | Page 2-6 | Page 2-5 | | Modified signal definitions. Updated AA/RAS, TA, BR, BB, BCLK, BCLK, and CAS signal information in <b>Table 2-8</b> . | Page 2-7 to 2-9 | Page 2-6 to 2-8 | | Modified signal definitions. In <b>Table 2-10</b> , changed the title of the third column to <b>State During Reset</b> 1,2 Added a new note 1 and changed the old note 1 to note 2. Changed the <b>State During Reset</b> of all signals to "Ignored input." Changed the signal description for PB14. | Pages 2-11 to 2-14 | Pages 2-10 to 2-12 | | Modified signal definitions. In <b>Table 2-11</b> to <b>Table 2-14</b> , deleted the Stop column. Changed the title of the third column to <b>State During Reset</b> <sup>1,2</sup> Added a new note 1 and changed the old note 1 to note 2. | Page 2-15 to 2-20 | Page 2-13 to 2-18 | | Operating Mode Register layout and definition. Replaced Figure 4-3. | Page 4-11 | Page 4-10 | | Operating Mode Register description. Updated MSC[1–0], ATE, TAS, and MS descriptions in <b>Table 4-6</b> . | Page 4-11 to 4-14 | Page 4-11 to 4-12 | | Bus Control Register layout and definition. Added new Figure 4-6. | Page 4-21 | Page 4-21 | | Bus Control Register description. Added new <b>Table 4-8</b> . | Page 4-21 | Page 4-21 | | Peripheral signal designators. Removed overbar from many signals in Figure 5-2. | Page 5-7 | Page 5-7 | | Peripheral signal designators. Removed overbars from RXD, TXD, SCLK, PE0, PE1, and PE2 in <b>Figure 5-5</b> . | Page 5-8 | Page 5-8 | | In <b>Section 8.6.4.1</b> , changed the beginning of the fourth paragraph from "In Synchronous mode" to "In Asynchronous mode." | Page 8-20 | Page 8-21 | | Updated programming sheets. • Figure B-2, Operating Mode Register (OMR) • Figure B-6, Bus Control Register (BCR) • Figure B-8, Address Attribute Registers (AAR[3–0]) • Figure B-22, Timer Load, Compare, and Count Registers (TLR, TCPR, and TCR) | Page B14<br>Page B-18<br>Page B-20<br>Page B-34 | Page B14<br>Page B-18<br>Page B-20<br>Page B-34 | 1-4 Freescale Semiconductor ## 1.4 Features The Freescale DSP56311, a member of the DSP56300 core family of programmable DSPs, supports wireless infrastructure applications with general filtering operations. Like the other family members, the DSP56311 uses a high-performance, single-clock-cycle- per-instruction engine (code compatible with Freescale's popular DSP56000 core family), a barrel shifter, 24-bit addressing, instruction cache, and DMA controller. The DSP56311 offers 150 million instructions per second (MIPS) performance (300 MIPS using the EFCOP in filtering applications) using an internal 150 MHz clock with 3.3 V core and input/output (I/O) power. All DSP56300 core family members contain the DSP56300 core and additional modules. The modules are chosen from a library of standard predesigned elements, such as memories and peripherals. New modules can be added to the library to meet customer specifications. A standard interface between the DSP56300 core and the internal memory and peripherals supports a wide variety of memory and peripheral configurations. In particular, the DSP56311 includes a JTAG port integrated with the Freescale OnCE module. The DSP56311. with its large internal memory arrary of 128 K words and its EFCOP, is well suited for high-end multichannel telecommunication applications, such as multi-line voice/data/fax processing, video conferencing, and general digital signal processing ### 1.5 DSP56300 Core Core features are fully described in the *DSP56300 Family Manual*. This manual, in contrast, documents pinout, memory, and peripheral features. Core features are as follows: - 150 MIPS (300 MIPS using the EFCOP in filtering applications) with a 150 MHz clock at 1.8 V - Highly parallel instruction set - Data arithmetic logic unit (Data ALU) - Fully pipelined 24 × 24-bit parallel multiplier-accumulator (MAC) - 56-bit parallel barrel shifter (fast shift and normalization; bit stream generation and parsing) - Conditional ALU instructions - 24-bit or 16-bit arithmetic support under software control - Program control unit (PCU) - Position Independent Code (PIC) support - Addressing modes optimized for DSP applications (including immediate offsets) - Instruction cache controller - Internal memory-expandable hardware stack - Nested hardware DO loops - Fast auto-return interrupts Freescale Semiconductor - Direct memory access (DMA) - Six DMA channels supporting internal and external accesses - One-, two-, and three- dimensional transfers (including circular buffering) - End-of-block-transfer interrupts - Triggering from interrupt lines and all peripherals - Phase lock loop (PLL) - Allows change of low power Divide Factor (DF) without loss of lock - Output clock with skew elimination - Hardware debugging support - On-chip emulation (OnCE) module - Joint Test Action Group (JTAG) Test Access Port (TAP) - Address Trace mode reflects internal program RAM accesses at the external port - Reduced power dissipation - Very low-power CMOS design - Wait and stop low-power standby modes - Fully-static design specified to operate down to 0 Hz (dc) - Optimized power-management circuitry (instruction-dependent, peripheral-dependent, and mode-dependent) ## 1.6 DSP56300 Core Functional Blocks The functional blocks of the DSP56300 core are: - Data arithmetic logic unit (ALU) - Address generation unit - Program control unit - PLL and clock oscillator - JTAG TAP and OnCE module - Memory In addition, the DSP56311 provides a set of internal peripherals, discussed in **Section 1.9**, *Peripherals*, on page 1-12. #### 1.6.1 Data ALU The data ALU performs all the arithmetic and logical operations on data operands in the DSP56300 core. These are the components of the data ALU: - Fully pipelined 24 × 24-bit parallel multiplier-accumulator - Bit field unit, comprising a 56-bit parallel barrel shifter (fast shift and normalization; bit stream generation and parsing) DSP56311 User's Manual, Rev. 2 1-6 Freescale Semiconductor - Conditional ALU instructions - Software-controllable 24-bit, 48-bit, or 56-bit arithmetic support - Four 24-bit or 48-bit input general-purpose registers: X1, X0, Y1, and Y0 - Six data ALU registers (A2, A1, A0, B2, B1, and B0) that are concatenated into two general-purpose, 56-bit accumulators, A and B, accumulator shifters - Two data bus shifter/limiter circuits ## 1.6.1.1 Data ALU Registers The data ALU registers are read or written over the X data bus and the Y data bus as 16- or 32-bit operands. The source operands for the data ALU can be 16, 32, or 40 bits and always originate from data ALU registers. The results of all data ALU operations are stored in an accumulator. Data ALU operations are performed in two clock cycles in a pipeline so that a new instruction can be initiated in every clock cycle, yielding an effective execution rate of one instruction per clock cycle. The destination of every arithmetic operation can be a source operand for the immediately following operation without penalty. ## 1.6.1.2 Multiplier-Accumulator (MAC) The MAC unit comprises the main arithmetic processing unit of the DSP56300 core and performs all of the calculations on data operands. For arithmetic instructions, the unit accepts as many as three input operands and outputs one 56-bit result of the following form: extension:most significant product:least significant product (EXT:MSP:LSP). The multiplier executes 24-bit × 24-bit parallel, fractional multiplies between twos-complement signed, unsigned, or mixed operands. The 48-bit product is right-justified and added to the 56-bit contents of either the A or B accumulator. A 56-bit result can be stored as a 24-bit operand. The LSP is either truncated or rounded into the MSP. Rounding is performed if specified. ## 1.6.2 Address Generation Unit (AGU) The AGU performs the effective address calculations using integer arithmetic necessary to address data operands in memory and contains the registers that generate the addresses. It implements four types of arithmetic: linear, modulo, multiple wrap-around modulo, and reverse-carry. The AGU operates in parallel with other chip resources to minimize address-generation overhead. The AGU is divided into halves, each with its own identical address ALU. Each address ALU has four sets of register triplets, and each register triplet includes an address register, offset register, and modifier register. Each contains a 24-bit full adder (called an offset adder). A second full adder (called a modulo adder) adds the summed result of the first full adder to a modulo value that is stored in its respective modifier register. A third full adder (called a reverse-carry adder) is also provided. The offset adder and the reverse-carry adder work in parallel and share common Freescale Semiconductor 1-7 #### **DSP56311 Overview** inputs. The only difference between them is that the carry propagates in opposite directions. Test logic determines which of the three summed results of the full adders is output. Each address ALU can update one address register from its own address register file during one instruction cycle. The contents of the associated modifier register specify the type of arithmetic used in the address register update calculation. The modifier value is decoded in the address ALU. ## 1.6.3 Program Control Unit (PCU) The PCU fetches and decodes instructions, controls hardware DO loops, and processes exceptions. Its seven-stage pipeline controls the different processing states of the DSP56300 core. The PCU consists of three hardware blocks: - *Program decode controller*. Decodes the 24-bit instruction loaded into the instruction latch and generates all signals for pipeline control. - *Program address generator*. Contains all the hardware needed for program address generation, system stack, and loop control. - *Program interrupt controller*. Arbitrates among all interrupt requests (internal interrupts, as well as the five external requests IRQA, IRQB, IRQC, IRQD, and NMI), and generates the appropriate interrupt vector address. ### PCU features include the following: - Position-independent code support - Addressing modes optimized for DSP applications (including immediate offsets) - Instruction cache controller - Internal memory-expandable hardware stack - Nested hardware DO loops - Fast auto-return interrupts - Hardware system stack ## The PCU uses the following registers: - Program counter register - Status register - Loop address register - Loop counter register - Vector base address register - Size register - Stack pointer - Operating mode register 1-8 Freescale Semiconductor ■ Stack counter register ### 1.6.4 PLL and Clock Oscillator The clock generator in the DSP56300 core comprises two main blocks: the PLL, which performs clock input division, frequency multiplication, and skew elimination; and the clock generator, which performs low-power division and clock pulse generation. These features allow you to: - Change the low-power divide factor without losing the lock - Output a clock with skew elimination The PLL allows the processor to operate at a high internal clock frequency using a low-frequency clock input, a feature that offers two immediate benefits: - A lower-frequency clock input reduces the overall electromagnetic interference generated by a system. - The ability to oscillate at different frequencies reduces costs by eliminating the need to add additional oscillators to a system. #### 1.6.5 JTAG TAP and OnCE Module In the DSP56300 core is a dedicated user-accessible TAP that is fully compatible with the *IEEE 1149.1 Standard Test Access Port and Boundary Scan Architecture*. Problems with testing high-density circuit boards led to the development of this standard under the sponsorship of the Test Technology Committee of IEEE and the JTAG. The DSP56300 core implementation supports circuit-board test strategies based on this standard. The test logic includes a TAP with four dedicated signals, a 16-state controller, and three test data registers. A boundary scan register links all device signals into a single shift register. The test logic, implemented utilizing static logic design, is independent of the device system logic. For details on the JTAG port, consult the *DSP56300 Family Manual*. The OnCE module interacts with the DSP56300 core and its peripherals nonintrusively so that you can examine registers, memory, or internal peripherals. This facilitates hardware and software development on the DSP56300 core processor. OnCE module functions are provided through the JTAG TAP signals. For details on the OnCE module, consult the *DSP56300 Family Manual*. ## 1.6.6 Internal Memory The memory space of the DSP56300 core is partitioned into program, X data, and Y data memory space. The data memory space is divided into X and Y data memory in order to work with the two address ALUs and to feed two operands simultaneously to the data ALU. Memory space includes internal RAM and ROM and can be expanded off-chip under software control. There is an on-chip 192 x 24-bit bootstrap ROM. For details on internal memory, see **Chapter 3**, Freescale Semiconductor *Memory Configuration*. Program RAM, instruction cache, X data RAM, and Y data RAM size are programmable, as **Table 1-2** shows. Table 1-1. DSP56311 Switch Memory Configuration | Program RAM<br>Size | Instruction Cache<br>Size | X Data RAM Size* | Y Data RAM Size* | Instruction<br>Cache (CE) | Switch<br>Mode (MS) | MSW1 | MSW0 | |---------------------------------------------------------------------------------------|---------------------------|------------------|------------------|---------------------------|---------------------|------|------| | 32 K × 24-bit | 0 | 48 K × 24-bit | 48 K × 24-bit | disabled | disabled | 0/1 | 0/1 | | 31 K × 24-bit | 1024 × 24-bit | 48 K × 24-bit | 48 K × 24-bit | enabled | disabled | 0/1 | 0/1 | | 96 K × 24-bit | 0 | 16 K × 24-bit | 16 K × 24-bit | disabled | enabled | 0 | 0 | | 95 K × 24-bit | 1024 × 24-bit | 16 K × 24-bit | 16 K × 24-bit | enabled | enabled | 0 | 0 | | 80 K × 24-bit | 0 | 24 K × 24-bit | 24 K × 24-bit | disabled | enabled | 0 | 1 | | 79 K × 24-bit | 1024 × 24-bit | 24 K × 24-bit | 24 K × 24-bit | enabled | enabled | 0 | 1 | | 64 K × 24-bit | 0 | 32 K × 24-bit | 32 K × 24-bit | disabled | enabled | 1 | 0 | | 63 K × 24-bit | 1024 × 24-bit | 32 K × 24-bit | 32 K × 24-bit | enabled | enabled | 1 | 0 | | 48 K × 24-bit | 0 | 40 K × 24-bit | 40 K × 24-bit | disabled | enabled | 1 | 1 | | 47 K × 24-bit | 1024 × 24-bit | 40 K × 24-bit | 40 K × 24-bit | enabled | enabled | 1 | 1 | | *Includes 10 K × 24-bit shared memory (i.e., memory shared by the core and the EFCOP) | | | | | | | | ## 1.6.7 External Memory Expansion Memory can be expanded externly as follows: - Data memory expansion to two 256 K × 24-bit word memory spaces using the standard external address lines - Program memory expansion to one 256 K × 24-bit words memory space using the standard external address lines Further features of external memory include the following: - External memory expansion port - Simultaneous glueless interface to static random access memory (SRAM) and dynamic random access memory (DRAM) ## 1.7 Internal Buses To provide data exchange between the blocks, the DSP56311 implements the following buses: - Peripheral I/O expansion bus to peripherals - Program memory expansion bus to program ROM - X memory expansion bus to X memory - Y memory expansion bus to Y memory - Global data bus between PCU and other core structures - Program data bus for carrying program data throughout the core - X memory data bus for carrying X data throughout the core DSP56311 User's Manual, Rev. 2 1-10 Freescale Semiconductor - Y memory data bus for carrying Y data throughout the core - Program address bus for carrying program memory addresses throughout the core - X memory address bus for carrying X memory addresses throughout the core - Y memory address bus for carrying Y memory addresses throughout the core. The block diagram in **Figure 1-1** illustrates these buses among other components. All internal buses on the DSP56300 family members are 24-bit buses. The program data bus is also a 24-bit bus. Figure 1-1. DSP56311 Block Diagram **Note:** See **Section 1.6.6**, *Internal Memory*, on page 1-9 for memory size details. Freescale Semiconductor 1-11 ## 1.8 **DMA** The DMA block has the following features: - Six DMA channels supporting internal and external accesses - One-, two-, and three-dimensional transfers (including circular buffering) - End-of-block-transfer interrupts - Triggering from interrupt lines and all peripherals ## 1.9 Peripherals In addition to the core features, the DSP56311 provides the following peripherals: - As many as 34 user-configurable GPIO signals - HI08 to external hosts - Dual ESSI - SCI - Triple timer module - Memory switch mode - Four external interrupt/mode control lines ## 1.9.1 GPIO Functionality The GPIO port consists of up to 34 programmable signals, also used by the peripherals (HI08, ESSI, SCI, and timer). There are no dedicated GPIO signals. After a reset, the signals are automatically configured as GPIO. Three memory-mapped registers per peripheral control GPIO functionality. Programming techniques for these registers to control GPIO functionality are detailed in **Chapter 5**, *Programming the Peripherals*. #### 1.9.2 HI08 The HI08 is a byte-wide, full-duplex, double-buffered parallel port that can connect directly to the data bus of a host processor. The HI08 supports a variety of buses and provides connection with a number of industry-standard DSPs, microcomputers, and microprocessors without requiring any additional logic. The DSP core treats the HI08 as a memory-mapped peripheral occupying eight 24-bit words in data memory space. The DSP can use the HI08 as a memory-mapped peripheral, using either standard polled or interrupt programming techniques. Separate double-buffered transmit and receive data registers allow the DSP and host processor to transfer data efficiently at high speed. Memory mapping allows you to program DSP core communication with the HI08 registers using standard instructions and addressing modes. 1-12 Freescale Semiconductor #### 1.9.3 **ESSI** The DSP56311 provides two independent and identical ESSIs. Each ESSI has a full-duplex serial port for communication with a variety of serial devices, including one or more industry-standard codecs, other DSPs, microprocessors, and peripherals that implement the Freescale SPI. The ESSI consists of independent transmitter and receiver sections and a common ESSI clock generator. ESSI capabilities include the following: - Independent (asynchronous) or shared (synchronous) transmit and receive sections with separate or shared internal/external clocks and frame syncs - Normal mode operation using frame sync - Network mode operation with as many as 32 time slots - Programmable word length (8, 12, or 16 bits) - Program options for frame synchronization and clock generation - One receiver and three transmitters per ESSI #### 1.9.4 SCI The SCI provides a full-duplex port for serial communication with other DSPs, microprocessors, or peripherals such as modems. The SCI interfaces without additional logic to peripherals that use TTL-level signals. With a small amount of additional logic, the SCI can connect to peripheral interfaces that have non-TTL level signals, such as the RS-232C, RS-422, etc. This interface uses three dedicated signals: transmit data, receive data, and SCI serial clock. It supports industry-standard asynchronous bit rates and protocols, as well as high-speed synchronous data transmission (up to 12.5 Mbps for a 100 MHz clock). SCI asynchronous protocols include a multidrop mode for master/slave operation with wakeup on idle line and wakeup on address bit capability. This mode allows the DSP56311 to share a single serial line efficiently with other peripherals. Separate SCI transmit and receive sections can operate asynchronously with respect to each other. A programmable baud-rate generator provides the transmit and receive clocks. An enable vector and an interrupt vector allow the baud-rate generator to function as a general-purpose timer when the SCI is not using it or when the interrupt timing is the same as that used by the SCI. Freescale Semiconductor #### 1.9.5 Timer Module The triple timer module is composed of a common 21-bit prescaler and three independent and identical general-purpose 24-bit timer/event counters, each with its own memory-mapped register set. Each timer has the following properties: - A single signal that can function as a GPIO signal or as a timer signal - Uses internal or external clocking and can interrupt the DSP after a specified number of events (clocks) or signal an external device after counting internal events - Connection to the external world through one bidirectional signal. When this signal is configured as an input, the timer functions as an external event counter or measures external pulse width/signal period. When the signal is used as an output, the timer functions as either a timer, a watchdog, or a pulse width modulator. #### 1.9.6 **EFCOP** The EFCOP interfaces with the DSP core via the peripheral module bus. It is a general-purpose, fully programmable coprocessor that performs filtering tasks concurrently with the DSP core, with minimum core overhead. The DSP core and the EFCOP can share data via an 8K-word shared data memory. DMA channels shuttle input and output data between the DSP core and the EFCOP. The EFCOP supports a variety of filter modes, some of which are optimized for cellular base station applications: - Real finite impulse response (FIR) with real taps - Complex FIR with complex taps - Complex FIR generating pure real or pure imaginary outputs alternately - A 4-bit decimation factor in FIR filters, thus providing a decimation ratio up to 16 - Direct form 1 (DFI) infinite impulse response (IIR) filter - Direct form 2 (DFII) IIR filter - Four scaling factors (1, 4, 8, 16) for IIR output - Adaptive FIR filter with true least mean square (LMS) coefficient updates - Adaptive FIR filter with delayed LMS coefficient updates The EFCOP supports up to 10K taps and 10K coefficients in any combination of number and length of filters (for example, eight filters of length 512, or 16 filters of length 256). It performs either 24-bit or 16-bit precision arithmetic with full support for saturation arithmetic. A cost-effective and power-efficient coprocessor, the EFCOP accelerates filtering tasks, such as echo cancellation or correlation, concurrently with software running on the DSP core. 1-14 Freescale Semiconductor # Signals/Connections 2 The DSP56311 input and output signals are organized into functional groups as shown in **Table 2-1**. **Figure 2-1** diagrams the DSP56311 signals by functional group. The remainder of this chapter describes the signal pins in each functional group. Table 2-1. DSP56311 Functional Signal Groupings | Functional Group | | Number of Signals | |----------------------------------------------|----------------------------|-------------------| | Power (V <sub>CC</sub> ) | | 20 | | Ground (GND) | | 66 | | Clock | | 2 | | PLL | | 3 | | Address bus | <b>-</b> 1 | 18 | | Data bus | Port A <sup>1</sup> | 24 | | Bus control | | 13 | | Interrupt and mode control | | 5 | | Host interface (HI08) | Port B <sup>2</sup> | 16 | | Enhanced synchronous serial interface (ESSI) | Ports C and D <sup>3</sup> | 12 | | Serial communication interface (SCI) | Port E <sup>4</sup> | 3 | | Timer | · | 3 | | OnCE/JTAG Port | | 6 | Note: - 1. Port A signals define the external memory interface port, including the external address bus, data bus, and control signals. - 2. Port B signals are the HI08 port signals multiplexed with the GPIO signals. - 3. Port C and D signals are the two ESSI port signals multiplexed with the GPIO signals. - 4. Port E signals are the SCI port signals multiplexed with the GPIO signals. #### Note: The DSP56311 supports Clock Output (CLKOUT), BCLK, and BCLK signals used by other DSP56300 family members at operating frequencies up to 100 MHz. Therefore, above 100 MHz, the user must enable bus arbitration by setting the Asynchronous Bus Arbitration Enable Bit (ABE) in the operating mode register. When set, the ABE bit eliminates the required setup and hold times for BB and BG with respect to CLKOUT. Notes: - The HI08 port supports a non-multiplexed or a multiplexed bus, single or double Data Strobe (DS), and single or double Host Request (HR) configurations. Since each of these modes is configured independently, any combination of these modes is possible. These HI08 signals can also be configured alternately as GPIO signals (PB[0–15]). Signals with dual designations (for example, HAS/HAS) have configurable polarity. - 2. The ESSI0, ESSI1, and SCI signals are multiplexed: ESSI0 with the Port C GPIO signals (PC[0–5]), ESSI1 with Port D GPIO signals (PD[0–5]), and SCI with Port E GPIO signals (PE[0–2]). - 3. TIO[0-2] can be configured as GPIO signals. - 4. These signals are not supported above 100 MHz. Figure 2-1. Signals Identified by Functional Group 2-2 Freescale Semiconductor ## 2.1 Power Table 2-2. Power Inputs | Power Name | Description | | | |-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | V <sub>CCP</sub> | PLL Power—V <sub>CC</sub> dedicated for PLL use. The voltage should be well-regulated and the input should be provided with an extremely low impedance path to the V <sub>CC</sub> power rail. | | | | V <sub>CCQL</sub> | Quiet Core (Low) Power—An isolated power for the DSP56300 core processing logic. This input must be isolated externally from all other chip power inputs. The user must provide adequate external decoupling capacitors. | | | | V <sub>CCQH</sub> | <b>Quiet External (High) Power</b> —A quiet power source for I/O lines. This input must be tied externally to all other chip power inputs, <i>except</i> V <sub>CCQL</sub> . The user must provide adequate decoupling capacitors. | | | | V <sub>CCA</sub> | <b>Address Bus Power</b> —An isolated power for sections of the address bus I/O drivers. This input must be tied externally to all other chip power inputs, <i>except</i> V <sub>CCQL</sub> . The user must provide adequate external decoupling capacitors. | | | | V <sub>CCD</sub> | <b>Data Bus Power</b> —An isolated power for sections of the data bus I/O drivers. This input must be tied externally to all other chip power inputs, <i>except</i> V <sub>CCQL</sub> . The user must provide adequate external decoupling capacitors. | | | | V <sub>CCC</sub> | <b>Bus Control Power</b> —An isolated power for the bus control I/O drivers. This input must be tied externally to all other chip power inputs, <i>except</i> V <sub>CCQL</sub> . The user must provide adequate external decoupling capacitors. | | | | V <sub>CCH</sub> | <b>Host Power</b> —An isolated power for the HI08 I/O drivers. This input must be tied externally to all other chip power inputs, <i>except</i> V <sub>CCQL</sub> . The user must provide adequate external decoupling capacitors. | | | | V <sub>CCS</sub> | <b>ESSI, SCI, and Timer Power</b> —An isolated power for the ESSI, SCI, and timer I/O drivers. This input must be tied externally to all other chip power inputs, <i>except</i> V <sub>CCQL</sub> . The user must provide adequate external decoupling capacitors. | | | Freescale Semiconductor 2-3 ## 2.2 Ground Table 2-3. Grounds | Ground Name | Description | | | |-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | GND <sub>P</sub> | <b>PLL Ground</b> — A ground dedicated for PLL use. The connection should be provided with an extremely low-impedance path to ground. V <sub>CCP</sub> should be bypassed to GND <sub>P</sub> by a 0.47 μF capacitor located as close as possible to the chip package. | | | | GND <sub>P1</sub> | PLL Ground 1—A ground dedicated for PLL use. The connection should be provided with an extremely low-impedance path to ground. | | | | GND | <b>Ground</b> —Connected to an internal device ground plane. The user must provide adequate external decoupling capacitors for all GND connections | | | ## 2.3 Clock Table 2-4. Clock Signals | Signal<br>Name | Туре | State During<br>Reset | Signal Description | |----------------|--------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------| | EXTAL | Input | Input | External Clock/Crystal Input—Interfaces the internal crystal oscillator input to an external crystal or an external clock. | | XTAL | Output | Chip-driven | Crystal Output—Connects the internal crystal oscillator output to an external crystal. If an external clock is used, leave XTAL unconnected. | ## 2.4 PLL Table 2-5. Phase-Lock Loop Signals | Signal Name | Туре | State During<br>Reset | Signal Description | |-------------|--------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PCAP | Input | Input | <b>PLL Capacitor</b> —Connects an off-chip capacitor to the PLL filter. Connect one capacitor terminal to PCAP and the other terminal to V <sub>CCP</sub> | | | | | If the PLL is not used, PCAP is tied to $V_{CC}$ , GND, or left floating. | | CLKOUT | Output | Chip-driven | Clock Output—Provides an output clock synchronized to the internal core clock phase. | | | | | If the PLL is enabled and both the multiplication and division factors equal one, then CLKOUT is also synchronized to EXTAL. | | | | | If the PLL is disabled, the CLKOUT frequency is half the frequency of EXTAL. | | | | | Note: At operating frequencies above 100 MHz, this signal produces a low-amplitude waveform that is not usable externally by other devices. Above 100 MHz, you use the asynchronous bus arbitration option that is enabled by the Asynchronous Bus Arbitration Enable (ABE) bit in the Operating Mode Register (OMR). When set, the DSP enters the Asynchronous Arbitration mode, which eliminates the $\overline{BB}$ and $\overline{BG}$ setup and hold time requirements with respect to CLKOUT. | DSP56311 User's Manual, Rev. 2 2-4 Freescale Semiconductor Table 2-5. Phase-Lock Loop Signals (Continued) | Signal Name | Туре | State During<br>Reset | Signal Description | |-------------|-------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PINIT | Input | Input | PLL Initial—During assertion of RESET, the value of PINIT is written into the PLL enable (PEN) bit of the PLL control (PCTL) register, determining whether the PLL is enabled or disabled. | | NMI | Input | | Nonmaskable Interrupt—After RESET deassertion and during normal instruction processing, this Schmitt-trigger input is the negative-edge-triggered NMI request internally synchronized to CLKOUT. | ## 2.5 External Memory Expansion Port (Port A) Note: When the DSP56311 enters a low-power standby mode (stop or wait), it releases bus mastership and tri-states the relevant Port A signals: A[0–17], D[0–23], AA0/ $\overline{R}$ AS0–AA3/ $\overline{R}$ AS3, $\overline{R}$ D, $\overline{W}$ R, $\overline{B}$ B, $\overline{C}$ AS. ### 2.5.1 External Address Bus Table 2-6. External Address Bus Signals | Signal Name | Туре | State During<br>Reset | Signal Description | |-------------|--------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A[0-17] | Output | Tri-stated | Address Bus—When the DSP is the bus master, A[0–17] are active-high outputs that specify the address for external program and data memory accesses. Otherwise, the signals are tri-stated. To minimize power dissipation, A[0–17] do not change state when external memory spaces are not being accessed. | ### 2.5.2 External Data Bus Table 2-7. External Data Bus Signals | Signal Name | Туре | State During<br>Reset | Signal Description | |-------------|---------------|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | D[0-23] | Input/ Output | Tri-stated | <b>Data Bus</b> —When the DSP is the bus master, D[0–23] are active-high, bidirectional input/outputs that provide the bidirectional data bus for external program and data memory accesses. Otherwise, D[0–23] are tri-stated. These lines have weak keepers to maintain the last state even if all drivers are tri-stated. | ## 2.5.3 External Bus Control Table 2-8. External Bus Control Signals | Signal<br>Name | Туре | State During Reset,<br>Stop, or Wait | Signal Description | |----------------|--------|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | AA[0-3] | Output | Tri-stated | Address Attribute—When defined as AA, these signals are used as chip selects or additional address lines. The default use defines a priority scheme under which only one AA signal is asserted at a time. Setting the AA priority disable (APD) bit (Bit 14) of the OMR disables the priority mechanism and the lines are used together as four external lines decoded externally into 16 chip select signals. | | RAS[0-3] | Output | | Row Address Strobe—When defined as RAS, these signals are used as RAS for DRAM interface. These signals are tri-statable outputs with programmable polarity. | | | | | Note: DRAM access is not supported above 100 MHz. | | RD | Output | Tri-stated | <b>Read Enable</b> —When the DSP is the bus master, $\overline{\text{RD}}$ is asserted to read external memory on the data bus (D[0–23]). Otherwise, $\overline{\text{RD}}$ is tri-stated. | | WR | Output | Tri-stated | <b>Write Enable</b> —When the DSP is the bus master, $\overline{\text{WR}}$ is asserted to write external memory on the data bus (D[0–23]). Otherwise, the signals are tri-stated. | | TA | Input | Ignored Input | <b>Transfer Acknowledge</b> —If the DSP56311 is the bus master and there is no external bus activity, or the DSP56311 is not the bus master, the $\overline{\text{TA}}$ input is ignored. The $\overline{\text{TA}}$ input is a data transfer acknowledge (DTACK) function that can extend an external bus cycle indefinitely. Any number of wait states (1, 2infinity) can be added to the wait states inserted by the bus control register (BCR) by keeping $\overline{\text{TA}}$ deasserted. In typical operation, $\overline{\text{TA}}$ is deasserted at the start of a bus cycle, asserted to enable completion of the bus cycle, and deasserted before the next bus cycle. The current bus cycle completes one clock period after $\overline{\text{TA}}$ is deasserted. The number of wait states is determined by the $\overline{\text{TA}}$ input or by the BCR, whichever is longer. The BCR sets the minimum number of wait states in external bus cycles. To use the $\overline{\text{TA}}$ functionality, the BCR must be programmed to at least one wait state. A zero wait state access cannot be extended by $\overline{\text{TA}}$ deassertion. | | | | | At operating frequencies ≤100 MHz, TA can operate synchronously (with respect to CLKOUT) or asynchronously depending on the setting of the TAS bit in the Operating Mode Register (OMR). If synchronous mode is selected, the user is responsible for ensuring that TA transitions occur synchronous to CLKOUT to ensure correct operation. Synchronous operation is not supported above 100 MHz and the OMR[TAS] bit must be set to synchronize the TA signal with the internal clock. | Table 2-8. External Bus Control Signals (Continued) | Signal<br>Name | Туре | State During Reset,<br>Stop, or Wait | Signal Description | |----------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | BR | Output | Reset: Output (deasserted) State during Stop/Wait depends on BCR[BRH] bit setting: • BRH = 0: Output, deasserted • BRH = 1: Maintains last state (that is, if asserted, remains asserted) | Bus Request—Asserted when the DSP requests bus mastership. $\overline{BR}$ is deasserted when the DSP no longer needs the bus. $\overline{BR}$ is asserted or deasserted independently of whether the DSP56311 is a bus master or a bus slave. Bus "parking" allows $\overline{BR}$ to be deasserted even though the DSP56311 is the bus master. (See the description of bus "parking" in the $\overline{BB}$ signal description.) The Bus Request Hold (BRH) bit in the BCR allows $\overline{BR}$ to be asserted under software control even though the DSP does not need the bus. $\overline{BR}$ is typically sent to an external bus arbitrator that controls the priority, parking, and tenure of each master on the same external bus. $\overline{BR}$ is affected only by DSP requests for the external bus, never for the internal bus. During hardware reset, $\overline{BR}$ is deasserted and the arbitration is reset to the bus slave state. | | BG | Input | Ignored Input | Bus Grant—Asserted by an external bus arbitration circuit when the DSP56311 becomes the next bus master. When $\overline{BG}$ is asserted, the DSP56311 must wait until $\overline{BB}$ is deasserted before taking bus mastership. When $\overline{BG}$ is deasserted, bus mastership is typically given up at the end of the current bus cycle. This may occur in the middle of an instruction that requires more than one external bus cycle for execution. The default operation of this bit requires a setup and hold time as specified in $DSP56311$ $Technical$ $Data$ (the data sheet). An alternate mode can be invoked: set the asynchronous bus arbitration enable (ABE) bit (Bit 13) in the OMR. When this bit is set, $\overline{BG}$ and $\overline{BB}$ are synchronized internally. This eliminates the respective setup and hold time requirements but adds a required delay between the deassertion of an initial $\overline{BG}$ input and the assertion of a subsequent $\overline{BG}$ input. | | BB | Input/<br>Output | Ignored Input | Bus Busy—Indicates that the bus is active. Only after \$\overline{BB}\$ is deasserted can the pending bus master become the bus master (and then assert the signal again). The bus master can keep \$\overline{BB}\$ asserted after ceasing bus activity regardless of whether \$\overline{BR}\$ is asserted or deasserted. Called "bus parking," this allows the current bus master to reuse the bus without rearbitration until another device requires the bus. \$\overline{BB}\$ is deasserted by an "active pull-up" method (that is, \$\overline{BB}\$ is driven high and then released and held high by an external pull-up resistor). The default operation of this bit requires a setup and hold time as specified in the \$DSP56311\$ Technical Data sheet. An alternate mode can be invoked: set the ABE bit (Bit 13) in the OMR. When this bit is set, \$\overline{BG}\$ and \$\overline{BB}\$ are synchronized internally. See \$\overline{BG}\$ for additional information. \$\overline{BB}\$ requires an external pull-up resistor. | | CAS | Output | Tri-stated | Column Address Strobe—When the DSP is the bus master, CAS is an active-low output used by DRAM to strobe the column address. Otherwise, if the Bus Mastership Enable (BME) bit in the DRAM control register is cleared, the signal is tri-stated. Note: DRAM access is not supported above 100 MHz. | Freescale Semiconductor 2-7 Table 2-8. External Bus Control Signals (Continued) | Signal<br>Name | Туре | State During Reset,<br>Stop, or Wait | Signal Description | |----------------|--------|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | BCLK | Output | Tri-stated | Bus Clock When the DSP is the bus master, BCLK is active when the OMR[ATE] is set. When BCLK is active and synchronized to CLKOUT by the internal PLL, BCLK precedes CLKOUT by one-fourth of a clock cycle. Note: At operating frequencies above 100 MHz, this signal produces a low-amplitude waveform that is not usable externally by other devices. | | BCLK | Output | Tri-stated | Bus Clock Not When the DSP is the bus master, BCLK is the inverse of the BCLK signal. Otherwise, the signal is tri-stated. Note: At operating frequencies above 100 MHz, this signal produces a low-amplitude waveform that is not usable externally by other devices. | ## 2.6 Interrupt and Mode Control The interrupt and mode control signals select the chip's operating mode as it comes out of hardware reset. After $\overline{RESET}$ is deasserted, these inputs are hardware interrupt request lines. Table 2-9. Interrupt and Mode Control | Signal Name | Туре | State During<br>Reset | Signal Description | |-------------|-------|---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RESET | Input | Input,<br>Schmitt-trigger | Reset—When asserted, places the chip in the Reset state and resets the internal phase generator. The Schmitt-trigger input allows a slowly rising input (such as a capacitor charging) to reset the chip reliably. When the RESET signal is deasserted, the initial chip operating mode is latched from the MODA, MODB, MODC, and MODD inputs. The RESET signal must be asserted after power-up. | | MODA | Input | Input,<br>Schmitt-trigger | Mode Select A—MODA, MODB, MODC, and MODD select one of 16 initial chip operating modes, latched into the OMR when the RESET signal is deasserted. | | ĪRQĀ | Input | | <b>External Interrupt Request A</b> —After reset, this input becomes a level-sensitive or negative-edge-triggered, maskable interrupt request input during normal instruction processing. If the processor is in the STOP or WAIT standby state and IRQA is asserted, the processor exits the STOP or WAIT state. | | MODB | Input | Input,<br>Schmitt-trigger | Mode Select B—MODA, MODB, MODC, and MODD select one of 16 initial chip operating modes, latched into the OMR when the RESET signal is deasserted. | | ĪRQB | Input | | <b>External Interrupt Request B</b> —After reset, this input becomes a level-sensitive or negative-edge-triggered, maskable interrupt request input during normal instruction processing. If the processor is in the WAIT standby state and $\overline{IRQB}$ is asserted, the processor exits the WAIT state. | DSP56311 User's Manual, Rev. 2 2-8 Freescale Semiconductor Table 2-9. Interrupt and Mode Control (Continued) | Signal Name | Туре | State During<br>Reset | Signal Description | |-------------|-------|---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MODC | Input | Input,<br>Schmitt-trigger | Mode Select C—MODA, MODB, MODC, and MODD select one of 16 initial chip operating modes, latched into the OMR when the RESET signal is deasserted. | | ĪRQC | Input | | <b>External Interrupt Request C</b> —After reset, this input becomes a level-sensitive or negative-edge-triggered, maskable interrupt request input during normal instruction processing. If the processor is in the WAIT standby state and IRQC is asserted, the processor exits the WAIT state. | | MODD | Input | Input,<br>Schmitt-trigger | Mode Select D—MODA, MODB, MODC, and MODD select one of 16 initial chip operating modes, latched into the OMR when the RESET signal is deasserted. | | ĪRQD | Input | | <b>External Interrupt Request D</b> —After reset, this input becomes a level-sensitive or negative-edge-triggered, maskable interrupt request input during normal instruction processing. If the processor is in the WAIT standby state and $\overline{IRQD}$ is asserted, the processor exits the WAIT state. | ## 2.7 HI08 The HI08 provides a fast, 8-bit, parallel data port that connects directly to the host bus. The HI08 supports a variety of standard buses and can directly connect to a number of industry-standard microcomputers, microprocessors, DSPs, and DMA hardware. Table 2-10. Host Interface | Signal Name | Туре | State During<br>Reset <sup>1, 2</sup> | Signal Description | |-------------|--------------------|---------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | H[0-7] | Input/Output | Ignored Input | Host Data—When the HI08 is programmed to interface with a non-multiplexed host bus and the HI function is selected, these signals are lines 0–7 of the Data bus. | | HAD[0-7] | Input/Output | | Host Address—When the HI08 is programmed to interface with a multiplexed host bus and the HI function is selected, these signals are lines 0–7 of the Address/Data bus. | | PB[0-7] | Input or<br>Output | | <b>Port B 0–7</b> —When the HI08 is configured as GPIO through the HPCR, these signals are individually programmed through the HI08 Data Direction Register (HDDR). | Freescale Semiconductor 2-9 Table 2-10. Host Interface (Continued) | Signal Name | Туре | State During<br>Reset <sup>1, 2</sup> | Signal Description | |-------------|--------------------|---------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | HA0 | Input | Ignored Input | Host Address Input 0—When the HI08 is programmed to interface with a non-multiplexed host bus and the HI function is selected, this signal is line 0 of the Host Address bus. | | HAS/HAS | Input | | Host Address Strobe—When the HI08 is programmed to interface with a multiplexed host bus and the HI function is selected, this signal is the Host Address Strobe (HAS) Schmitt-trigger input. The polarity of the address strobe is programmable, but is configured active-low (HAS) following reset. | | PB8 | Input or<br>Output | | <b>Port B 8</b> —When the HI08 is configured as GPIO through the HPCR, this signal is individually programmed through the HDDR. | | HA1 | Input | Ignored Input | Host Address Input 1—When the HI08 is programmed to interface with a non-multiplexed host bus and the HI function is selected, this signal is line 1 of the Host Address bus. | | HA8 | Input | | Host Address 8—When the HI08 is programmed to interface with a multiplexed host bus and the HI function is selected, this signal is line 8 of the Host Address bus. | | PB9 | Input or<br>Output | | <b>Port B 9</b> —When the HI08 is configured as GPIO through the HPCR, this signal is individually programmed through the HDDR. | | HA2 | Input | Ignored Input | Host Address Input 2—When the HI08 is programmed to interface with a non-multiplexed host bus and the HI function is selected, this signal is line 2 of the Host Address bus. | | НА9 | Input | | Host Address 9—When the HI08 is programmed to interface with a multiplexed host bus and the HI function is selected, this signal is line 9 of the Host Address bus. | | PB10 | Input or<br>Output | | <b>Port B 10—</b> When the HI08 is configured as GPIO through the HPCR, this signal is individually programmed through the HDDR. | | HRW | Input | Ignored Input | Host Read/Write—When the HI08 is programmed to interface with a single-data-strobe host bus and the HI function is selected, this signal is the Host Read/Write input. | | HRD/HRD | Input | | Host Read Data—When the HI08 is programmed to interface with a double-data-strobe host bus and the HI function is selected, this signal is the Host Read Data strobe (HRD) Schmitt-trigger input. The polarity of the data strobe is programmable, but is configured as active-low (HRD) after reset. | | PB11 | Input or<br>Output | | <b>Port B 11</b> —When the HI08 is configured as GPIO through the HPCR, this signal is individually programmed through the HDDR. | 2-10 Freescale Semiconductor Table 2-10. Host Interface (Continued) | Signal Name | Туре | State During<br>Reset <sup>1, 2</sup> | Signal Description | | |-------------|--------------------|---------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | HDS/HDS | Input | Ignored Input | Host Data Strobe—When the HI08 is programmed to interface with a single-data-strobe host bus and the HI function is selected, this signal is the Host Data Strobe (HDS) Schmitt-trigger input. The polarity of the data strobe is programmable, but is configured as active-low (HDS) following reset. | | | HWR/HWR | Input | | Host Write Data—When the HI08 is programmed to interface with a double-data-strobe host bus and the HI function is selected, this signal is the Host Write Data Strobe (HWR) Schmitt-trigger input. The polarity of the data strobe is programmable, but is configured as active-low (HWR) following reset. | | | PB12 | Input or<br>Output | | <b>Port B 12—</b> When the HI08 is configured as GPIO through the HPCR, this signal is individually programmed through the HDDR. | | | HCS | Input | Ignored Input | Host Chip Select—When the HI08 is programmed to interface with a non-multiplexed host bus and the HI function is selected, this signal is the Host Chip Select (HCS) input. The polarity of the chip select is programmable, but is configured active-low (HCS) after reset. | | | HA10 | Input | | Host Address 10—When the HI08 is programmed to interface with a multiplexed host bus and the HI function is selected, this signal is line 10 of the Host Address bus. | | | PB13 | Input or<br>Output | | <b>Port B 13—</b> When the HI08 is configured as GPIO through the HPCR, this signal is individually programmed through the HDDR. | | | HREQ/HREQ | Output | Ignored Input | Host Request—When the HI08 is programmed to interface with a single host request host bus and the HI function is selected, this signal is the Host Request (HREQ) output. The polarity of the host request is programmable, but is configured as active-low (HREQ) following reset. The host request can be programmed as a driven or open-drain output. | | | HTRQ/HTRQ | Output | | <b>Transmit Host Request</b> —When the HI08 is programmed to interface with a double host request host bus and the HI function is selected, this signal is the Transmit Host Request (HTRQ) output. The polarity of the host request is programmable, but is configured as active-low (HTRQ) following reset. The host request may be programmed as a driven or open-drain output. | | | PB14 | Input or<br>Output | | <b>Port B 14—</b> When the HI08 is configured as GPIO through the HPCR, this signal is individually programmed through the HDDR. | | Freescale Semiconductor 2-11 **Table 2-10.** Host Interface (Continued) | Signal Name | Туре | State During<br>Reset <sup>1, 2</sup> | Signal Description | | | |-------------|--------------------|---------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | HACK/HACK | Input | Ignored Input | Host Acknowledge—When the HI08 is programmed to interface with a single host request host bus and the HI function is selected, this signal is the Host Acknowledge (HACK) Schmitt-trigger input. The polarity of the host acknowledge is programmable, but is configured as active-low (HACK) after reset. | | | | HRRQ/HRRQ | Output | | Receive Host Request—When the HI08 is programmed to interface with a double host request host bus and the HI function is selected, this signal is the Receive Host Request (HRRQ) output. The polarity of the host request is programmable, but is configured as active-low (HRRQ) after reset. The host request may be programmed as a driven or open-drain output. | | | | PB15 | Input or<br>Output | | Port B 15 When the HI08 is configured as GPIO through the HPCR, this signal is individually programmed through the HDDR. | | | - **Notes: 1.** In the Stop state, the signal maintains the last state as follows: - If the last state is input, the signal is an ignored input. - If the last state is output, these lines have weak keepers that maintain the last output state even if the drivers are - 2. The Wait processing state does not affect the signal state. ## **Enhanced Synchronous Serial Interface 0** There are two synchronous serial interfaces (ESSI0 and ESSI1) that provide a full-duplex serial port for serial communication with a variety of serial devices, including one or more industry-standard codecs, other DSPs, microprocessors, and peripherals which implement the Motorola serial peripheral interface (SPI). **Table 2-11.** Enhanced Synchronous Serial Interface 0 (ESSI0) | Signal<br>Name | Туре | State During<br>Reset <sup>1, 2</sup> | Signal Description | |----------------|-----------------|---------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SC00 | Input or Output | Ignored input | Serial Control 0 Functions in either Synchronous or Asynchronous mode. For Asynchronous mode, this signal is the receive clock I/O (Schmitt-trigger input). For Synchronous mode, this signal is either for Transmitter 1 output or Serial I/O Flag 0. | | PC0 | | | Port C 0 The default configuration following reset is GPIO. For PC0, signal direction is controlled through the Port C Direction Register (PRRC). This signal is configured as SC00 or PC0 through the Port C Control Register (PCRC). This input is 5 V tolerant. | DSP56311 User's Manual, Rev. 2 Table 2-11. Enhanced Synchronous Serial Interface 0 (ESSI0) (Continued) | Signal<br>Name | Туре | State During<br>Reset <sup>1, 2</sup> | Signal Description | | | | | |----------------|-----------------|---------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | SC01 | Input/Output | Ignored input | Serial Control 1 Functions in either Synchronous or Asynchronous mode. For Asynchronous mode, this signal is the receiver frame sync I/O. For Synchronous mode, this signal is either Transmitter 2 output or Serial I/O Flag 1. | | | | | | PC1 | Input or Output | | Port C 1 The default configuration following reset is GPIO. For PC1, signal direction is controlled through PRRC. This signal is configured as SC01 or PC1 through PCRC. This input is 5 V | | | | | | | | | This signal is configured as SC01 or PC1 through PCRC. This input is 5 V tolerant. | | | | | | SC02 | Input/Output | Ignored input | Serial Control Signal 2 The frame sync for both the transmitter and receiver in Synchronous mode, and for the transmitter only in Asynchronous mode. When configured as an output, this signal is the internally generated frame sync signal. When configured as an input, this signal receives an external frame sync signal for the transmitter (and the receiver in synchronous operation). | | | | | | PC2 | Input or Output | | Port C 2 The default configuration following reset is GPIO. For PC2, signal direction is controlled through PRRC. This signal is configured as SC02 or PC2 through PCRC. This input is 5 V tolerant. | | | | | | SCK0 | Input/Output | Ignored input | Serial Clock Provides the serial bit rate clock for the ESSI interface for both the transmitter and receiver in Synchronous modes, or the transmitter only in Asynchronous modes. | | | | | | | | | Although an external serial clock can be independent of and asynchronous to the DSP system clock, it must exceed the minimum clock cycle time of 6 T (that is, the system clock frequency must be at least three times the external ESSI clock frequency). The ESSI needs at least three DSP phases inside each half of the serial clock. | | | | | | PC3 | Input or Output | | Port C 3 The default configuration following reset is GPIO. For PC3, signal direction is controlled through PRRC. This signal is configured as SCK0 or PC3 through PCRC. This input is 5 V tolerant. | | | | | | SRD0 | Input | Ignored input | Serial Receive Data Receives serial data and transfers the data to the ESSI receive shift register. SRD0 is an input when data is being received. | | | | | | PC4 | Input or Output | | Port C 4 The default configuration following reset is GPIO. For PC4, signal direction is controlled through PRRC. This signal is configured as SRD0 or PC4 through PCRC. This input is 5 V tolerant. | | | | | | STD0 | Output | Ignored input | Serial Transmit Data Transmits data from the serial transmit shift register. STD0 is an output when data is being transmitted. | | | | | | PC5 | Input or Output | | Port C 5 The default configuration following reset is GPIO. For PC5, signal direction is controlled through PRRC. This signal is configured as STD0 or PC5 through PCRC. This input is 5 V tolerant. | | | | | DSP56311 User's Manual, Rev. 2 Freescale Semiconductor 2-13 #### Signals/Connections # Table 2-11. Enhanced Synchronous Serial Interface 0 (ESSI0) (Continued) | Signal<br>Name | Туре | State During<br>Reset <sup>1, 2</sup> | Signal Description | |----------------|------|---------------------------------------|--------------------| |----------------|------|---------------------------------------|--------------------| **Notes: 1.** In the Stop state, the signal maintains the last state as follows: - If the last state is input, the signal is an ignored input. - If the last state is output, these lines are tri-stated. - **2.** The Wait processing state does not affect the signal state. # 2.9 Enhanced Synchronous Serial Interface 1 Table 2-12. Enhanced Synchronous Serial Interface 1 (ESSI1) | Signal<br>Name | Туре | State During<br>Reset <sup>1, 2</sup> | Signal Description | | | |----------------|-----------------|---------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | SC10 | Input or Output | Ignored input | Serial Control 0 Functions in either Synchronous or Asynchronous mode. For Asynchronous mode, this signal is the receive clock I/O (Schmitt-trigger input). For Synchronous mode, this signal is either for Transmitter 1 output or Serial I/O Flag 0. | | | | PD0 | | | Port D 0 The default configuration following reset is GPIO. For PD0, signal direction is controlled through the Port D Direction Register (PRRD). | | | | | | | This signal is configured as SC10 or PD0 through the Port D Control Register (PCRD). This input is 5 V tolerant. | | | | SC11 | Input/Output | Ignored input | Serial Control 1 Functions in either Synchronous or Asynchronous mode. For Asynchronous mode, this signal is the receiver frame sync I/O. For Synchronous mode, this signal is either Transmitter 2 output or Serial I/O Flag 1. | | | | PD1 | Input or Output | | Port D 1 The default configuration following reset is GPIO. For PD1, signal direction is controlled through PRRD. | | | | | | | This signal is configured as SC11 or PD1 through PCRD. This input is 5 V tolerant. | | | | SC12 | Input/Output | Ignored input | Serial Control Signal 2 The frame sync for both the transmitter and receiver in Synchronous mode, and for the transmitter only in Asynchronous mode. When configured as an output, this signal is the internally generated frame sync signal. When configured as an input, this signal receives an external frame sync signal for the transmitter (and the receiver in synchronous operation). | | | | PD2 | Input or Output | | Port D 2 The default configuration following reset is GPIO. For PD2, signal direction is controlled through PRRD. | | | | | | | This signal is configured as SC12 or PD2 through PCRD. This input is 5 V tolerant. | | | Freescale Semiconductor Table 2-12. Enhanced Synchronous Serial Interface 1 (ESSI1) (Continued) | Signal<br>Name | Туре | State During<br>Reset <sup>1, 2</sup> | Signal Description | |----------------|-----------------|---------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SCK1 | Input/Output | Ignored input | Serial Clock Provides the serial bit rate clock for the ESSI interface for both the transmitter and receiver in Synchronous modes, or the transmitter only in Asynchronous modes. | | | | | Although an external serial clock can be independent of and asynchronous to the DSP system clock, it must exceed the minimum clock cycle time of 6 T (that is, the system clock frequency must be at least three times the external ESSI clock frequency). The ESSI needs at least three DSP phases inside each half of the serial clock. | | PD3 | Input or Output | | Port D 3 The default configuration following reset is GPIO. For PD3, signal direction is controlled through PRRD. | | | | | This signal is configured as SCK1 or PD3 through PCRD. This input is 5 V tolerant. | | SRD1 | Input | Ignored input | Serial Receive Data Receives serial data and transfers the data to the ESSI receive shift register. SRD0 is an input when data is being received. | | PD4 | Input or Output | | Port D 4 The default configuration following reset is GPIO. For PD4, signal direction is controlled through PRRD. This signal is configured as SRD1 or PD4 through PCRD. This input is 5 V tolerant. | | STD1 | Output | Ignored input | Serial Transmit Data Transmits data from the serial transmit shift register. STD1 is an output when data is being transmitted. | | PD5 | Input or Output | | Port C 5 The default configuration following reset is GPIO. For PD5, signal direction is controlled through PRRD. This signal is configured as STD1 or PD5 through PCRD. This input is 5 V tolerant. | - Notes: 1. In the Stop state, the signal maintains the last state as follows: - If the last state is input, the signal is an ignored input. - If the last state is output, these lines are tri-stated. - 2. The Wait processing state does not affect the signal state. 2-16 Freescale Semiconductor # 2.10 SCI The SCI provides a full duplex port for serial communication to other DSPs, microprocessors, or peripherals such as modems. Table 2-13. Serial Communication Interface (SCI) | Signal<br>Name | Туре | State During<br>Reset <sup>1, 2</sup> | Signal Description | | | | |----------------|-----------------|---------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | RXD | Input | Ignored input | Serial Receive Data Receives byte-oriented serial data and transfers it to the SCI receive shift register. | | | | | PE0 | Input or Output | | Port E 0 The default configuration following reset is GPIO. When configured as PE0, signal direction is controlled through the Port E Directions Register (PRRE). This signal is configured as RXD or PE0 through the Port E Control Register (PCRE). This input is 5 V tolerant. | | | | | TXD | Output | Ignored input | Serial Transmit Data Transmits data from SCI transmit data register. | | | | | PE1 | Input or Output | | Port E 1 The default configuration following reset is GPIO. When configured as PE1, signal direction is controlled through the SCI PRRE. This signal is configured as TXD or PE1 through PCRE. This input is 5 V tolerant. | | | | | SCLK | Input/Output | Ignored input | Serial Clock Provides the input or output clock used by the transmitter and/or the receiver. | | | | | PE2 | Input or Output | | Port E 2 The default configuration following reset is GPIO. For PE2, signal direction is controlled through the SCI PRRE. This signal is configured as SCLK or PE2 through PCRE. This input is 5 V tolerant. | | | | **Notes: 1.** In the Stop state, the signal maintains the last state as follows: - If the last state is input, the signal is an ignored input. - If the last state is output, these lines are tri-stated. - 2. The Wait processing state does not affect the signal state. DSP56311 User's Manual, Rev. 2 Freescale Semiconductor 2-17 ## 2.11 Timers Three identical and independent timers are implemented in the DSP56311. Each timer can use internal or external clocking and can either interrupt the DSP56311 after a specified number of events (clocks) or signal an external device after counting a specific number of internal events. Table 2-14. Triple Timer Signals | Signal<br>Name | Туре | State During<br>Reset <sup>1, 2</sup> | Signal Description | | | | |----------------|-----------------|---------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | TIO0 | Input or Output | Ignored input | Timer 0 Schmitt-Trigger Input/Output As an external event counter or in Measurement mode, TIO0 is input. In Watchdog, Timer, or Pulse Modulation mode, TIO0 is output. The default mode after reset is GPIO input. This can be changed to output or configured as a Timer Input/Output through the Timer 0 Control/Status Register (TCSR0). This input is 5 V tolerant. | | | | | TIO1 | Input or Output | Ignored input | Timer 1 Schmitt-Trigger Input/Output As an external event counter or in Measurement mode, TIO1 is input. In Watchdog, Timer, or Pulse Modulation mode, TIO1 is output. The default mode after reset is GPIO input. This can be changed to output or configured as a Timer Input/Output through the Timer 1 Control/Status Register (TCSR1). This input is 5 V tolerant. | | | | | TIO2 | Input or Output | Ignored input | Timer 2 Schmitt-Trigger Input/Output As an external event counter or in Measurement mode, TIO2 is input. In Watchdog, Timer, or Pulse Modulation mode, TIO2 is output. The defaul mode after reset is GPIO input. This can be changed to output or configured as a Timer Input/Output through the Timer 2 Control/Status Register (TCSR2). This input is 5 V tolerant. | | | | Notes: 1. In the Stop state, the signal maintains the last state as follows: - If the last state is input, the signal is an ignored input. - If the last state is output, these lines are tri-stated. - 2. The Wait processing state does not affect the signal state. DSP56311 User's Manual, Rev. 2 2-18 Freescale Semiconductor ## 2.12 JTAG and OnCE Interface The DSP56300 family and in particular the DSP56311 support circuit-board test strategies that are based on the *IEEE 1149.1 Standard Test Access Port and Boundary Scan Architecture*, the industry standard developed under the sponsorship of the Test Technology Committee of IEEE and the JTAG. The OnCE module provides a means to interface nonintrusively with the DSP56300 core and its peripherals so that you can examine registers, memory, or on-chip peripherals. Functions of the OnCE module are provided through the JTAG TAP signals. For programming models, see the chapter on debugging support in the *DSP56300 Family Manual*. Table 2-15. OnCE/JTAG Interface | Signal<br>Name | Туре | State<br>During<br>Reset | Signal Description | | |----------------|------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | TCK | Input | Input | Test Clock—A test clock input signal to synchronize the JTAG test logic. | | | TDI | Input | Input | <b>Test Data Input</b> —A test data serial input signal used for test instructions and data. TDI is sampled on the rising edge of TCK and has an internal pull-up resistor. | | | TDO | Output | Tri-stated | <b>Test Data Output</b> —A test data serial output signal for test instructions and data. TDO is tri-statable and is actively driven in the shift-IR and shift-DR controller states. TDO changes on the falling edge of TCK. | | | TMS | Input | Input | <b>Test Mode Select</b> —Sequences the test controller's state machine. TMS is sampled on the rising edge of TCK and has an internal pull-up resistor. | | | TRST | Input | Input | Test Reset—Initializes the test controller asynchronously. TRST has an internal pull-up resistor. TRST must be asserted after power up. | | | DE | Input/<br>Output | Input | Debug Event—As an input, provides a means of entering debug mode from an external command controller. As an output, provides a means of acknowledging that the chip has entered debug mode. Asserted as an input, $\overline{DE}$ causes the DSP56300 core to finish executing the current instruction, save the instruction pipeline information, enter debug mode, and wait for commands from the debug serial input line. This signal is asserted as an output for three clock cycles when the chip enters debug mode as a result of a debug request or a breakpoint condition. The $\overline{DE}$ has an internal pull-up resistor. $\overline{DE}$ is not a standard part of the JTAG TAP controller. The signal connects directly to the OnCE module to initiate debug mode directly or to provide a direct external indication that the chip has entered debug mode. All other interaction with the OnCE module must occur through the JTAG port. | | Freescale Semiconductor 2-19 Signals/Connections DSP56311 User's Manual, Rev. 2 2-20 Freescale Semiconductor # **Memory Configuration** Like all members of the DSP56300 core family, the DSP56311 addresses three sets of $16 \text{ M} \times 24$ -bit memory *internally*: program, X data, and Y data. Each of these memory spaces includes both internal and external memory (accessed through the external memory interface). The DSP56311 is extremely flexible because it has several modes to allocate internal memory between the program memory and the two data memory spaces. You can also configure it to operate in a special sixteen-bit compatibility mode that allows the chip to use DSP56000 object code without any change; this can result in higher performance of existing code for applications that do not require a larger address space. This section provides detailed information on each of these memory spaces. ## 3.1 Program Memory Space Program memory space consists of the following: - Internal program RAM (32 K by default, up to 96 K) - Instruction cache (optional, 1 K) formed from program RAM. When enabled, the memory addresses used by the internal cache memory are switched to external memory. The internal memory in this address range switches to cache-only mode and is not available via direct addressing when cache is enabled. In systems using Instruction Cache, always enable the cache (CE = 1) before loading code into internal program memory; this prevents the condition in which code loaded into program memory before cache is enabled "disappears" after cache is enabled. - Off-chip memory expansion (optional, as much as 64 K in 16-bit mode or 256 K in 24-bit mode using the 18 external address lines or 4 M using the external address lines and the four address attribute lines). Refer to the *DSP56300 Family Manual*, especially **Chapter 9**, *External Memory Interface (Port A)*, for details on using the external memory interface to access external program memory. - Bootstrap program ROM (192 × 24-bit) **Note:** Program memory space at locations \$FF00C0-\$FFFFFF is reserved and should not be accessed. #### 3.1.1 Internal Program Memory The default internal program memory consists of a 24-bit-wide, high-speed, SRAM occupying the lowest 32 K (default) in program memory space. The on-chip program RAM is organized in 32 banks with 1024 locations each. You can make additional program memory available using the memory switch modes. #### 3.1.2 Memory Switch Modes—Program Memory Memory switch mode allows reallocation of portions of X and Y data RAM as program RAM. OMR[7] is the memory switch (MS) bit that controls this function, as follows: - When the MS bit is cleared, program memory consists of the default 32K × 24-bit memory space described in the previous section. In this default mode, the lowest external program memory location is \$8000. - When the MS bit is set, a portion of the higher locations of the internal X and Y data memory are switched to internal program memory. The memory switch configuration (MSW[1:0]) bits (also called M1 and M0) in the OMR select one of the following options: - MSW[1:0] = 00—The 32K higher locations (\$4000 \$BFFF) of the internal X data memory and the 32K higher locations (\$6000 \$BFFF) of the internal Y data memory are switched to internal program memory. In such a case, the on-chip program memory occupies the lowest 96K locations (\$0 \$17FFF) in the program memory space. The instruction cache, if enabled, occupies the lowest 1K program words (locations \$0 \$3FF). The lowest external program memory location in this mode is \$18000. - MSW[1:0] = 01—The 24K higher locations (\$6000 \$BFFF) of the internal X data memory and the 24K higher locations (\$6000 \$BFFF) of the internal Y data memory are switched to internal program memory. In such a case, the on-chip program memory occupies the lowest 80K locations (\$0 \$13FFF) in the program memory space. The instruction cache, if enabled, occupies the lowest 1K program words (locations \$0 \$3FF). The lowest external program memory location in this mode is \$18000, while program memory locations \$14000 \$17FFF are considered reserved and should not be accessed. - MSW[1:0] = 10—The 16K higher locations (\$8000 \$BFFF) of the internal X data memory and the 16K higher locations (\$8000 \$BFFF) of the internal Y data memory are switched to internal program memory. In such a case, the on-chip program memory occupies the lowest 64K locations (\$0 \$FFFF) in the program memory space. The instruction cache, if enabled, occupies the lowest 1K program words (locations \$0 \$3FF). The lowest external program memory location in this mode is \$18000, while program memory locations \$10000 \$17FFF are considered reserved and should not be accessed. — MSW[1:0] = 11—The 8K higher locations (\$A000 – \$BFFF) of the internal X memory and the 8K higher locations (\$A000 – \$BFFF) of the internal Y memory are switched to internal program memory. In such a case, the on-chip program memory occupies the lowest 48K locations (\$0 – \$BFFF) in the program memory space. The instruction cache, if enabled, occupies the lowest 1 K program words (locations \$0 – \$3FF). The lowest external program memory location in this mode is \$18000, while program memory locations \$C000-\$17FFF are considered reserved and should not be accessed. #### 3.1.3 Instruction Cache In program memory space, the lowest 1024 (1K) program words (at locations \$0 - \$3FF) function as an internal instruction cache. When the instruction cache is enabled (that is, the CE bit in the SR is set), the lowest 1K program words are reserved for the instruction cache and should not be accessed for other purposes. Note: When using an enabled instruction cache, you must assign a valid value for the vector address bus so that interrupts can be handled properly outside P:\$0 - \$3FF. (See the memory diagrams, starting with **Figure 3-2**, *Memory Switch Off, Cache On, 24-Bit Mode*, on page 3-10.) #### 3.1.4 Program Bootstrap ROM The program memory space occupying locations \$FF0000–\$FF00BF includes the internal bootstrap ROM. This ROM contains the 192-word DSP56311 bootstrap program. ## 3.2 X Data Memory Space The X data memory space consists of the following: - Internal X data memory (48K by default down to 8K) - Internal X I/O space (upper 128 locations) - Optional off-chip memory expansion (as much as 128K in 16-bit mode, or 256K in 24-bit mode using the 18 external address lines, or 4 M using the external address lines and the four address attribute lines). Refer to the *DSP56300 Family Manual*, especially **Section 2**, *Expansion Port*, for details on using the external memory interface to access external X data memory. **Note:** The X memory space at locations \$FF0000 – \$FFEFFF is reserved and should not be accessed. Freescale Semiconductor 3-3 #### 3.2.1 Internal X Data Memory The default on-chip X data RAM is a 24-bit-wide, internal, static memory occupying the lowest 48 K locations (\$0 - \$BFFF) in X memory space. The on-chip X data RAM is organized into 48 banks with 1024 locations each. Available X data memory space is reduced and reallocated to program memory using the memory switch mode described in the next section. #### 3.2.2 Memory Switch Modes—X Data Memory Memory switch mode reallocates of portions of X and Y data RAM as program RAM. Bit 7 in the OMR is the MS bit that controls this function, as follows: - When the MS bit is cleared, the X data memory consists of the default 48K × 24-bit memory space described in the previous section. In this default mode, the lowest external X data memory location is \$6000. - When the MS bit is set, a portion of the higher locations of the internal X memory is switched to internal program memory. The memory switch (MSW[1:0]) configuration bits in the OMR select one of the following options: - **MSW[1:0] = 00**—The 32K higher locations (\$4000 \$BFFF) of the internal X memory are switched to internal program memory, and therefore the highest internal X memory location is \$3FFF. The X memory space at the switched locations (\$4000 \$BFFF) becomes reserved and should not be accessed. The lowest external X memory location is \$C000. - MSW[1:0] = 01—The 24K higher locations (\$6000 \$BFFF) of the internal X memory are switched to internal program memory, and therefore the highest internal X memory location is \$5FFF. The X memory space at the switched locations (\$6000 \$BFFF) becomes reserved and should not be accessed. The lowest external X memory location is \$C000. - MSW[1:0] = 10—The 16K higher locations (\$8000 \$BFFF) of the internal X memory are switched to internal program memory, and therefore the highest internal X memory location is \$7FFF. The X memory space at the switched locations (\$8000 \$BFFF) becomes reserved and should not be accessed. The lowest external X memory location is \$C000. - MSW[1:0] = 11—The 8K higher locations (\$A000 \$BFFF) of the internal X memory are switched to internal program memory, and therefore the highest internal X memory location is \$9FFF. The X memory space at the switched locations (\$A000 \$BFFF) becomes reserved and should not be accessed. The lowest external X memory location is \$C000. DSP56311 User's Manual, Rev. 2 3-4 Freescale Semiconductor Note: The 10K lowest locations (\$0 – \$27FF) of the internal X memory are *shared memory*, which is accessible to both the core and the EFCOP. The EFCOP connects to the shared memory instead of the DMA bus, so there is no DMA accessibility to shared memory. Simultaneous accesses by the core and the EFCOP to the same memory bank (1024 locations) of the shared memory are not permitted. It is the programmer's responsibility to prevent such simultaneous accesses. #### 3.2.3 Internal X I/O Space One part of the on-chip peripheral registers and some of the DSP56311 core registers occupy the top 128 locations of the X data memory (\$FFFF80 – \$FFFFFF). This area is referred to as the internal X I/O space and it can be accessed by MOVE, MOVEP instructions and by bit-oriented instructions (BCHG, BCLR, BSET, BTST, BRCLR, BRSET, BSCLR, BSSET, JCLR, JSET, JSCLR and JSSET). The contents of the internal X I/O memory space are listed in Appendix A. # 3.3 Y Data Memory Space The Y data memory space consists of the following: - Internal Y data memory (48K by default down to 16K) - Internal Y I/O space (16 locations—\$FFFF80 \$FFFF8F) - External Y I/O space (upper 112 locations) - Optional off-chip memory expansion (as much as 128K in 16-bit mode or 256K in 24-bit mode using the 18 external address lines or 4 M using the external address lines and the four address attribute lines). Refer to the *DSP56300 Family Manual* for details on using the external memory interface to access external Y data memory. **Note:** The Y memory space at locations \$FF0000 – \$FFEFFF is reserved and should not be accessed. ## 3.3.1 Internal Y Data Memory The default on-chip Y data RAM is a 24-bit-wide, internal, static memory occupying the lowest 48K locations (\$0 – \$BFFF) in Y memory space. The on-chip Y data RAM is organized in 48 banks, 1024 locations each. Available Y data memory space is reduced and reallocated to program memory by using the memory switch mode described in the following paragraphs. Freescale Semiconductor 3-5 ## 3.3.2 Memory Switch Modes—Y Data Memory Memory switch mode reallocates of portions of X and Y data RAM as program RAM. Bit 7 in the OMR is the MS bit that controls this function, as follows: - When the MS bit is cleared, the Y data memory consists of the default 48K × 24-bit memory space described in the previous section. In this default mode, the lowest external Y data memory location is \$6000. - When MS mode bit in the OMR is set, a portion of the higher locations of the internal Y memory are switched to internal program memory. The memory switch configuration (MSW[1:0]) bits in the OMR select one of the following options: - MSW[1:0] = 00—The 32K higher locations (\$4000 \$BFFF) of the internal Y memory are switched to internal program memory, and therefore the highest internal Y memory location is \$3FFF. The Y memory space at the switched locations (\$4000 \$BFFF) becomes reserved and should not be accessed. The lowest external Y memory location is \$C000. - MSW[1:0] = 01—The 24K higher locations (\$6000 \$BFFF) of the internal Y memory are switched to internal program memory, and therefore the highest internal Y memory location is \$5FFF. The Y memory space at the switched locations (\$6000 \$BFFF) becomes reserved and should not be accessed. The lowest external Y memory location is \$C000. - **MSW[1:0] = 10**—The 8K higher locations (\$8000 \$BFFF) of the internal Y memory are switched to internal program memory, and therefore the highest internal Y memory location is \$7FFF. The Y memory space at the switched locations (\$8000 \$BFFF) becomes reserved and should not be accessed. The lowest external Y memory location is \$C000. - MSW[1:0] = 11—The 4K higher locations (\$A000 \$BFFF) of the internal Y memory are switched to internal program memory, and therefore the highest internal Y memory location is \$9FFF. The Y memory space at the switched locations (\$A000-\$BFFF) becomes reserved and should not be accessed. The lowest external Y memory location is \$C000. **Note:** The 10K lowest locations (\$0-\$27FF) of the internal Y memory are *shared memory*, which is accessible both to the core and the EFCOP. The EFCOP connects to the shared memory in place of the DMA bus. Therefore, DMA cannot access the shared memory, and simultaneous accesses by the core and EFCOP to the same memory bank (of 256 locations) of the shared memory are not permitted. It is your responsibility to prevent such simultaneous accesses. 3-6 Freescale Semiconductor #### 3.3.3 Internal Y I/O Space The second part of the on-chip peripheral registers occupies 16 locations (\$FFFF80 – \$FFFF8F) of the Y data memory. This area is the internal Y I/O space, and it can be accessed by MOVE, MOVEP instructions and by bit-oriented instructions (BCHG, BCLR, BSET, BTST, BRCLR, BRSET, BSCLR, BSSET, JCLR, JSET, JSCLR and JSSET). The contents of the internal Y I/O memory space are listed in Appendix A. #### 3.3.4 External Y I/O Space Off-chip peripheral registers should be mapped into the top 112 locations (\$FFFF90 – \$FFFFFF) to take advantage of the move peripheral data (MOVEP) instruction and the bit-oriented instructions (BCHG, BCLR, BSET, BTST, BRCLR, BRSET, BSCLR, BSSET, JCLR, JSET, JSCLR and JSSET). This area is the *external Y I/O space*. ## 3.4 Dynamic Memory Configuration Switching When the internal memory configuration is altered by remapping RAM modules from X and Y data memories into program memory space and *vice versa*, data contents of the switched RAM modules are preserved. Any sequence that complies with the switch condition is valid. For example, if the program flow executes in the address range that is not affected by the switch, the switch condition can be met very easily. A switch can be accomplished just by changing the OMR[MS/MSW] bits in the regular program flow, assuming no accesses to the affected address ranges of the data memory occur up to three instructions after the instruction that changes the OMR bits. #### **CAUTION** To ensure that dynamic switching is trouble-free, do not allow any accesses (including instruction fetches) to or from the affected address ranges in program and data memories during the switch cycle. Freescale Semiconductor 3-7 #### **Memory Configuration** Because an interrupt could cause the DSP to fetch instructions out of sequence and might violate the switch condition, special care should be taken in relation to the interrupt vector routines. #### CAUTION Pay special attention when executing a memory switch routine using the OnCE port. Running the switch routine in trace mode, for example, can cause the switch to complete after the MS/MSW bits change while the DSP is in Debug mode. As a result, subsequent instructions may be fetched according to the new memory configuration (after the switch) and thus may execute improperly. # 3.5 Sixteen-Bit Compatibility Mode Configuration The sixteen-bit compatibility (SC) mode allows the DSP56311 to use DSP56000 object code without change. The SC bit (Bit 13 in the SR) is used to switch from the default 24-bit mode to this special 16-bit mode. SC is cleared by reset. You must set this bit to select the SC mode. The address ranges described in the previous sections apply in the SC mode with regard to the reallocation of X and Y data memory to program memory in MS mode, but the maximum addressing ranges are limited to \$FFFF, and all data and program code are 16 bits wide. ## 3.6 Memory Maps The following figures illustrate each of the memory space and RAM configurations defined by the settings of the MS (and MSW[1:0]), CE, and SC bits. The figures show the configuration and describe the bit settings, memory sizes, and memory locations. 3-8 Freescale Semiconductor | Bit Settings | | | | Memory Configuration | | | | | |--------------|--------------|---|-------------------------------------|------------------------|------------------------|----------------------------|------|------| | MS | MS MSW CE SC | | Program RAM X Data RAM* Y Data RAM* | | Cache | Addressable<br>Memory Size | | | | 0 | any<br>value | 0 | 0 | 32K<br>\$0000 – \$7FFF | 48K<br>\$0000 – \$BFFF | 48K<br>\$0000 – \$BFFF | None | 16 M | <sup>•</sup> Lowest 10K of X data RAM and 10K of Y data RAM are shared memory that can be accessed by the core and the EFCOP but not by the DMA controller. Figure 3-1. Memory Switch Off, Cache Off, 24-Bit Mode (Default) | Bit Settings | | | | | Mem | ory Configuration | | | |--------------|-----------------|---|-------------|------------------------|------------------------|------------------------|----------------------------|------| | MS | MSW [1:0] CE SC | | Program RAM | X Data RAM* | Y Data RAM* | Cache | Addressable<br>Memory Size | | | 0 | any<br>value | 1 | 0 | 31K<br>\$0400 – \$7FFF | 48K<br>\$0000 – \$BFFF | 48K<br>\$0000 – \$BFFF | Enabled | 16 M | <sup>•</sup> Lowest 10K of X data RAM and 10K of Y data RAM are shared memory that can be accessed by the core and the EFCOP but not by the DMA controller. Figure 3-2. Memory Switch Off, Cache On, 24-Bit Mode DSP56311 User's Manual, Rev. 2 | | Bit Set | tings | | Memory Configuration | | | | | |----|--------------|-------|---|----------------------------|------------------------------------------|------------------------|------|------| | MS | MS MSW CE SC | | | Program RAM | rogram RAM X Data RAM* Y Data RAM* Cache | | | | | 1 | 00 | 0 | 0 | 96K<br>\$0000 –<br>\$17FFF | 16K<br>\$0000 – \$3FFF | 16K<br>\$0000 – \$3FFF | None | 16 M | Lowest 10K of X data RAM and 410K of Y data RAM are shared memory that can be accessed by the core and the EFCOP but not by the DMA controller. Figure 3-3. Memory Switch On (MSW = 00), Cache Off, 24-Bit Mode | | Bit Set | tings | | | Memory Configuration | | | | | | |----|--------------|-------|--|------------------------|------------------------|------------------------|---------|----------------------------|--|--| | MS | MS MSW CE SC | | | Program RAM | X Data RAM* | Y Data RAM* | Cache | Addressable<br>Memory Size | | | | 1 | 1 00 1 0 | | | 95K<br>\$0400 – \$BFFF | 16K<br>\$0000 – \$3FFF | 16K<br>\$0000 – \$3FFF | Enabled | 16 M | | | <sup>•</sup> Lowest 10K of X data RAM and 10K of Y data RAM are shared memory that can be accessed by the core and the EFCOP but not by the DMA controller. Figure 3-4. Memory Switch On (MSW = 00), Cache On, 24-Bit Mode 3-12 Freescale Semiconductor | | Bit Set | tings | | Memory Configuration | | | | | | |----|--------------|-------|---|----------------------------|------------------------|------------------------|-------|----------------------------|--| | MS | MS MSW CE SC | | | Program RAM | X Data RAM* | Y Data RAM* | Cache | Addressable<br>Memory Size | | | 1 | 01 | 0 | 0 | 80K<br>\$0000 –<br>\$13FFF | 24K<br>\$0000 – \$5FFF | 24K<br>\$0000 – \$5FFF | None | 16 M | | Lowest 10K of X data RAM and 10K of Y data RAM are shared memory that can be accessed by the core and the EFCOP but not by the DMA controller. Figure 3-5. Memory Switch On (MSW = 01), Cache Off, 24-Bit Mode | | Bit Set | tings | | Memory Configuration | | | | | |----|--------------|-------|---|----------------------------|------------------------|------------------------|---------|----------------------------| | MS | MS MSW CE SC | | | Program RAM | X Data RAM* | Y Data RAM* | Cache | Addressable<br>Memory Size | | 1 | 01 | 1 | 0 | 79K<br>\$0400 –<br>\$13FFF | 24K<br>\$0000 – \$5FFF | 24K<br>\$0000 – \$5FFF | Enabled | 16 M | <sup>•</sup> Lowest 10K of X data RAM and 10K of Y data RAM are shared memory that can be accessed by the core and the EFCOP but not by the DMA controller. Figure 3-6. Memory Switch On (MSW = 01), Cache On, 24-Bit Mode DSP56311 User's Manual, Rev. 2 3-14 Freescale Semiconductor | | Bit Set | tings | | Memory Configuration | | | | | |----|--------------|-------|----|------------------------|------------------------|------------------------|-------|----------------------------| | MS | MS MSW CE SC | | sc | Program RAM | X Data RAM* | Y Data RAM* | Cache | Addressable<br>Memory Size | | 1 | 10 | 0 | 0 | 64K<br>\$0000 – \$FFFF | 32K<br>\$0000 – \$7FFF | 32K<br>\$0000 – \$7FFF | None | 16 M | <sup>•</sup> Lowest 10K of X data RAM and 10K of Y data RAM are shared memory that can be accessed by the core and the EFCOP but not by the DMA controller. Figure 3-7. Memory Switch On (MSW = 10), Cache Off, 24-Bit Mode | | Bit Set | tings | | | Memory Configuration | | | | | |----|--------------|-------|----|------------------------|------------------------|------------------------|---------|----------------------------|--| | MS | MS MSW CE SC | | sc | Program RAM | X Data RAM* | Y Data RAM* | Cache | Addressable<br>Memory Size | | | 1 | 10 | 1 | 0 | 63K<br>\$0400 – \$FFFF | 32K<br>\$0000 – \$7FFF | 32K<br>\$0000 – \$7FFF | Enabled | 16 M | | <sup>•</sup> Lowest 10K of X data RAM and 10K of Y data RAM are shared memory that can be accessed by the core and the EFCOP but not by the DMA controller. Figure 3-8. Memory Switch On (MSW = 10), Cache On, 24-Bit Mode DSP56311 User's Manual, Rev. 2 3-16 Freescale Semiconductor | | Bit Set | tings | | Memory Configuration | | | | | |----|--------------|-------|----|------------------------|----------------------------------------------|------------------------|------|------| | MS | MS MSW CE SC | | sc | Program RAM | Program RAM X Data RAM* Y Data RAM* Cache Me | | | | | 1 | 11 | 0 | 0 | 48K<br>\$0000 – \$BFFF | 40K<br>\$0000 – \$9FFF | 40K<br>\$0000 – \$9FFF | None | 16 M | <sup>•</sup> Lowest 10K of X data RAM and 10K of Y data RAM are shared memory that can be accessed by the core and the EFCOP but not by the DMA controller. Figure 3-9. Memory Switch On (MSW = 11), Cache Off, 24-Bit Mode Freescale Semiconductor 3-17 | | Bit Set | tings | | | Memory Configuration | | | | | |----|--------------|-------|----|------------------------|------------------------|------------------------|---------|----------------------------|--| | MS | MS MSW CE SC | | sc | Program RAM | X Data RAM* | Y Data RAM* | Cache | Addressable<br>Memory Size | | | 1 | 11 | 1 | 0 | 47K<br>\$0400 – \$BFFF | 40K<br>\$0000 – \$9FFF | 40K<br>\$0000 – \$9FFF | Enabled | 16 M | | <sup>•</sup> Lowest 10K of X data RAM and 10K of Y data RAM are shared memory that can be accessed by the core and the EFCOP but not by the DMA controller. Figure 3-10. Memory Switch On (MSW = 11), Cache On, 24-Bit Mode 3-18 Freescale Semiconductor | | Program | | X Data | | Y Data | |--------|--------------------------------|--------|-------------------------------|------------------|-------------------------------| | \$FFFF | | \$FFFF | Internal I/O | \$FFFF<br>\$FFC0 | External I/O | | | | \$FF80 | | \$FF80 | Internal I/O | | | External | \$C000 | External | \$C000 | External | | \$8000 | | | | | | | \$0000 | Internal<br>Program RAM<br>32K | \$0000 | Internal<br>X data RAM<br>48K | \$0000 | Internal<br>Y data RAM<br>48K | | | Bit Set | tings | | Memory Configuration | | | | | |----|--------------|-------|---|------------------------|------------------------|------------------------|-------|----------------------------| | MS | MS MSW CE SC | | | Program RAM | X Data RAM* | Y Data RAM* | Cache | Addressable<br>Memory Size | | 0 | any<br>value | 0 | 1 | 32K<br>\$0000 – \$3FFF | 48K<br>\$0000 – \$BFFF | 48K<br>\$0000 – \$BFFF | None | 64K | Lowest 10K of X data RAM and 10K of Y data RAM are shared memory that can be accessed by the core and the EFCOP but not by the DMA controller. Figure 3-11. Memory Switch Off, Cache Off, 16-Bit Mode | | Program | | X Data | | Y Data | |------------------|--------------------------------------------|--------|-------------------------------|------------------|-------------------------------| | \$FFFF | | \$FFFF | Internal I/O | \$FFFF<br>\$FFC0 | External I/O | | | | \$FF80 | | \$FF80 | Internal I/O | | | External | \$C000 | External | \$C000 | External | | \$8000 | | | | | | | \$0400<br>\$0000 | Internal<br>Program RAM<br>31K<br>Reserved | \$0000 | Internal<br>X data RAM<br>48K | \$0000 | Internal<br>Y data RAM<br>48K | | | Bit Set | tings | | | Memory Configuration | | | | | |----|--------------|-------|----|------------------------|------------------------|------------------------|---------|----------------------------|--| | MS | MS MSW CE SC | | sc | Program RAM | X Data RAM* | Y Data RAM* | Cache | Addressable<br>Memory Size | | | 0 | any<br>value | 1 | 1 | 31K<br>\$0400 – \$7FFF | 48K<br>\$0000 – \$BFFF | 48K<br>\$0000 – \$BFFF | Enabled | 64K | | <sup>•</sup> Lowest 10K of X data RAM and 10K of Y data RAM are shared memory that can be accessed by the core and the EFCOP but not by the DMA controller. Figure 3-12. Memory Switch Off, Cache On, 16-Bit Mode 3-20 Freescale Semiconductor | | Program | | X Data | | Y Data | |--------|-------------------------|--------|----------------------------|------------------|----------------------------| | \$FFFF | | \$FFFF | Internal I/O | \$FFFF<br>\$FFC0 | External I/O | | | External | \$FF80 | miornari, o | \$FF80 | Internal I/O | | \$1800 | | | | | | | | | | | | | | | | | External | | External | | | | | | | | | | | \$C000 | | \$C000 | | | | | | Reserved | | Reserved | | | Internal<br>Program RAM | \$4000 | | \$4000 | | | \$0000 | 96K | \$0000 | Internal X data<br>RAM 16K | \$0000 | Internal Y data<br>RAM 16K | | Bit Settings | | | | | Memory Configuration | | | | | |--------------|--------------|----|----|-------------------------------------------------|------------------------|------------------------|------|-----|--| | MS | MSW<br>[1:0] | CE | sc | Program RAM X Data RAM* Y Data RAM* Cache Memor | | | | | | | 1 | 00 | 0 | 1 | 96K<br>\$0000 – \$17FF | 16K<br>\$0000 – \$3FFF | 16K<br>\$0000 – \$3FFF | None | 64K | | Lowest 10K of X data RAM and 10K of Y data RAM are shared memory that can be accessed by the core and the EFCOP but not by the DMA controller. Figure 3-13. Memory Switch On (MSW = 00), Cache Off, 16-Bit Mode | | Program | | X Data | | Y Data | |--------|--------------------|--------------------|----------------------------|----------------------------|---------------------------| | \$FFFF | External | \$FFFF <br>\$FF80 | Internal I/O | \$FFFF<br>\$FFC0<br>\$FF80 | External I/O Internal I/O | | \$1800 | | | | | | | | | | External | | External | | | | \$C000 | | \$C000 | | | | Internal | | Reserved | | Reserved | | \$0400 | Program RAM<br>95K | \$4000 | latawa al V data | \$4000 | <br>Internal Y data | | \$0400 | Reserved | \$0000 | Internal X data<br>RAM 16K | \$0000 | RAM 16K | | Bit Settings | | | | | Memory Configuration | | | | | |--------------|--------------|----|----|------------------------|------------------------|------------------------|---------|----------------------------|--| | MS | MSW<br>[1:0] | CE | sc | Program RAM | X Data RAM* | Y Data RAM* | Cache | Addressable<br>Memory Size | | | 1 | 00 | 1 | 1 | 95K<br>\$0400 – \$17FF | 16K<br>\$0000 – \$3FFF | 16K<br>\$0000 – \$3FFF | Enabled | 64K | | <sup>•</sup> Lowest 10K of X data RAM and 10K of Y data RAM are shared memory that can be accessed by the core and the EFCOP but not by the DMA controller. Figure 3-14. Memory Switch On (MSW = 00), Cache On, 16-Bit Mode 3-22 Freescale Semiconductor | | Program | | X Data | | Y Data | |--------|--------------------------------|------------------|----------------------------|------------------|----------------------------| | \$FFFF | | \$FFFF | Internal I/O | \$FFFF<br>\$FFC0 | External I/O | | | External | \$FF80 | | \$FF80 | Internal I/O | | | | | | | | | \$1400 | | | | | | | | | | External | | External | | | | \$C000 | | \$C000 | | | | | Ф6000 | Reserved | <b>#6000</b> | Reserved | | \$0000 | Internal<br>Program RAM<br>80K | \$6000<br>\$0000 | Internal X data<br>RAM 24K | \$6000<br>\$0000 | Internal Y data<br>RAM 24K | | Bit Settings | | | | Memory Configuration | | | | | |--------------|--------------|----|----|----------------------|------------------------|------------------------|-------|----------------------------| | MS | MSW<br>[1:0] | CE | sc | Program RAM | X Data RAM* | Y Data RAM* | Cache | Addressable<br>Memory Size | | 1 | 01 | 0 | | | 24K<br>\$0000 – \$5FFF | 24K<br>\$0000 – \$5FFF | None | 64K | <sup>•</sup> Lowest 10K of X data RAM and 10K of Y data RAM are shared memory that can be accessed by the core and the EFCOP but not by the DMA controller. Figure 3-15. Memory Switch On (MSW = 01), Cache Off, 16-Bit Mode | | Program | | X Data | | Y Data | |------------------|-------------------------|--------|-----------------|------------------|-----------------| | \$FFFF | | \$FFFF | Internal I/O | \$FFFF<br>\$FFC0 | External I/O | | | External | \$FF80 | | \$FF80 | Internal I/O | | | | | | | | | \$1800 | | | | | | | | | | External | | External | | | | | External | | External | | | | | | | | | | | \$C000 | | \$C000 | | | | | | Reserved | | Reserved | | | Internal<br>Program RAM | \$6000 | | \$6000 | | | | 79K | | Internal X data | | Internal Y data | | \$0400<br>\$0000 | Reserved | \$0000 | RAM 24K | \$0000 | RAM 24K | | Bit Settings | | | | | Memory Configuration | | | | | |--------------|--------------|----|----|------------------------|------------------------|------------------------|---------|----------------------------|--| | MS | MSW<br>[1:0] | CE | sc | Program RAM | X Data RAM* | Y Data RAM* | Cache | Addressable<br>Memory Size | | | 1 | 01 | 1 | 1 | 79K<br>\$0400 – \$17FF | 24K<br>\$0000 – \$5FFF | 24K<br>\$0000 – \$5FFF | Enabled | 64K | | <sup>•</sup> Lowest 10K of X data RAM and 10K of Y data RAM are shared memory that can be accessed by the core and the EFCOP but not by the DMA controller. Figure 3-16. Memory Switch On (MSW = 01), Cache On, 16-Bit Mode 3-24 Freescale Semiconductor | | Program | | X Data | | Y Data | |--------|--------------------------------|--------|----------------------------|------------------|----------------------------| | \$FFFF | | \$FFFF | Internal I/O | \$FFFF<br>\$FFC0 | External I/O | | | | \$FF80 | | \$FF80 | Internal I/O | | | | | External | | External | | | | \$C000 | | \$C000 | | | | | \$8000 | Reserved | \$8000 | Reserved | | \$0000 | Internal<br>Program RAM<br>64K | \$0000 | Internal X data<br>RAM 32K | \$0000 | Internal Y data<br>RAM 32K | | Bit Settings | | | | | Memory Configuration | | | | | |--------------|--------------|----|----|------------------------|------------------------|------------------------|-------|----------------------------|--| | MS | MSW<br>[1:0] | CE | sc | Program RAM | X Data RAM* | Y Data RAM* | Cache | Addressable<br>Memory Size | | | 1 | 10 | 0 | 1 | 64K<br>\$0000 – \$FFFF | 32K<br>\$0000 – \$7FFF | 32K<br>\$0000 – \$7FFF | None | 64K | | Lowest 10K of X data RAM and 10K of Y data RAM are shared memory that can be accessed by the core and the EFCOP but not by the DMA controller. Figure 3-17. Memory Switch On (MSW = 10), Cache Off, 16-Bit Mode | | Program | | X Data | | Y Data | |--------|--------------------------------------------|--------|----------------------------|------------------|----------------------------| | \$FFFF | | \$FFFF | Internal I/O | \$FFFF<br>\$FFC0 | External I/O | | | | \$FF80 | | \$FF80 | Internal I/O | | | | | External | | External | | | | \$C000 | | \$C000 | | | | | | Reserved | | Reserved | | | luta un al | \$A000 | | \$A000 | | | \$0400 | Internal<br>Program RAM<br>79K<br>Reserved | 40000 | Internal X data<br>RAM 24K | <b>.</b> | Internal Y data<br>RAM 24K | | \$0000 | i icaci ved | \$0000 | | \$0000 | | | Bit Settings | | | | | Memory Configuration | | | | | |--------------|--------------|----|----|------------------------|------------------------|------------------------|---------|----------------------------|--| | MS | MSW<br>[1:0] | CE | sc | Program RAM | X Data RAM* | Y Data RAM* | Cache | Addressable<br>Memory Size | | | 1 | 10 | 1 | 1 | 79K<br>\$0400 – \$FFFF | 24K<br>\$0000 – \$9FFF | 24K<br>\$0000 – \$9FFF | Enabled | 64K | | <sup>•</sup> Lowest 10K of X data RAM and 10K of Y data RAM are shared memory that can be accessed by the core and the EFCOP but not by the DMA controller. Figure 3-18. Memory Switch On (MSW = 10), Cache On, 16-Bit Mode 3-26 Freescale Semiconductor | | Program | | X Data | | Y Data | |--------|--------------------------------|------------------|----------------------------|------------------|----------------------------| | \$FFFF | | \$FFFF | Internal I/O | \$FFFF<br>\$FFC0 | External I/O | | | External | \$FF80 | | \$FF80 | Internal I/O | | | | | | | | | | | | External | | External | | \$C000 | | \$C000<br>\$A000 | Reserved | \$C000<br>\$A000 | Reserved | | \$0000 | Internal<br>Program RAM<br>48K | \$0000 | Internal X data<br>RAM 40K | \$0000 | Internal Y data<br>RAM 40K | | | Bit Set | tings | | | Memory Configuration | | | | | | |----|--------------|-------|----|------------------------|------------------------|------------------------|-------|----------------------------|--|--| | MS | MSW<br>[1:0] | CE | sc | Program RAM | X Data RAM* | Y Data RAM* | Cache | Addressable<br>Memory Size | | | | 1 | 11 | 0 | 1 | 48K<br>\$0000 – \$BFFF | 40K<br>\$0000 – \$9FFF | 40K<br>\$0000 – \$9FFF | None | 64K | | | Lowest 10K of X data RAM and 10K of Y data RAM are shared memory that can be accessed by the core and the EFCOP but not by the DMA controller. Figure 3-19. Memory Switch On (MSW = 11), Cache Off, 16-Bit Mode | | Program | | X Data | | Y Data | |--------|--------------------------------|------------------|----------------------------|------------------|----------------------------| | \$FFFF | | \$FFFF | Internal I/O | \$FFFF<br>\$FFC0 | External I/O | | | External | \$FF80 | | \$FF80 | Internal I/O | | | | | | | | | | | | External | | External | | \$C000 | | \$C000<br>\$A000 | Reserved | \$C000<br>\$A000 | Reserved | | \$0400 | Internal<br>Program RAM<br>47K | | Internal X data<br>RAM 40K | | Internal Y data<br>RAM 40K | | \$0000 | Reserved | \$0000 | | \$0000 | | | | Bit Set | tings | | | Memory Configuration | | | | | | | |----|--------------|-------|----|------------------------|------------------------|------------------------|---------|----------------------------|--|--|--| | MS | MSW<br>[1:0] | CE | sc | Program RAM | X Data RAM* | Y Data RAM* | Cache | Addressable<br>Memory Size | | | | | 1 | 11 | 1 | 1 | 47K<br>\$0400 – \$BFFF | 40K<br>\$0000 – \$9FFF | 40K<br>\$0000 – \$9FFF | Enabled | 64K | | | | <sup>•</sup> Lowest 10K of X data RAM and 10K of Y data RAM are shared memory that can be accessed by the core and the EFCOP but not by the DMA controller. Figure 3-20. Memory Switch On (MSW = 11), Cache On, 16-Bit Mode 3-28 Freescale Semiconductor **Core Configuration** 4 This chapter presents DSP56300 core configuration details specific to the DSP56311. These configuration details include the following: - Operating modes - Bootstrap program - Central Processor registers - Status register (SR) - Operating mode register (OMR) - Interrupt Priority Registers (IPRC and IPRP) - PLL control (PCTL) register - Bus Interface Unit registers - Bus Control Register (BCR) - DRAM Control Register (DCR) - Address Attribute Registers (AAR[3–0]) - DMA Control Registers 5–0 (DCR[5–0]) - Device identification register (IDR) - JTAG identification register - JTAG boundary scan register (BSR) For information on specific registers or modules in the DSP56300 core, refer to the *DSP56300 Family Manual*. ### 4.1 Operating Modes The DSP56311 begins operation by leaving the Reset state and going into one of eight operating modes. As the DSP56311 exits the Reset state, it loads the values of MODA, MODB, MODC, and MODD into bits MA, MB, MC, and MD of the OMR. These bit settings determine the chip's operating mode, which in turn determines the bootstrap program option the chip uses to start up. Software can also directly set the OMR[MA–MD] bits. A jump directly to the bootstrap program entry point (\$FF0000) after the OMR bits are set causes the DSP56311 to execute the specified bootstrap program option (except modes 0 and 8). **Table 4-1** shows the DSP56311 bootstrap operation modes, the corresponding settings of the external operational mode signal lines (the ### **Core Configuration** OMR[MA-MD] bits), and the reset vector address to which the DSP56311 jumps once it leaves the Reset state. Table 4-1. DSP56311 Operating Modes | Mode | MODD | MODC | MODB | MODA | Reset<br>Vector | Description | |------|------|------|------|------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | 0 | 0 | 0 | 0 | \$C00000 | Expanded mode Bypasses the bootstrap ROM, and the DSP56311 starts fetching instructions beginning at address \$C00000. Memory accesses are performed using SRAM memory access type with 31 wait states and no address attributes selected (default). Address \$C00000 is reflected as address \$00000 on Port A signals A[0–17]. | | 1 | 0 | 0 | 0 | 1 | \$FF0000 | Reserved | | 2 | 0 | 0 | 1 | 0 | \$FF0000 | Reserved | | 3 | 0 | 0 | 1 | 1 | \$FF0000 | Reserved | | 4 | 0 | 1 | 0 | 0 | \$FF0000 | Reserved | | 5 | 0 | 1 | 0 | 1 | \$FF0000 | Reserved | | 6 | 0 | 1 | 1 | 0 | \$FF0000 | Reserved | | 7 | 0 | 1 | 1 | 1 | \$FF0000 | Reserved | | 8 | 1 | 0 | 0 | 0 | \$008000 | Expanded mode Bypasses the bootstrap ROM, and the DSP56311 starts fetching instructions beginning at address \$008000. Memory accesses are performed using SRAM memory access type with 31 wait states and no address attributes selected. | | 9 | 1 | 0 | 0 | 1 | \$FF0000 | Bootstrap from byte-wide memory The bootstrap program loads instructions through Port A from external byte-wide memory, starting at P:\$D00000. The SRAM memory access type is selected by the values in address attribute register 1 (AAR1). Thirty-one wait states are inserted between each memory access. Address \$D00000 is reflected as address \$00000 on Port A signals A[0–17]. The boot program concatenates every 3 bytes read from the external memory into a 24-bit wide DSP56311 word. | 4-2 Freescale Semiconductor Table 4-1. DSP56311 Operating Modes (Continued) | Mode | MODD | MODC | MODB | MODA | Reset<br>Vector | Description | |------|------|------|------|------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A | 1 | 0 | 1 | 0 | \$FF0000 | Bootstrap through SCI Instructions are loaded through the SCI. The bootstrap program sets the SCI to operate in 10-bit asynchronous mode, with 1 start bit, 8 data bits, 1 stop bit, and no parity. Data is received in this order: start bit, 8 data bits (LSB first), and one stop bit. Data is aligned in the SCI receive data register with the LSB of the least significant byte of the received data appearing at Bit 0.The user must provide an external clock source with a frequency at least 16 times the transmission data rate. Each byte received by the SCI is echoed back through the SCI transmitter to the external transmitter. The boot program concatenates every 3 bytes read from the SCI into a 24-bit wide DSP56311 word. | | В | 1 | 0 | 1 | 1 | \$FF0000 | Reserved | | С | 1 | 1 | 0 | 0 | \$FF0000 | HI08 bootstrap in ISA/DSP563xx mode The HI08 is configured to interface with an ISA bus or with the memory expansion port of a master DSP563xx processor through the HI08. The HI08 pin configuration is optimized for connection to the ISA bus or memory expansion port of a master DSP based on the DSP56300 core. | | D | 1 | 1 | 0 | 1 | \$FF0000 | HI08 bootstrap in HC11 nonmultiplexed mode The bootstrap program sets the host interface to interface with the Motorola HC11 microcontroller through the HI08. The HI08 pin configuration is optimized for connection to the Motorola HC11 nonmultiplexed bus. | | E | 1 | 1 | 1 | 0 | \$FF0000 | HI08 bootstrap in 8051 multiplexed bus mode The bootstrap program sets the host interface to interface with the Intel 8051 bus through the HI08. The program stored in this location, after testing MODA, MODB, MODC, and MODD, bootstraps through HI08. The HI08 pin configuration is optimized for connection to the Intel 8051 multiplexed bus. | | F | 1 | 1 | 1 | 1 | \$FF0000 | HI08 bootstrap in MC68302 bus mode The bootstrap program sets the host interface to interface with the Motorola MC68302 or MC68360 bus through the HI08. The HI08 pin configuration is optimized for connection to a Motorola MC68302 or MC68360 bus. | ## 4.2 Bootstrap Program The bootstrap program is factory-programmed in an internal 192-word by 24-bit bootstrap ROM located in program memory space at locations \$FF0000–\$FF00BF. The bootstrap program can load any program RAM segment from an external byte-wide EPROM, the SCI, or the host port. The bootstrap program code is listed in Appendix A. Upon exiting the Reset state, the DSP56311 samples the MOD[A–D] signal lines and loads their values into OMR[MA–MD]. The mode input signals (MOD[A–D]) and the resulting MA, MB, MC, and MD bits determine which bootstrap mode the DSP56311 enters (see **Table 4-1**). **Note:** To stop the bootstrap in any HI08 bootstrap mode, set the Host Flag 0 (HF0). The loaded user program begins executing from the specified starting address. You can invoke the bootstrap program options (except modes 0 and 8) at any time by setting the MA, MB, MC, and MD bits in the OMR and jumping to the bootstrap program entry point, \$FF0000. Software can directly set the mode selection bits in the OMR. Bootstrap modes 0 and 8 are the normal DSP56311 functioning modes. Bootstrap modes 9, A, and C–F select different specific bootstrap loading source devices. In these modes, the bootstrap program expects the following data sequence when downloading the user program through an external port: - 1. Three bytes that specify the number of (24-bit) program words to be loaded - **2.** Three bytes that specify the (24-bit) start address where the user program loads in the DSP56311 program memory - **3.** The user program (three bytes for each 24-bit program word) **Note:** The three bytes for each data sequence are loaded least significant byte first. When the bootstrap program finishes loading the specified number of words, it jumps to the specified starting address and executes the loaded program. ## 4.3 Central Processor Unit (CPU) Registers There are two CPU registers that must be configured to initialize operation. The Status Register (SR) selects various arithmetic processing protocols and contains several status reporting flag bits. The Operating Mode Register (OMR) configures several system operating modes and characteristics. ### 4.3.1 Status Register (SR) The Status Register (SR) (**Figure 4-1**) is a 24-bit register that indicates the current system state of the processor and the results of previous arithmetic computations. The SR is pushed onto the system stack when program looping is initialized or a JSR is performed, including long interrupts. The SR consists of the following three special-purpose 8-bit control registers: 4-4 Freescale Semiconductor #### DSP56311 User's Manual, Rev. 2 4-5 - Extended Mode Register (EMR) (SR[23–16]) and Mode Register (MR) (SR[15–8]). These special-purpose registers define the current system state of the processor. The bits in both registers are affected by hardware reset, exception processing, ENDDO (end current DO loop) instructions, RTI (return from interrupt) instructions, and TRAP instructions. In addition, the EMR bits are affected by instructions that specify SR as their destination (for example, DO FOREVER instructions, BRKcc instructions, and MOVEC). During hardware reset, all EMR bits are cleared. The MR register bits are affected by DO instructions, and instructions that directly reference the MR (for example, ANDI, ORI, or instructions, such as MOVEC, that specify SR as the destination). During processor reset, the interrupt mask bits are set and all other bits are cleared. - Condition Code Register (CCR) (SR[7–0]). Defines the results of previous arithmetic computations. The CCR bits are affected by Data Arithmetic Logic Unit (Data ALU) operations, parallel move operations, instructions that directly reference the CCR (for example, ORI and ANDI), and instructions that specify SR as a destination (for example, MOVEC). Parallel move operations affect only the S and L bits of the CCR. During processor reset, all CCR bits are cleared. The definition of the three 8-bit registers within the SR is primarily for the purpose of compatibility with other Motorola DSPs. Bit definitions in the following paragraphs identify the bits within the SR and not within the subregister. | Ex | ktend | ded N | /lode | Reg | ister | (EM | R) | Mode Register (MR) | | | | Condition Code Register (CCR) | | | | | | | | | | | | |------|-------|-------|--------|-----|-------|------|---------|--------------------|-------|--------|-------|-------------------------------|---------|------|-----|---|---|---|---|---|---|---|---| | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | CP[ | 1–0] | RM | SM | CE | | SA | FV | LF | DM | SC | | S[1 | -0] | I[1· | -0] | S | L | Ε | U | N | Z | ٧ | С | | Rese | et: | | | | | | | | | | | | | | | | | | | | | | | | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Re | serve | d bit. | Rea | d as | zero | ; write | e to z | ero f | or fut | ure c | omp | atibili | ty | | | | | | | | | | Figure 4-1. Status Register (SR) Table 4-2. Status Register Bit Definitions | Bit Number | Bit Name | Reset Value | | | Des | cription | | |------------|----------|-------------|---------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------| | 23–22 | CP[1-0] | 11 | priority of against the greater that external be for a free t priority, the | atrol of the Cocore accessed priority bit an the DMA us. If the cocime slot on e core and | ses to external<br>s of the active<br>priority, the D<br>re priority is le<br>the external b | memory. These DMA channel. If MA waits for a frest than the DMA us. If the core presented external bus in | CP bits specify the bits are compared if the core priority is ee time slot on the priority, the core waits iority equals the DMA in a round robin pattern | | | | | Priority<br>Mode | Core<br>Priority | DMA<br>Priority | OMR<br>(CDP[1-0]) | SR (CP[1-0]) | | | | | Dynamic | 0<br>(Lowest) | Determined by DCRn | 00 | 00 | | | | | | 1 | (DPR[1–0]) | 00 | 01 | | | | | | 2 | for active | 00 | 10 | | | | | | 3<br>(Highest) | DMA<br>channel | 00 | 11 | | | | | Static | core | < DMA | 01 | XX | | | | | | core | = DMA | 10 | XX | | | | | | core | > DMA | 11 | XX | | 20 | RM<br>SM | 0 | operations<br>two's-com<br>Arithmetic<br>Selects au<br>accumulat<br>MAC unit.<br>mode for a | e type of ros. If RM is concepted by the second of sec | leared, converunding is selection Mode uration on 48 luration is perfecte of this bit is that do not reconstruction. | gent rounding is ted. bits for the result brmed by a specto provide an Ari | ALU during arithmetic selected. If RM is set, s going to the ial circuit inside the ithmetic Saturation take advantage of the | | 19 | CE | 0 | enabled, a<br>Program F<br>core fetch<br>according<br>device. | isables the and instruction instruction instruction instruction to the mem of one of the instruction in | ons are cache is cleared, the ons from exteriory space table oper operation | d into and fetche<br>cache is disable<br>nal or internal pro<br>e of the specific l | DSP56300 core-based ache Enable mode | | 18 | | 0 | | | ro for future co | | | | 17 | SA | 0 | Sixteen-B<br>Affects da<br>operation.<br>operations<br>locations,<br>arithmetic | tit Arithmet<br>ta width fun<br>When SA is<br>s. In this mo<br>registers, a<br>instructions | ctic Mode<br>ctionality, enal<br>s set, the core<br>de, 16-bit data<br>nd 24-bit regis<br>s, and moves a | bling the Sixteen<br>uses 16-bit oper<br>a is right-aligned<br>ter portions. Shif<br>are performed ac | -bit Arithmetic mode of ations instead of 24-bit in the 24-bit memory ting, limiting, rounding, cordingly. For details 300 Family Manual. | DSP56311 User's Manual, Rev. 2 4-6 Freescale Semiconductor Table 4-2. Status Register Bit Definitions (Continued) | Bit Number | Bit Name | Reset Value | Description | |------------|----------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 16 | FV | 0 | DO FOREVER Flag Set when a DO FOREVER loop executes. The FV flag, like the LF flag, is restored from the stack when a DO FOREVER loop terminates. Stacking and restoring the FV flag when initiating and exiting a DO FOREVER loop, respectively, allow program loops to be nested. When returning from the long interrupt with an RTI instruction, the system stack is pulled and the value of the FV bit is restored. | | 15 | LF | 0 | Do Loop Flag When a program loop is in progress, enables the detection of the end of the loop. The LF is restored from stack when a program loop terminates. Stacking and restoring the LF when initiating and exiting a program loop, respectively, allow program loops to be nested. When returning from the long interrupt with an RTI instruction, the System Stack is pulled and the LF bit value is restored. | | 14 | DM | 0 | Double-Precision Multiply Mode Enables four multiply/MAC operations to implement a double-precision algorithm that multiplies two 48-bit operands with a 96-bit result. Clearing the DM bit disables the mode. Note: The Double-Precision Multiply mode is supported to maintain object code compatibility with devices in the DSP56000 family. For a more efficient way of executing double precision multiply, refer to the chapter on the Data Arithmetic Logic Unit in the DSP56300 Family Manual. In Double-Precision Multiply mode, the behavior of the four specific operations listed in the double-precision algorithm is modified. Therefore, do not use these operations (with those specific register combinations) in | | | | | Double-Precision Multiply mode for any purpose other than the double precision multiply algorithm. All other Data ALU operations (or the four listed operations, but with other register combinations) can be used. The double-precision multiply algorithm uses the Y0 Register at all stages. Therefore, do not change Y0 when running the double-precision multiply algorithm. If the Data ALU must be used in an interrupt service routine, Y0 should be saved with other Data ALU registers to be used and restored before the interrupt routine terminates. | Table 4-2. Status Register Bit Definitions (Continued) | Bit Number | Bit Name | Reset Value | | | Des | cription | | |------------|----------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 13 | SC | 0 | Affects ad written for any of the LA, LC, SF or OMR, the destination are left undor OMR, compared by the maximity value of 25 of \$FFFFF Note: | dressing furthe DSP56 following PP, SSL, SSH, en the eight is either the changed. To lear SC. Iffects the concernion, the diam number of causes of the causes the causes the cause of | OOO family. Will CU registers of H, EP, SZ, VB and MSBs of the less les | nen SC is set, Moclear the eight MA and SC. If the election are, then the eight Malue of one of the coop Counter Rent value of zero of \$FFFFF causes. If the SC bit ecute 2 <sup>16</sup> – 1 time e in the SC bit tasert three NOP i | atibility with object code OVE operations to/from SBs of the destination: source is either the SR also cleared. If the MSBs of the destination e eight MSBs of the SR egister. If SC is cleared causes the loop body to ses the loop to execute is set, a loop count and a loop count value es. akes effect only after instructions after the it to ensure proper | | 12 | | 0 | | • | for future com | patibility. | | | 11–10 | S[1–0] | 0 | rounding p<br>mode affe<br>X-data bus<br>used with<br>application<br>The scalin<br>proper rou<br>read out to | e scaling to position in the cts data reads (XDB) and the same per of dynamic generals where the XDB as the XDB as positions. | ne Data ALU Noted from the Act of Y-data bus (program code to scaling is to a affects the Noted for the Act of | MAC unit. The SI or B accumulator YDB). Different so allow dynamic facilitate block fluance for the accuracy of o | oating-point arithmetic. sition to maintain mulator registers are e cleared at the start of | | | | | S1 | S0 | Scaling<br>Mode | Rounding Bit | SEquation | | | | | 0 | 0 | No scaling | 23 | S = (A46 XOR A45)<br>OR (B46 XOR B45)<br>OR S (previous) | | | | | 0 | 1 | Scale down | 24 | S = (A47 XOR A46)<br>OR (B47 XOR B46)<br>OR S (previous) | | | | | 1 | 0 | Scale up | 22 | S = (A45 XOR A44)<br>OR (B45 XOR B44)<br>OR S (previous) | | | | | 1 | 1 | Reserved | | S undefined | 4-8 Freescale Semiconductor Table 4-2. Status Register Bit Definitions (Continued) | Bit Number | Bit Name | Reset Value | Description | | | | | | | |------------|----------|-------------|------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|--|--| | 9–8 | I[1–0] | 11 | indicate th | e current Int<br>e IPL need<br>nt IPL of the<br>upt mask bit | ed for an inte<br>processor ca | rrupt source to in<br>an be changed u | ne processor and iterrupt the processor. nder software control. set, but not during | | | | | | | Priority | l1 | 10 | Exceptions<br>Permitted | Exceptions Masked | | | | | | | Lowest | 0 | 0 | IPL 0, 1, 2, 3 | None | | | | | | | | 0 | 1 | IPL 1, 2, 3 | IPL 0 | | | | | | | | 1 | 0 | IPL 2, 3 | IPL 0, 1 | | | | | | | Highest | 1 | 1 | IPL 3 | IPL 0, 1, 2 | | | | 7 | S | 0 | (during an remains so logical equ | accumulate<br>et until expli<br>uations of th | or to memory<br>citly cleared;<br>is bit are depo | or accumulator t<br>that is, the S bit<br>endent on the Sc | the XDB or YDB buses to register move) and is a <i>sticky bit</i> . The aling mode. The scaling fore scaling, is ≥ 0.25 or | | | | 6 | L | 0 | limiting op<br>an arithme<br>affected. T<br>that specif<br>as a latchi | eration. In A<br>etic saturation<br>The L bit is offically clears<br>ang overflow | Arithmetic Saton occurs in to<br>bleared only be<br>it (that is, a so<br>bit. The L bit | turation mode, th<br>he Data ALU res<br>by a processor re | | | | | 5 | E | 1 | all zeros; of<br>portion. If the significate, the a<br>indicates t | all the bits of the wise, the E bit is controlled bits; the accumulator hat had accumulator had accumulator had believed hat the accumulator had accumulator had believed had accumulator had believed believ | his bit is set. cleared, then to high-order in extension reumulator exte | The Scaling mod<br>the low-order frac<br>nteger portion is<br>gister can be ign<br>ension register is | † | | | | | | | S1 | S0 | | ng Mode | Integer Portion | | | | | | | 0 | 0 | | scaling | Bits 55–47 | | | | | | | 0 | 1 | | lle down | Bits 55–48 | | | | | | | 1 | 0 | | cale up | Bits 5–46 | | | | | | | 1 | 1 | Re | served | Undefined | | | | 4 | U | 0 | identical; d | wo MSBs on<br>otherwise, the<br>ors is define | , | ed. The MSP po | (MSP) of the result are rtion of the A or B | | | | | | | S1 | S0 | | ng Mode | Integer Portion | | | | | | | 0 | 0 | | scaling | U = (Bit 47 XOR Bit 46) | | | | | | | 0 | 1 | | lle down | $U = \overline{\text{(Bit 48 XOR Bit 47)}}$ | | | | | | | 1 | 0 | | cale up | $U = \overline{\text{(Bit 46 XOR Bit 45)}}$ | | | | | | | 1 | 1 | Re | eserved | U undefined | | | DSP56311 User's Manual, Rev. 2 **Table 4-2.** Status Register Bit Definitions (Continued) | Bit Number | Bit Name | Reset Value | Description | |------------|----------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3 | N | 0 | Negative Set if the MSB of the result is set; otherwise, this bit is cleared. | | 2 | Z | 0 | <b>Zero</b> Set if the result equals zero; otherwise, this bit is cleared. | | 1 | V | 0 | Overflow Set if an arithmetic overflow occurs in the 56-bit result; otherwise, this bit is cleared. V indicates that the result cannot be represented in the accumulator register (that is, the register overflowed). In Arithmetic Saturation mode, an arithmetic overflow occurs if the Data ALU result is not representable in the accumulator without the extension part (that is, 48-bit accumulator or the 32-bit accumulator in Arithmetic Sixteen-bit mode). | | 0 | С | 0 | Carry Set if a carry is generated by the MSB resulting from an addition operation. This bit is also set if a borrow is generated in a subtraction operation; otherwise, this bit is cleared. The carry or borrow is generated from Bit 55 of the result. The C bit is also affected by bit manipulation, rotate, and shift instructions. | ### 4.3.2 Operating Mode Register (OMR) The OMR is a read/write register divided into three byte-sized units. The lowest two bytes (EOM and COM) control the chip's operating mode. The high byte (SCS) controls and monitors the stack extension. The OMR control bits are shown in **Figure 4-2**. | Stack Control/Status (SCS) | | | | | Extended Operating Mode (EOM) | | | | Chip Operating Mode (COM) | | | | | | | | | | | | | | | |----------------------------|--------|-------|-----|-----|-------------------------------|-----|-----|-----|---------------------------|-----|-----|-----|----|-----|-------|----|----|---|-----|----|----|----|----| | 23 22 21 20 19 18 17 16 | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | MSW | [1–0] | SEN | WRP | EOV | EUN | XYS | ATE | APD | ABE | BRT | TAS | BE | CDP | [1–0] | MS | SD | | EBD | MD | МС | МВ | MA | | Rese | Reset: | | | | | | | | | | | | _ | _ | _ | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | * | * | * | * | After reset, these bits reflect the corresponding value of the mode input (that is, MODD, MODC, MODB, or MODA, respectively). Reserved bit. Read as zero; write to zero for future compatibility Figure 4-2. Operating Mode Register (OMR) The Enhanced Operating Mode (EOM) and Chip Operating Mode (COM) bytes are affected only by processor reset and by instructions directly referencing the OMR (that is, ANDI, ORI, and other instructions, such as MOVEC, that specify OMR as a destination). The Stack Control/Status (SCS) byte is referenced implicitly by some instructions, such as DO, JSR, and RTI, or directly by the MOVEC instruction. During processor reset, the chip operating mode bits (MD, MC, MB, and MA) are loaded from the external mode select pins MODD, MODC, MODB, and MODA respectively. **Table 4-3** defines the DSP56311 OMR bits. 4-10 Freescale Semiconductor Table 4-3. Operating Mode Register (OMR) Bit Definitions | Bit Number | Bit Name | Reset Value | Description | |------------|----------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 23 | | 0 | Reserved. Write to 0 for future compatibility. | | 22–21 | MSW[1-0] | 0 | Memory Switch Mode Bits 1, 0 When enabled by the MS bit 7, the two bits configure the internal memory sizes for Program, X-data, and Y-data memory. See Chapter 3 for details. Notes: 1. To ensure proper operation, place six NOP instructions after the instruction changing the MS bit. 2. To ensure proper operation, do not change the MS bit while the Instruction Cache is enabled (SR[CE] bit is set). | | 20 | SEN | 0 | Stack Extension Enable Enables/disables the stack extension in data memory. If the SEN bit is set, the extension is enabled. Hardware reset clears this bit, so the default out of reset is a disabled stack extension. | | 19 | WRP | 0 | Stack Extension Wrap Flag Set when copying from the on-chip hardware stack (System Stack Register file) to the stack extension memory begins. You can use this flag during the debugging phase of the software development to evaluate and increase the speed of software-implemented algorithms. The WRP flag is a sticky bit (that is, cleared only by hardware reset or by an explicit MOVEC operation to the OMR). | | 18 | EOV | 0 | Stack Extension Overflow Flag Set when a stack overflow occurs in Stack Extended mode. Extended stack overflow is recognized when a push operation is requested while SP = SZ (Stack Size register), and the Extended mode is enabled by the SEN bit. The EOV flag is a <i>sticky bit</i> (that is, cleared only by hardware reset or by an explicit MOVEC operation to the OMR). The transition of the EOV flag from zero to one causes a Priority Level 3 (Non-maskable) stack error exception. | | 17 | EUN | 0 | Stack Extension Underflow Flag Set when a stack underflow occurs in Extended Stack mode. Extended stack underflow is recognized when a pull operation is requested, SP = 0, and the SEN bit enables Extended mode. The EUN flag is a <i>sticky bit</i> (that is, cleared only by hardware reset or by an explicit MOVEC operation to the OMR). Transition of the EUN flag from zero to one causes a Priority Level 3 (Non-maskable) stack error exception. Note: While the chip is in Extended Stack mode, the UF bit in the SP acts like a normal counter bit. | | 16 | XYS | 0 | Stack Extension XY Select Determines whether the stack extension is mapped onto X or Y memory space. If the bit is clear, then the stack extension is mapped onto the X memory space. If the XYS bit is set, the stack extension is mapped to the Y memory space. | | 15 | ATE | 0 | Address Trace Enable This bit is valid if the operating frequency is 100 MHz or less. When the conditions are valid and the bit is set, the Address Trace Enable (ATE) bit enables Address Trace mode. The Address Trace mode is a debugging tool that reflects internal memory accesses on the external address bus. | Table 4-3. Operating Mode Register (OMR) Bit Definitions (Continued) | Bit Number | Bit Name | Reset Value | Description | |------------|----------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 14 | APD | 0 | Address Attribute Priority Disable Disables the priority assigned to the Address Attribute signals (AA[0–3]). When APD = 0 (default setting), the four Address Attribute signals each have a certain priority: AA3 has the highest priority, AA0 has the lowest priority. Therefore, only one AA signal can be active at one time. This allows continuous partitioning of external memory; however, certain functions, such as using the AA signals as additional address lines, require the use of additional interface hardware. When APD is set, the priority mechanism is disabled, allowing more than one AA signal to be active simultaneously. Therefore, the AA signals can be used as additional address lines without the need for additional interface hardware. For details on the Address Attribute Registers, see Section 4.6.3, Address Attribute Registers (AAR[0–3]), on page 4-25. | | 13 | ABE | 0 | Asynchronous Bus Arbitration Enable Eliminates the setup and hold time requirements for $\overline{BB}$ and $\overline{BG}$ , and substitutes a required non-overlap interval between the deassertion of one $\overline{BG}$ input to a DSP56300 family device and the assertion of a second $\overline{BG}$ input to a second DSP56300 family device on the same bus. When the ABE bit is set, the $\overline{BG}$ and $\overline{BB}$ inputs are synchronized. This synchronization causes a delay between a change in $\overline{BG}$ or $\overline{BB}$ until this change is actually accepted by the receiving device. | | 12 | BRT | 0 | Bus Release Timing Selects between fast or slow bus release. If BRT is cleared, a Fast Bus Release mode is selected (that is, no additional cycles are added to the access and BB is not guaranteed to be the last Port A pin that is tri-stated at the end of the access). If BRT is set, a Slow Bus Release mode is selected (that is, an additional cycle is added to the access, and BB is the last Port A pin that is tri-stated at the end of the access). | | 11 | TAS | 0 | TA Synchronize Select Selects the synchronization method for the input Port A pin—TA (Transfer Acknowledge). At operating frequencies ≤100 MHz, TA can operate synchronously (with respect to CLKOUT) or asynchronously depending on the setting of the TAS bit in the Operating Mode Register (OMR). If synchronous mode is selected, the user is responsible for ensuring that TA transitions occur synchronous to CLKOUT to ensure correct operation. Synchronous operation is not supported above 100 MHz; when using TA, the OMR[TAS] bit must be set to synchronize the TA signal with the internal clock. | | 10 | BE | 0 | Cache Burst Mode Enable Enables/disables Burst mode in the memory expansion port during an instruction cache miss. If the bit is cleared, Burst mode is disabled and only one program word is fetched from the external memory when an instruction cache miss condition is detected. If the bit is set, Burst mode is enabled, and up to four program words are fetched from the external memory when an instruction cache miss is detected. | 4-12 Freescale Semiconductor Table 4-3. Operating Mode Register (OMR) Bit Definitions (Continued) | Bit Number | Bit Name | Reset Value | | Description | |------------|----------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 9–8 | CDP[1-0] | 11 | Core-DM/<br>Specify th | A Priority e priority of core and DMA accesses to the external bus. | | | | | 00 | Determined by comparing status register CP[1–0] to the active DMA channel priority | | | | | 01 | DMA accesses have higher priority than core accesses | | | | | 10 | DMA accesses have the same priority as the core accesses | | | | | 11 Core-DN Specify the specific s | DMA accesses have lower priority than the core accesses | | 7 | MS | 0 | Allows sor chip interr | <ul> <li>Switch Mode</li> <li>me internal data memory (X, Y, or both) to become part of the nal Program RAM.</li> <li>To ensure proper operation, place six NOP instructions afte the instruction that changes the MS bit.</li> <li>To ensure proper operation, do not set the MS bit while the Instruction Cache is enabled (CE bit is set in SR).</li> </ul> | | 6 | SD | 0 | state. The<br>defined ev<br>delay is in<br>SD is set,<br>cycles. Th<br>clock to be | es the length of the delay invoked when the core exits the Stop STOP instruction suspends core processing indefinitely until a vent occurs to restart it. If SD is cleared, a 128K clock cycle voked before a STOP instruction cycle continues. However, if the delay before the instruction cycle continues is 16 clock le long delay allows a clock stabilization period for the internal legin oscillating and to stabilize. When a stable external clock is shorter delay allows faster start-up of the DSP56300 core. | | 5 | | 0 | Reserved | Write to zero for future compatibility. | | 4 | EBD | 0 | Disables t<br>external m<br>controller<br>EBD is cle | Bus Disable he external bus controller to reduce power consumption when nemories are not used. When EBD is set, the external bus is disabled and external memory cannot be accessed. When eared, the external bus controller is enabled and external access rformed. Hardware reset clears the EBD bit. | | 3–0 | MD-MA | * | Indicate the these bits MODB, ar | rating Mode ne operating mode of the DSP56300 core. On hardware reset, are loaded from the external mode select pins, MODD, MODC and MODA, respectively. After the DSP56300 core leaves the re, MD-MA can be changed under program control. | The MD-MA bits reflect the corresponding value of the mode input (that is, MODD-MODA), respectively ## 4.4 Configuring Interrupts DSP56311 interrupt handling, like that for all DSP56300 family members, is optimized for DSP applications. Refer to the sections describing interrupts in **Chapter 2**, *Core Architecture Overview*, in the *DSP56300 Family Manual*. Two registers are used to configure the interrupt characteristics: - Interrupt Priority Register-Core (IPRC)—Programmed to configure the priority levels for the core DMA interrupts and the external interrupt lines as well as the interrupt line trigger modes - Interrupt Priority Register-Peripherals (IPRP)—Programmed to configure the priority levels for the interrupts used with the on-chip peripheral devices The interrupt table resides in the 256 locations of program memory to which the PCU vector base address (VBA) register points. These locations store the starting instructions of the interrupt handler for each specified interrupt. The memory is programmed by the bootstrap program at startup. ### 4.4.1 Interrupt Priority Registers (IPRC and IPRP) There are two interrupt priority registers in the DSP56311. The IPRC (**Figure 4-3**) is dedicated to DSP56300 core interrupt sources, and IPRP (**Figure 4-3**) is dedicated to DSP56311 peripheral interrupt sources. Figure 4-3. Interrupt Priority Register-Core (IPRC) (X:\$FFFFF) 4-14 Freescale Semiconductor Figure 4-4. Interrupt Priority Register-Peripherals (IPRP) (X:\$FFFFE) The DSP56311 has a four-level interrupt priority structure. Each interrupt has two interrupt priority level bits (IPL[1–0]) that determine its interrupt priority level. Level 0 is the lowest priority; Level 3 is the highest-level priority and is non-maskable. **Table 4-4** defines the IPL bits. | IPL bits | | Interrupts Enabled | Interrupts Masked | Interrupt Priority Level | | | |----------|------|--------------------|-------------------|---------------------------|--|--| | xxL1 | xxL0 | interrupts Enabled | interrupts masked | interrupt i flority Level | | | | 0 | 0 | No | _ | 0 | | | | 0 | 1 | Yes | 0 | 1 | | | | 1 | 0 | Yes | 0, 1 | 2 | | | | 1 | 1 | Yes | 0, 1, 2 | 3 | | | Table 4-4. Interrupt Priority Level Bits The IPRC also selects the trigger mode of the external interrupts (IRQA—IRQD). If the value of the IxL2 bit is 0, the interrupt mode is level-triggered. If the value is 1, the interrupt mode is negative-edge-triggered. ### 4.4.2 Interrupt Table Memory Map Each interrupt is allocated two instructions in the interrupt table, resulting in 128 table entries for interrupt handling. **Table 4-5** shows the table entry address for each interrupt source. The DSP56311 initialization program loads the table entry for each interrupt serviced with two interrupt servicing instructions. In the DSP56311, only some of the 128 vector addresses are used for specific interrupt sources. The remaining interrupt vectors are reserved and can be used for ### **Core Configuration** host $\overline{\text{NMI}}$ (IPL = 3) or for host command interrupt (IPL = 2). Unused interrupt vector locations can be used for program or data storage. Table 4-5. Interrupt Sources | Interrupt<br>Starting Address | Interrupt<br>Priority Level<br>Range | Interrupt Source | |-------------------------------|--------------------------------------|-------------------------------------------| | VBA:\$00 | 3 | Hardware RESET | | VBA:\$02 | 3 | Stack error | | VBA:\$04 | 3 | Illegal instruction | | VBA:\$06 | 3 | Debug request interrupt | | VBA:\$08 | 3 | Trap | | VBA:\$0A | 3 | Nonmaskable interrupt (NMI) | | VBA:\$0C | 3 | Reserved | | VBA:\$0E | 3 | Reserved | | VBA:\$10 | 0–2 | ĪRQĀ | | VBA:\$12 | 0–2 | ĪRQB | | VBA:\$14 | 0–2 | TRQC | | VBA:\$16 | 0–2 | ĪRQD | | VBA:\$18 | 0–2 | DMA channel 0 | | VBA:\$1A | 0–2 | DMA channel 1 | | VBA:\$1C | 0–2 | DMA channel 2 | | VBA:\$1E | 0–2 | DMA channel 3 | | VBA:\$20 | 0–2 | DMA channel 4 | | VBA:\$22 | 0–2 | DMA channel 5 | | VBA:\$24 | 0–2 | TIMER 0 compare | | VBA:\$26 | 0–2 | TIMER 0 overflow | | VBA:\$28 | 0–2 | TIMER 1 compare | | VBA:\$2A | 0–2 | TIMER 1 overflow | | VBA:\$2C | 0–2 | TIMER 2 compare | | VBA:\$2E | 0–2 | TIMER 2 overflow | | VBA:\$30 | 0–2 | ESSI0 receive data | | VBA:\$32 | 0–2 | ESSI0 receive data with exception status | | VBA:\$34 | 0–2 | ESSI0 receive last slot | | VBA:\$36 | 0–2 | ESSI0 transmit data | | VBA:\$38 | 0–2 | ESSI0 transmit data with exception status | | VBA:\$3A | 0–2 | ESSI0 transmit last slot | | VBA:\$3C | 0–2 | Reserved | | VBA:\$3E | 0–2 | Reserved | DSP56311 User's Manual, Rev. 2 4-16 Freescale Semiconductor Table 4-5. Interrupt Sources (Continued) | Interrupt<br>Starting Address | Interrupt<br>Priority Level<br>Range | Interrupt Source | |-------------------------------|--------------------------------------|-------------------------------------------| | VBA:\$40 | 0–2 | ESSI1 receive data | | VBA:\$42 | 0–2 | ESSI1 receive data with exception status | | VBA:\$44 | 0–2 | ESSI1 receive last slot | | VBA:\$46 | 0–2 | ESSI1 transmit data | | VBA:\$48 | 0–2 | ESSI1 transmit data with exception status | | VBA:\$4A | 0–2 | ESSI1 transmit last slot | | VBA:\$4C | 0–2 | Reserved | | VBA:\$4E | 0–2 | Reserved | | VBA:\$50 | 0–2 | SCI receive data | | VBA:\$52 | 0–2 | SCI receive data with exception status | | VBA:\$54 | 0–2 | SCI transmit data | | VBA:\$56 | 0–2 | SCI idle line | | VBA:\$58 | 0–2 | SCI timer | | VBA:\$5A | 0–2 | Reserved | | VBA:\$5C | 0–2 | Reserved | | VBA:\$5E | 0–2 | Reserved | | VBA:\$60 | 0–2 | Host receive data full | | VBA:\$62 | 0–2 | Host transmit data empty | | VBA:\$64 | 0–2 | Host command (default) | | VBA:\$66 | 0–2 | Reserved | | VBA:\$68 | 0–2 | EFCOP Data Input Buffer Empty | | VBA:\$6A | 0–2 | EFCOP Data Output Buffer Full | | VBA:\$6C | 0–2 | Reserved | | : | : | : | | VBA:\$FE | 0–2 | Reserved | ### 4.4.3 Processing Interrupt Source Priorities Within an IPL If more than one interrupt request is pending when an instruction executes, the interrupt source with the highest IPL is serviced first. When several interrupt requests with the same IPL are pending, another fixed-priority structure within that IPL determines which interrupt source is serviced first. **Table 4-6** shows this fixed-priority list of interrupt sources within an IPL, from ### Core Configuration highest to lowest at each level The interrupt mask bits in the Status Register (I[1–0]) can be programmed to ignore low priority-level interrupt requests. Table 4-6. Interrupt Source Priorities Within an IPL | Duiguitus | Interrupt Source | |-----------|-------------------------------------------| | Priority | • | | | Level 3 (nonmaskable) | | Highest | Hardware RESET | | | Stack error | | | Illegal instruction | | | Debug request interrupt | | | Trap | | Lowest | Nonmaskable interrupt | | | Levels 0, 1, 2 (maskable) | | Highest | IRQA (external interrupt) | | | IRQB (external interrupt) | | | IRQC (external interrupt) | | | IRQD (external interrupt) | | | DMA channel 0 interrupt | | | DMA channel 1 interrupt | | | DMA channel 2 interrupt | | | DMA channel 3 interrupt | | | DMA channel 4 interrupt | | | DMA channel 5 interrupt | | | Host command interrupt | | | Host transmit data empty | | | Host receive data full | | | ESSI0 RX data with exception interrupt | | | ESSI0 RX data interrupt | | | ESSI0 receive last slot interrupt | | | ESSI0 TX data with exception interrupt | | | ESSI0 transmit last slot interrupt | | | ESSI0 TX data interrupt | | | ESSI1 RX data with exception interrupt | | | ESSI1 RX data interrupt | | | ESSI1 receive last slot interrupt | | | ESSI1 TX data with exception interrupt | | | ESSI1 transmit last slot interrupt | | | ESSI1 TX data interrupt | | | SCI receive data with exception interrupt | DSP56311 User's Manual, Rev. 2 4-18 Freescale Semiconductor **Table 4-6.** Interrupt Source Priorities Within an IPL (Continued) | Priority | Interrupt Source | |----------|-------------------------------| | | SCI receive data | | | SCI transmit data | | | SCI idle line | | | SCI timer | | | TIMER0 overflow interrupt | | | TIMER0 compare interrupt | | | TIMER1 overflow interrupt | | | TIMER1 compare interrupt | | | TIMER2 overflow interrupt | | | TIMER2 compare interrupt | | | EFCOP Data Input Buffer Empty | | Lowest | EFCOP Data Output Buffer Full | ## 4.5 PLL Control Register (PCTL) The bootstrap program must initialize the system Phase-Lock Loop (PLL) circuit by configuring the PLL Control Register (PCTL). The PCTL is an X-I/O mapped, read/write register that directs the on-chip PLL operation. (See **Figure 4-5**.) Figure 4-5. PLL Control Register (PCTL) **Table 4-7** defines the DSP56311 PCTL bits. Changing the following bits may cause the PLL to lose lock and re-lock according to the new value: PD[3–0], PEN, XTLR, and MF. Table 4-7. PLL Control Register (PCTL) Bit Definitions | Bit Number | Bit Name | Reset Value | Description | |------------|----------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 23–20 | PD[3-0] | 0 | Predivider Factor Define the predivision factor (PDF) to be applied to the PLL input frequency. The PD[3–0] bits are cleared during DSP56311 hardware reset, which corresponds to a PDF of one. | | 19 | COD | 0 | Clock Output Disable Controls the output buffer of the clock at the CLKOUT pin. When COD is set, the CLKOUT output is pulled high. When COD is cleared, the CLKOUT pin provides a 50 percent duty cycle clock. | DSP56311 User's Manual, Rev. 2 Table 4-7. PLL Control Register (PCTL) Bit Definitions (Continued) | Bit Number | Bit Name | Reset Value | Description | |------------|----------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 18 | PEN | Set to PINIT input value | PLL Enable Enables PLL operation. | | 17 | PSTP | 0 | PLL Stop State Controls PLL and on-chip crystal oscillator behavior during the stop processing state. | | 16 | XTLD | 0 | XTAL Disable Controls the on-chip crystal oscillator XTAL output. The XTLD bit is cleared during DSP56311 hardware reset, so the XTAL output signal is active, permitting normal operation of the crystal oscillator. | | 15 | XTLR | 0 | Crystal Range Controls the on-chip crystal oscillator transconductance. The XTLR bit is cleared (0) during hardware reset in the DSP56303. | | 14–12 | DF[2-0] | 0 | <b>Division Factor</b> Define the DF of the low-power divider. These bits specify the DF as a power of two in the range from 2 <sup>0</sup> to 2 <sup>7</sup> . | | 11–0 | MF[11-0] | 0 | PLL Multiplication Factor Define the multiplication factor that is applied to the PLL input frequency. The MF bits are cleared during DSP56311 hardware reset and thus correspond to an MF of one. | # 4.6 Bus Interface Unit (BIU) Registers The three Bus Interface Unit (BIU) registers configure the external memory expansion port (Port A). They include the following: - Bus Control Register (BCR) - DRAM Control Register (DCR) - Address Attribute Registers (AAR[3–0]) To use Port A correctly, configure these registers as part of the bootstrap process. The following subsections describe these registers. ### 4.6.1 Bus Control Register The Bus Control Register (BCR), depicted in **Figure 4-6**, is a read/write register that controls the external bus activity and Bus Interface Unit (BIU) operation. All BCR bits except bit 21, BBS, are read/write bits. The BCR bits are defined in **Table 4-8**. 4-20 Freescale Semiconductor | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | |-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------| | BRH | | BBS | BDFW4 | BDFW3 | BDFW2 | BDFW1 | BDFW0 | BA3W2 | BA3W1 | BA3W0 | BA2W2 | | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | BA2W1 | BA2W0 | BA1W4 | BA1W3 | BA1W2 | BA1W1 | BA1W0 | BA0W4 | BA0W3 | BA0W2 | BA0W1 | BA0W0 | Reserved bit. Read as zero; write to zero for future compatibility Figure 4-6. Bus Control Register (BCR) Table 4-8. Bus Control Register (BCR) Bit Definitions | Bit<br>Number | Bit Name | Reset Value | Description | |---------------|-----------|------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 23 | BRH | 0 | Bus Request Hold Asserts the BR signal, even if no external access is needed. When BRH is set, the BR signal is always asserted. If BRH is cleared, the BR is asserted only if an external access is attempted or pending. | | 22 | | 0 | Reserved. Write to 0 for future compatibility. | | 21 | BBS | 0 | Bus State This read-only bit is set when the DSP is the bus master and is cleared otherwise. | | 20–16 | BDFW[4-0] | 11111<br>(31 wait<br>states) | Bus Default Area Wait State Control Defines the number of wait states (one through 31) inserted into each external access to an area that is not defined by any of the AAR registers. The access type for this area is SRAM only. These bits should not be programmed as zero since SRAM memory access requires at least one wait state. When four through seven wait states are selected, one additional wait state is inserted at the end of the access. When selecting eight or more wait states, two additional wait states are inserted at the end of the access. These trailing wait states increase the data hold time and the memory release time and do not increase the memory access time. | | 15–13 | BA3W[2-0] | 111<br>(7 wait states) | Bus Area 3 Wait State Control Defines the number of wait states (1–7) inserted in each external SRAM access to Area 3 (DRAM accesses are not affected by these bits). Area 3 is the area defined by AAR3. Note: Do not program the value of these bits as zero since SRAM memory access requires at least one wait state. When four through seven wait states are selected, one additional wait state is inserted at the end of the access. This trailing wait state increases the data hold time and the memory release time and does not increase the memory access time. | Table 4-8. Bus Control Register (BCR) Bit Definitions (Continued) | Bit<br>Number | Bit Name | Reset Value | Description | |---------------|-----------|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 12–10 | BA2W[2-0] | 111<br>(7 wait states) | Bus Area 2 Wait State Control Defines the number of wait states (1–7) inserted into each external SRAM access to Area 2 (DRAM accesses are not affected by these bits). Area 2 is the area defined by AAR2. | | | | | Note: Do not program the value of these bits as zero, since SRAM memory access requires at least one wait state. | | | | | When four through seven wait states are selected, one additional wait state is inserted at the end of the access. This trailing wait state increases the data hold time and the memory release time and does not increase the memory access time. | | 9–5 | BA1W[4-0] | 11111<br>(31 wait<br>states) | Bus Area 1 Wait State Control Defines the number of wait states (1–31) inserted into each external SRAM access to Area 1 (DRAM accesses are not affected by these bits). Area 1 is the area defined by AAR1. | | | | | Note: Do not program the value of these bits as zero, since SRAM memory access requires at least one wait state. | | | | | When four through seven wait states are selected, one additional wait state is inserted at the end of the access. When selecting eight or more wait states, two additional wait states are inserted at the end of the access. These trailing wait states increase the data hold time and the memory release time and do not increase the memory access time. | | 4–0 | BA0W[4-0] | 11111<br>(31 wait<br>states) | Bus Area 0 Wait State Control Defines the number of wait states (1–31) inserted in each external SRAM access to Area 0 (DRAM accesses are not affected by these bits). Area 0 is the area defined by AAR0. | | | | | Note: Do not program the value of these bits as zero, since SRAM memory access requires at least one wait state. | | | | | When selecting four through seven wait states, one additional wait state is inserted at the end of the access. When selecting eight or more wait states, two additional wait states are inserted at the end of the access. These trailing wait states increase the data hold time and the memory release time and do not increase the memory access time. | ### 4.6.2 DRAM Control Register (DCR) The DRAM controller is an efficient interface to dynamic RAM devices in both random read/write cycles and Fast Access mode (Page mode). An on-chip DRAM controller controls the page hit circuit, the address multiplexing (row address and column address), the control signal generation (CAS and RAS) and the refresh access generation (CAS before RAS) for a variety of DRAM module sizes and access times. The on-chip DRAM controller configuration is determined by the DRAM Control Register (DCR). The DRAM Control Register (DCR) is a 24-bit read/write register that controls and configures the external DRAM accesses. The DCR bits are shown in **Figure 4-7**. 4-22 Freescale Semiconductor **Note:** To prevent improper device operation, you must guarantee that all the DCR bits except BSTR are not changed during a DRAM access. | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | |-----|------|------|------|------|------|------|------|------|------|------|-----| | BRP | BRF7 | BRF6 | BRF5 | BRF4 | BRF3 | BRF2 | BRF1 | BRF0 | BSTR | BREN | BME | | | | | | | | | | | | | | | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Reserved bit. Read as zero; write to zero for future compatibility Figure 4-7. DRAM Control Register (DCR) Table 4-9. DRAM Control Register (DCR) Bit Definitions | Bit<br>Number | Bit Name | Reset<br>Value | Description | |---------------|----------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 23 | BRP | 0 | Bus Refresh Prescaler Controls a prescaler in series with the refresh clock divider. If BPR is set, a divide-by-64 prescaler is connected in series with the refresh clock divider. If BPR is cleared, the prescaler is bypassed. The refresh request rate (in clock cycles) is the value written to BRF[7–0] bits + 1, multiplied by 64 (if BRP is set) or by one (if BRP is cleared). When programming the periodic refresh rate, you must consider the RAS time-out period. Hardware support for the RAS time-out restriction does not exist. Note: Refresh requests are not accumulated and, therefore, in a fast refresh request rate not all the refresh requests are served (for example, the combination BRF[7–0] = \$00 and BRP = 0 generates a refresh request every clock cycle, but a refresh access takes at least five clock cycles). | | 22–15 | BRF[7-0] | 0 | Bus Refresh Rate Controls the refresh request rate. The BRF[7–0] bits specify a divide rate of 1–256 (BRF[7–0] = \$00–\$FF). A refresh request is generated each time the refresh counter reaches zero if the refresh counter is enabled (BRE = 1). | | 14 | BSTR | 0 | Bus Software Triggered Reset Generates a software-triggered refresh request. When BSTR is set, a refresh request is generated and a refresh access is executed to all DRAM banks (the exact timing of the refresh access depends on the pending external accesses and the status of the BME bit). After the refresh access (CAS before RAS) is executed, the DRAM controller hardware clears the BSTR bit. The refresh cycle length depends on the BRW[1–0] bits (a refresh access is as long as the out-of-page access). | | 13 | BREN | 0 | Bus Refresh Enable Enables/disables the internal refresh counter. When BREN is set, the refresh counter is enabled and a refresh request (CAS before RAS) is generated each time the refresh counter reaches zero. A refresh cycle occurs for all DRAM banks together (that is, all pins that are defined as RAS are asserted together). When this bit is cleared, the refresh counter is disabled and a refresh request may be software triggered by using the BSTR bit. In a system in which DSPs share the same DRAM, the DRAM controller of more than one DSP may be active, but it is recommended that only one DSP have its BREN bit set and that bus mastership is requested for a refresh access. If BREN is set and a WAIT instruction is executed, periodic refresh is still generated each time the refresh counter reaches zero. If BREN is set and a STOP instruction is executed, periodic refresh is not generated and the refresh counter is disabled. The contents of the DRAM are lost. | Table 4-9. DRAM Control Register (DCR) Bit Definitions (Continued) | Bit<br>Number | Bit Name | Reset<br>Value | Description | |---------------|----------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 12 | ВМЕ | 0 | Bus Mastership Enable Enables/disables interface to a local DRAM for the DSP. When BME is cleared, the RAS and CAS pins are tri-stated when mastership is lost. Therefore, you must connect an external pull-up resistor to these pins. In this case (BME = 0), the DSP DRAM controller assumes a page fault each time the mastership is lost. A DRAM refresh requires a bus mastership. If the BME bit is set, the RAS and CAS pins are always driven from the DSP. Therefore, DRAM refresh can be performed, even if the DSP is not the bus master. | | 11 | BPLE | 0 | Bus Page Logic Enable Enables/disables the in-page identifying logic. When BPLE is set, it enables the page logic (the page size is defined by BPS[1–0] bits). Each in-page identification causes the DRAM controller to drive only the column address (and the associated CAS signal). When BPLE is cleared, the page logic is disabled, and the DRAM controller always accesses the external DRAM in out-of-page accesses (for example, row address with RAS assertion and then column address with CAS assertion). This mode is useful for low power dissipation. Only one in-page identifying logic exists. Therefore, during switches from one DRAM external bank to another DRAM bank (the DRAM external banks are defined by the access type bits in the AARs, different external banks are accessed through different AA/RAS pins), a page fault occurs. | | 10 | | 0 | Reserved. Write to zero for future compatibility. | | 9-8 | BPS[1-0] | 0 | Bus DRAM Page Size Defines the size of the external DRAM page and thus the number of the column address bits. The internal page mechanism works according to these bits only if the page logic is enabled (by the BPLE bit). The four combinations of BPS[1–0] enable the use of many DRAM sizes (1 M bit, 4 M bit, 16 M bit, and 64 M bit). The encoding of BPS[1–0] is: ■ 00 = 9-bit column width, 512 words ■ 01 = 10-bit column width, 1 K words ■ 10 = 11-bit column width, 2 K words ■ 11 = 12-bit column width, 4 K words When the row address is driven, all 24 bits of the external address bus are driven [for example, if BPS[1–0] = 01, when driving the row address, the 14 MSBs of the internal address (XAB, YAB, PAB, or DAB) are driven on address lines A[0–13], and the address lines A[14–23] are driven with the 10 MSBs of the internal address. This method enables the use of different DRAMs with the same page size. | | 7–4 | | 0 | Reserved. Write to zero for future compatibility. | | 3–2 | BRW[1-0] | 0 | Bus Row Out-of-page Wait States Defines the number of wait states that should be inserted into each DRAM out-of-page access. The encoding of BRW[1-0] is: 00 = 4 wait states for each out-of-page access 10 = 8 wait states for each out-of-page access 10 = 11 wait states for each out-of-page access 11 = 15 wait states for each out-of-page access | | 1–0 | BCW[1-0] | 0 | Bus Column In-Page Wait State Defines the number of wait states to insert for each DRAM in-page access. The encoding of BCW[1–0] is: 00 = 1 wait state for each in-page access 10 = 2 wait states for each in-page access 10 = 3 wait states for each in-page access 11 = 4 wait states for each in-page access | DSP56311 User's Manual, Rev. 2 4-24 Freescale Semiconductor ### 4.6.3 Address Attribute Registers (AAR[0-3]) The Address Attribute Registers (AAR[0–3]) are read/write registers that control the activity of the AAO/RAS0–AA3/RAS3 pins. The associated AAn/RASn pin is asserted if the address defined by the BAC bits in the associated AAR matches the exact number of external address bits defined by the BNC bits, and the external address space (X data, Y data, or program) is enabled by the AAR. **Figure 4-8** shows an AAR register; **Table 4-10** lists the bit definitions. **Note:** The DSP56311 does not support address multiplexing. | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | |-------|-------|------|------|------|------|------|------|------|------|------|------| | BAC11 | BAC10 | BAC9 | BAC8 | BAC7 | BAC6 | BAC5 | BAC4 | BAC3 | BAC2 | BAC1 | BAC0 | | | | | | | | | | | | | | | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Reserved bit. Read as zero; write to zero for future compatibility **Figure 4-8.** Address Attribute Registers (AAR[0–3]) (X:\$FFFF9–\$FFFF6) **Table 4-10.** Address Attribute Registers (AAR[0–3]) Bit Definitions | Bit<br>Number | Bit Name | Reset<br>Value | Description | |---------------|-----------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 23–12 | BAC[11-0] | 0 | Bus Address to Compare Read/write control bits that define the upper 12 bits of the 24-bit address with which to compare the external address to determine whether to assert the corresponding AA/RAS signal. This is also true of 16-bit compatibility mode. The BNC[3–0] bits define the number of address bits to compare. | | 11–8 | BNC[3-0] | 0 | Bus Number of Address Bits to Compare Specify the number of bits (from the BAC bits) that are compared to the external address. The BAC bits are always compared with the Most Significant Portion of the external address (for example, if BNC[3–0] = 0011, then the BAC[11–9] bits are compared to the 3 MSBs of the external address). If no bits are specified (that is, BNC[3–0] = 0000), the AA signal is activated for the entire 16 M-word space identified by the space enable bits (BPEN, BXEN, BYEN), but only when the address is external to the internal memory map. The combinations BNC[3–0] = 1111, 1110, 1101 are reserved. | Table 4-10. Address Attribute Registers (AAR[0-3]) Bit Definitions | Bit<br>Number | Bit Name | Reset<br>Value | Description | |---------------|----------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | BPAC | 0 | <ul> <li>Bus Packing Enable</li> <li>Enables/disables the internal packing/unpacking logic. When BPAC is set, packing is enabled. In this mode each DMA external access initiates three external accesses to an 8-bit wide external memory (the addresses for these accesses are DAB, then DAB + 1 and then DAB + 2). Packing to a 24-bit word (or unpacking from a 24-bit word to three 8-bit words) is done automatically by the expansion port control hardware. The external memory should reside in the eight Least Significant Bits (LSBs) of the external data bus, and the packing (or unpacking for external write accesses) occurs in "Little Endian" order (that is, the low byte is stored in the lowest of the three memory locations and is transferred first; the middle byte is stored/transferred next; and the high byte is stored/transferred last). When this bit is cleared, the expansion port control logic assumes a 24-bit wide external memory.</li> <li>Notes: 1. BPAC is used only for DMA accesses and not core accesses.</li> <li>2. To ensure sequential external accesses, the DMA address should advance three steps at a time in two-dimensional mode with a row length of one and an offset size of three. For details, refer to Motorola application note, APR23/D, Using the DSP56300 Direct Memory Access Controller.</li> <li>3. To prevent improper operation, DMA address + 1 and DMA address + 2 should not cross the AAR bank borders.</li> <li>4. Arbitration is not allowed during the packing access (that is, the three accesses are treated as one access with respect to arbitration, and the bus mastership is not released during these accesses).</li> </ul> | | 6 | | 0 | Reserved. Write to 0 for future compatibility. | | 5 | BYEN | 0 | Bus Y Data Memory Enable A read/write control bit that enables/disables the AA pin and logic during external Y data space accesses. When set, BYEN enables the comparison of the external address to the BAC bits during external Y data space accesses. If BYEN is cleared, no address comparison is performed. | | 4 | BXEN | 0 | Bus X Data Memory Enable A read/write control bit that enables/disables the AA pin and logic during external X data space accesses. When set, BXEN enables the comparison of the external address to the BAC bits during external X data space accesses. If BXEN is cleared, no address comparison is performed. | | 3 | BPEN | 0 | Bus Program Memory Enable A read/write control bit that enables/disables the AA/RAS pin and logic during external program space accesses. When set, BPEN enables the comparison of the external address to the BAC bits during external program space accesses. If BPEN is cleared, no address comparison is performed. | | 2 | ВААР | 0 | Bus Address Attribute Polarity A read/write Bus Address Attribute Polarity (BAAP) control bit that defines whether the AA/RAS signal is active low or active high. When BAAP is cleared, the AA/RAS signal is active low (useful for enabling memory modules or for DRAM Row Address Strobe). If BAAP is set, the appropriate AA/RAS signal is active high (useful as an additional address bit). | 4-26 Freescale Semiconductor Table 4-10. Address Attribute Registers (AAR[0-3]) Bit Definitions | Bit<br>Number | Bit Name | Reset<br>Value | Description | |---------------|----------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1-0 | BAT[1-0] | 0 | Bus Access Type Read/write bits that define the type of external memory (DRAM or SRAM) to access for the area defined by the BAC[11–0],BYEN, BXEN, and BPEN bits. The encoding of BAT[1–0] is: 00 = Reserved 10 = DRAM access 11 = Reserved When the external access type is defined as a DRAM access (BAT[1–0] = 10), AA/RAS acts as a Row Address Strobe (RAS) signal. Otherwise, it acts as an Address Attribute signal. External accesses to the default area always execute as if BAT[1–0] = 01 (that is, SRAM access). If Port A is used for external accesses, the BAT bits in the AAR3–0 registers must be initialized to the SRAM access type (that is, BAT = 01) or to the DRAM access type (that is BAT = 10). To ensure proper operation of Port A, this initialization must occur even for an AAR register that is not used during any Port A access. Note: At reset, the BAT bits are initialized to 00. | # 4.7 DMA Control Registers 5-0 (DCR[5-0]) The DMA Control Registers (DCR[5–0]) are read/write registers that control the DMA operation for each of their respective channels. All DCR bits are cleared during processor reset. | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | |----|-----|------|------|------|------|------|------|------|------|------|------| | DE | DIE | DTM2 | DTM1 | DTM0 | DPR1 | DPR0 | DCON | DRS4 | DRS3 | DRS2 | DRS1 | | | | | | | | | | | | | | | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Figure 4-9. DMA Control Register (DCR) Table 4-11. DMA Control Register (DCR) Bit Definitions | Bit<br>Number | Bit Name | Reset<br>Value | Description | |---------------|----------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 23 | DE | 0 | DMA Channel Enable Enables the channel operation. Setting DE either triggers a single block DMA transfer in the DMA transfer mode that uses DE as a trigger or enables a single-block, single-line, or single-word DMA transfer in the transfer modes that use a requesting device as a trigger. DE is cleared by the end of DMA transfer in some of the transfer modes defined by the DTM bits. If software explicitly clears DE during a DMA operation, the channel operation stops only after the current DMA transfer completes (that is, the current word is stored into the destination). | Table 4-11. DMA Control Register (DCR) Bit Definitions (Continued) | Bit<br>Number | Bit Name | Reset<br>Value | Description | | | | | | |---------------|----------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 22 | DIE | 0 | DMA Interrupt Enable Generates a DMA interrupt at the end of a DMA block transfer after the counter is loaded with its preloaded value. A DMA interrupt is also generated when software explicitly clears DE during a DMA operation. Once asserted, a DMA interrupt request can be cleared only by the service of a DMA interrupt routine. To ensure that a new interrupt request is not generated, clear DIE while the DMA interrupt is serviced and before a new DMA request is generated at the end of a DMA block transfer—that is, at the beginning of the DMA channel interrupt service routine. When DIE is cleared, the DMA interrupt is disabled. | | | | | | | 21–19 | DTM[2-0] | 0 | DMA Trans<br>Specify the | | modes of th | e DMA channel, as follows: | | | | | | | DTM[2-0] | Trigger | DE<br>Cleared<br>After | Transfer Mode | | | | | | | 000 | request | Yes | Block Transfer—DE enabled and DMA request initiated. The transfer is complete when the counter decrements to zero and the DMA controller reloads the counter with the original value. | | | | | | | 001 | request | Yes | Word Transfer—A word-by-word block transfer (length set by the counter) that is DE enabled. The transfer is complete when the counter decrements to zero and the DMA controller reloads the counter with the original value. | | | | | | | 010 | request | Yes | Line Transfer—A line by line block transfer (length set by<br>the counter) that is DE enabled. The transfer is complete<br>when the counter decrements to zero and the DMA<br>controller reloads the counter with the original value. | | | | | | | 011 | DE | Yes | Block Transfer—The DE-initiated transfer is complete when the counter decrements to zero and the DMA controller reloads the counter with the original value. | | | | | | | 100 | request | No | Block Transfer—The transfer is enabled by DE and initiated by the first DMA request. The transfer is completed when the counter decrements to zero and reloads itself with the original value. The DE bit is not cleared at the end of the block, so the DMA channel waits for a new request. | | | | | | | | | | Note: The DMA End-of-Block-Transfer Interrupt cannot be used in this mode. | | | | | | | 101 | request | No | Word Transfer—The transfer is enabled by DE and initiated by every DMA request. When the counter decrements to zero, it is reloaded with its original value. The DE bit is not automatically cleared, so the DMA channel waits for a new request. | | | | | | | | | | Note: The DMA End-of-Block-Transfer Interrupt cannot be used in this mode. | | | | | | | 110 | | | Reserved | | | | | | | 111 | | | Reserved | | | **Note:** When DTM[2–0] = 001 or 101, some peripherals can generate a second DMA request while the DMA controller is still processing the first request (see the description of the DRS bits). 4-28 Freescale Semiconductor Table 4-11. DMA Control Register (DCR) Bit Definitions (Continued) | Bit<br>Number | Bit Name | Reset<br>Value | Description | | | | | | | |---------------|----------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | 18–17 | DPR[1-0] | 0 | DMA Channel Priority Define the DMA channel priority relative to the other DMA channels and to the core priority if an external bus access is required. For pending DMA transfers, the DMA controller compares channel priority levels to determine which channel can activate the next word transfer. This decision is required because all channels use common resources, such as the DMA address generation logic, buses, and so forth. | | | | | | | | | | | DPR[1-0] Channel Priority | | | | | | | | | | | 00 | Priority level 0 (lowest) | | | | | | | | | | 01 Priority level 1 | | | | | | | | | | | 10 Priority level 2 | | | | | | | | | | | 11 Priority level 3 (highest) | | | | | | | | | | | <ul> <li>If all or some channels have the same priority, then channels are activated in a round-robin fashion—that is, channel 0 is activated to transfer one word, followed by channel 1, then channel 2, and so on.</li> <li>If channels have different priorities, the highest priority channel executes DMA transfers and continues for its pending DMA transfers.</li> <li>If a lower-priority channel is executing DMA transfers when a higher priority channel receives a transfer request, the lower-priority channel finishes the current word transfer and arbitration starts again.</li> </ul> | | | | | | | | | | | | | | | | | | | | | | higher-priority cl<br>granted transfer<br>higher-priority cl<br>order of transfer<br>same. The DPR bits al | s with the same priority are active in a round-robin fashion and a new nannel receives a transfer request, the higher-priority channel is access after the current word transfer is complete. After the nannel transfers are complete, the round-robin transfers continue. The is in the round-robin mode may change, but the algorithm remains the so determine the DMA priority relative to the core priority for external itration uses the current active DMA priority, the core priority defined | | | | | | | | | | by the SR bits CP[1–0], and the core-DMA priority defined by the OMR bits CDP[1–0]. Priority of core accesses to external memory is as follows: | | | | | | | Table 4-11. DMA Control Register (DCR) Bit Definitions (Continued) | Bit<br>Number | Bit Name | Reset<br>Value | Description | | | | | | | | |---------------|----------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|------------|--|--|--|--|--| | 18–17 | DPR[1-0] | | OMR - CDP[1-0] | Core Priority | | | | | | | | cont. | | | 00 | 00 | 0 (lowest) | | | | | | | | | | 00 01 1 | | | | | | | | | | | | 00 10 2 | | | | | | | | | | | | 00 | 3 (highest) | | | | | | | | | | | DMA accesses have higher priority th accesses | | | | | | | | | | | | 10 | DMA accesses have the same priority as accesses | | | | | | | | | | | 11 xx DMA accesses have lower priority than core accesses | | | | | | | | | 10 | DCON | 0 | <ul> <li>If DMA priority &gt; core priority (for example, if CDP = 01, or CDP = 00 and DPR &gt; CP), the DMA performs the external bus access first and the core waits fo DMA channel to complete the current transfer.</li> <li>If DMA priority = core priority (for example, if CDP = 10, or CDP = 00 and DPR = CP), the core performs all its external accesses first and then the DMA chaperforms its access.</li> <li>If DMA priority &lt; core priority (for example, if CDP=11, or CDP = 00 and DPR &lt; CP), the core performs its external accesses and the DMA waits for a free in which the core does not require the external bus.</li> <li>In Dynamic Priority mode (CDP = 00), the DMA channel can be halted before executing both the source and destination accesses if the core has higher priority another higher-priority DMA channel requests access, the halted channel finishes previous access with a new higher priority before the new requesting DMA channel serviced.</li> </ul> | | | | | | | | | 16 | DON | U | Enables/disables DMA Continuous mode. When DCON is set, the channel enters the Continuous Transfer mode and cannot be interrupted during a transfer by any other DMA channel of equal priority. DMA transfers in the continuous mode of operation can be interrupted if a DMA channel of higher priority is enabled after the continuous mode transfer starts. If the priority of the DMA transfer in continuous mode (that is, DCON = 1) is higher than the core priority (CDP = 01, or CDP = 00 and DPR > CP), and if the DMA requires an external access, the DMA gets the external bus and the core is not able to use the external bus in the next cycle after the DMA access even if the DMA does not need the bus in this cycle. However, if a refresh cycle from the DRAM controller is requested, the refresh cycle interrupts the DMA transfer. When DCON is cleared, the priority algorithm operates as for the DPR bits. | | | | | | | | 4-30 Freescale Semiconductor Table 4-11. DMA Control Register (DCR) Bit Definitions (Continued) | Bit<br>Number | Bit Name | Reset<br>Value | Description | | | | | |---------------|----------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|--|--|--| | 15–11 | DRS[4-0] | 0 | DMA Request Source Encodes the source of DMA requests that trigger the DMA transfers. The DMA request sources may be external devices requesting service through the IRQA, IRQB, IRQC and IRQD pins, triggering by transfers done from a DMA channel, or transfers from the internal peripherals. All the request sources behave as edge-triggered synchronous inputs. | | | | | | | | | DRS[4-0] | Requesting Device | | | | | | | | 00000 | External (IRQA pin) | | | | | | | | 00001 | External (IRQB pin) | | | | | | | | 00010 | External (IRQC pin) | | | | | | | | 00011 | External (IRQD pin) | | | | | | | | 00100 | Transfer done from channel 0 | | | | | | | | 00101 | Transfer done from channel 1 | | | | | | | | 00110 | Transfer done from channel 2 | | | | | | | | 00111 | Transfer done from channel 3 | | | | | | | | 01000 | Transfer done from channel 4 | | | | | | | | 01001 | Transfer done from channel 5 | | | | | | | | 01010 | ESSI0 receive data (RDF0 = 1) | | | | | | | | 01011 | ESSI0 transmit data (TDE0 = 1) | | | | | | | | 01100 | ESSI1 receive data (RDF1 = 1) | | | | | | | | 01101 | ESSI1 transmit data (TDE1 = 1) | | | | | | | | 01110 | SCI receive data (RDRF = 1) | | | | | | | | 01111 | SCI transmit data (TDRE = 1) | | | | | | | | 10000 | Timer0 (TCF0 = 1) | | | | | | | | 10001 | Timer1 (TCF1 = 1) | | | | | | | | 10010 | Timer2 (TCF2 = 1) | | | | | | | | 10011 | Host receive data full (HRDF = 1) | | | | | | | | 10100 | Host transmit data empty (HTDE = 1) | | | | | | | | 10101 | EFCOP input buffer empty (FDIBE=1) | | | | | | | | 10110 | EFCOP output buffer full (FDOBF=1) | | | | | | | | 10111–11111 | Reserved | | | | | | | | Peripheral requests 18–21 (DRS[4–0] = 111xx) can serve as fast request sources. Unlike a regular peripheral request in which the peripheral can not generate a second request until the first one is served, a fast peripheral has a full duplex handshake to the DMA, enabling a maximum throughput of a trigger every two clock cycles. This mode is functional only in the Word Transfer mode (that is, DTM = 001 or 101). In the Fast Request mode, the DMA sets an enable line to the peripheral. If required, the peripheral can send the DMA a one cycle triggering pulse. This pulse resets the enable line. If the DMA decides by the priority algorithm that this trigger will be served in the next cycle, the enable line is set again, even before the corresponding register in the peripheral is accessed. | | | | | | 10 | D3D | 0 | | is currently using three-dimensional (D3D = 1) or addressing modes. The addressing modes are specified by | | | | **Table 4-11.** DMA Control Register (DCR) Bit Definitions (Continued) | Bit<br>Number | Bit Name | Reset<br>Value | Description | | | | | | |---------------|----------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|----------------|--|--|--| | 9–4 | DAM[5-0] | 0 | DMA Address Mode Defines the address generation mode for the DMA transfer. These bits are encoded in two different ways according to the D3D bit. | | | | | | | 3–2 | DDS[1-0] | 0 | DMA Destination Space Specify the memory space referenced as a destination by the DMA. Note: In Cache mode, a DMA to Program memory space has some limitations (as described in the DSP56300 Family Manual in Chapter Chapter 8, Instruction Cache, and Chapter Chapter 11, Operating Modes and Memory Spaces). | | | | | | | | | | DDS1 DDS0 DMA Destination Memory Space | | | | | | | | | | 0 0 X Memory Space | | | | | | | | | | 0 1 Y Memory Space | | Y Memory Space | | | | | | | | 1 | 1 0 P Memory Space | | | | | | | | | 1 1 Reserved | | | | | | | 1–0 | DSS[1-0] | 0 | DMA Source Space Specify the memory space referenced as a source by the DMA. Note: In Cache mode, a DMA to Program memory space has some limitations (as described in the DSP56300 Family Manual in Chapter Chapter 8, Instruction Cache, and Chapter Chapter 11, Operating Modes and Memory Spaces). | | | | | | | | | | DSS1 DSS0 DMA Source Memory Space | | | | | | | | | | 0 0 X Memory Space | | X Memory Space | | | | | | | | 0 1 Y Memory Space | | | | | | | | | | 1 0 P Memory Space | | | | | | | | | | 1 1 Reserved | | | | | | **Note:** The lowest 4 K of X data RAM and 4 K of Y data RAM are shared memory that can be accessed by the core and the EFCOP but not by the DMA controller. # 4.8 Device Identification Register (IDR) The IDR is a read-only factory-programmed register that identifies DSP56300 family members. It specifies the derivative number and revision number of the device. This information is used in testing or by software. **Figure 4-10** shows the contents of the IDR. Revision numbers are assigned as follows: \$0 is revision 0, \$1 is revision A, and so on. Figure 4-10. Identification Register Configuration (Revision A) 4-32 Freescale Semiconductor #### DSP56311 User's Manual, Rev. 2 ## 4.9 JTAG Identification (ID) Register The JTAG ID register is a 32-bit read-only factory-programmed register that distinguishes the component on a board according to the IEEE 1149.1 standard. **Figure 4-11** shows the JTAG ID register configuration. Version information corresponds to the revision number (\$0 for revision 0, \$1 for revision A, etc.). | 31 | 28 | 27 | 22 | 21 | 12 | 11 | 1 | 0 | |---------------------|----|-----|----------------|--------------|------|------|--------------------|---| | Version Information | | | Center<br>nber | Seque<br>Num | | | facturer<br>entity | 1 | | 000 | 00 | 000 | 110 | 000001 | 0001 | 0000 | 0001110 | 1 | Figure 4-11. JTAG Identification Register Configuration (Revision 0) ### 4.10 JTAG Boundary Scan Register (BSR) The BSR in the DSP56311 JTAG implementation contains bits for all device signals, clock pins, and their associated control signals. All DSP56311 bidirectional pins have a corresponding register bit in the BSR for pin data and are controlled by an associated control bit in the BSR. For details on the BSR, consult the *DSP56300 Family Manual*. **Core Configuration** DSP56311 User's Manual, Rev. 2 4-34 Freescale Semiconductor # **Programming the Peripherals** When peripherals are programmed in a given application, a number of possible modes and options are available for use. Chapters 6 through 9 describe in detail the possible modes and configurations for peripheral registers and ports. This chapter presents general guidelines for initializing the peripherals. These guidelines include a description of how the control registers are mapped in the DSP56311, data transfer methods that are available when the various peripherals are used, and information on General-Purpose Input/Output (GPIO) configuration. # 5.1 Peripheral Initialization Steps Each peripheral has its own initialization process. However, all four peripherals share some common steps, which follow: - 1. Determine the Register values to be programmed, using the following steps: - a. Find the peripheral register descriptions in the manual. - b. Choose the appropriate modes to configure for a given application. - c. Determine the bit settings for programming those modes. - **2.** Make sure the peripheral is in individual reset state or disabled. **Note:** Peripheral registers should not be modified while the peripheral is active. - 1. Configure the registers by writing the predetermined values from step 1 into the appropriate register locations. - **2.** Enable the peripheral. Once the peripheral is enabled, it operates according the programmed modes determined in step 1. For detailed initialization procedures unique to each peripheral device, consult the initialization section in the specific peripheral device chapter. # 5.2 Mapping the Control Registers The I/O peripherals are controlled through registers mapped to the top 128 words of X-data memory (\$FFFF80-\$FFFFFF). Referred to as the internal I/O space, the control registers are accessed by move (MOVE, MOVEP) instructions and bit-oriented instructions (BCHG, BCLR, BSET, BTST, BRCLR, BRSET, BSCLR, BSSET, JCLR, JSET, JSCLR, and JSSET). The contents of the internal X I/O memory space are listed in **Appendix B**, *Programming Reference*, **Table B-2**. Figure 5-1. Memory Mapping of Peripherals Control Registers # 5.3 Reading Status Registers Each peripheral has a read-only status register that indicate the state of the peripheral at a given time. The HI08, ESSI, and SCI have dedicated status registers. The triple timer has status bits embedded within a control/status register. Changes in the status bits can generate interrupt conditions. For example, the HI08 has a host status register with two host flag bits that can be encoded by the host to generate an interrupt in the DSP. ### 5.4 Data Transfer Methods Peripheral I/O on the DSP56311 can be accomplished in three ways: - Polling - Interrupts - DMA 5-2 Freescale Semiconductor ### 5.4.1 Polling Polling is the easiest method for data transfers. When polling is chosen, the DSP56311 core continuously checks a specified register flag waiting for an event to happen. One example would be setting an overflow flag in one of the Timers. Once the event occurs, the DSP56311 is free to continue with its next task. However, while it is waiting for the event to occur, the DSP56311 core is not executing any other code. Polling is the easiest transfer method since it does not require register initialization, but it is also the least efficient use of the DSP core. Each peripheral has its own set of flags which can be polled to determine when data is ready to be transferred. For example, the ESSI control registers provide bits that tell the core when data is ready to be transferred to or from the peripheral. The core polls these bits to determine when to interact with the peripheral. Similar flags exist for each peripheral. **Example 5-1** shows software polling programmed in an application using the HI08. #### **Example 5-1.** Software Polling ``` jclr#1,x:M_HSR,* ; loop if HSR[1]:HTDE=0 movey:(TBUFF_PTR)+,x1 ; move data to x1 ``` In this example, the core waits until the Host Status Register (HSR) Host Transmit Data Empty (HTDE) flag is set. When the flag is set, the core moves data from Y memory to the X1 register. ### 5.4.2 Interrupts Interrupts are more efficient than polling, but interrupts also require additional register initialization. Polling requires the core to remain busy checking a flag in a specified control register and therefore does not allow the core to execute other code at the same time. For interrupts, you can initialize the interrupt so it is triggered off one of the same flags that can also be polled. Then the core does not have to continuously check a flag. Once the interrupt is initialized and the flag is set, the core is notified to execute a data transfer. Until the flag is set, the core can remain busy executing other sections of code. When an interrupt occurs, the core execution flow jumps to the interrupt start address defined in **Table B-4** in **Appendix B**, *Programming Reference*. It executes code starting at the interrupt address. If it is a short interrupt (that is, the service routine is two opcodes long), the code automatically returns to the original program flow after executing two opcodes with no impact to the pipeline. Otherwise, if a longer service routine is required the programmer can place a jump-to-subroutine (JSR) instruction at the interrupt service address. In this case, the program executes that service routine and continues until a return-from-interrupt (RTI) instruction executes. The execution flow then resumes from the position the program counter was in before the interrupt was triggered. #### **Programming the Peripherals** Configuring interrupts requires two steps: - 1. Setting up the interrupt routine - a. The interrupt handler is located at the interrupt starting address. - b. The interrupt routines can be short (only two opcodes long) or long (more than two opcodes and requiring a JSR instruction). - **2.** Enabling the interrupts - a. Set the corresponding bits in the applicable peripheral control register. - b. Enable peripheral interrupts in the Interrupt Priority Register (IPRP). - c. Enable global interrupts in the Mode Register (MR) portion of the Status Register (SR). Events that change bits in the peripheral control registers can then trigger the interrupt. Depending on the peripheral, from two to six peripheral interrupt sources are available to the programmer. **Example 5-2** shows a short interrupt programmed for the HI08. The main program enables the Host Receive Interrupt in the Host Control Register (HCR). When the interrupt is triggered during code execution, the core processing jumps to the Host Receive Interrupt routine location at p:\$60 and executes the code there. Since this is a short interrupt, the core returns to normal code execution after executing the two move instructions, and an RTI instruction is not necessary. ### Example 5-2. Interrupts ``` bset#M_HRIE,x:M_HCR; enable host receive interrupt ; Short Interrupt Routine orgP:$60 movepx:M_HRX,x1 ; HI08 Receive Data Full interrupt movex1,y:(r0)+ ``` #### 5.4.3 DMA The Direct Memory Access (DMA) controller permits data transfers between internal/external memory and/or internal/external I/O in any combination without the intervention of the DSP56311 core. Dedicated DMA address and data buses and internal memory partitioning ensure that a high level of isolation is achieved so the DMA operation does not interfere with the core operation or slow it down. The DMA moves data to/from the peripheral transmit/receive registers. The programmer can use the DMA control registers to configure sources and destinations of data transfers. Depending on the peripheral, one to four peripheral request sources are available. This is the most efficient method of data transfer available. Core intervention is not required after the DMA channel is initialized. DSP56311 User's Manual, Rev. 2 5-4 Freescale Semiconductor | Block | Dominton | D | МА | |-------|----------|------|-------| | Віоск | Register | Read | Write | | ESSI | TX0 | No | Yes | | | TX1 | No | Yes | | | TX2 | No | Yes | | | RX | Yes | No | | SCI | SRX | Yes | No | | | STX | No | Yes | | EFCOP | FDIR | No | Yes | | | FDOR | Yes | No | | HI08 | HTX | No | Yes | | | HRX | Yes | No | | Timer | | | | **Table 5-1.** DMA-Accessible Registers **Example 5-3** shows a DMA configuration for transferring data to the Host Transmit register of the HI08. ### **Example 5-3.** DMA Transfers ``` bclr#M_D1L0,x:M_IPRC ; disable DMA1 interrupts bclr#M_D1L1,x:M_IPRC movep#TBUFF_START,x:M_DSR1; DMA1 source is transmit buffer movep#M_HTX,x:M_DDR1 ; DMA1 destination is HTX movep#TBUFF_SIZE-1,x:M_DCO1; DMA1 count is the full buffer movep#INIT_DCR1,x:M_DCR1 ; init. DMA1 control register ``` DMA requires more initialization code and consideration of DMA modes. However, it is the most efficient use of core resources. Once these registers are programmed, you must enable the DMA by triggering a DMA request off one of the peripheral control flags or enabling it in normal program flow or an interrupt service routine. ### 5.4.4 Advantages and Disadvantages Polling is the easiest method to implement, but it requires a large amount of DSP56311 core processing power. The core cannot be involved in other processing activities while it is polling receive and transmit ready bits. Interrupts require more code, but the core can process other routines while waiting for data I/O. An interrupt is generated when data is ready to be transferred to or from the peripheral device. DMA requires even less core intervention, and the setup code is minimal, but the DMA channels must be available. **Note:** Do not use interrupt requests and DMA requests simultaneously. DSP56311 User's Manual, Rev. 2 # 5.5 General-Purpose Input/Output (GPIO) The DSP56311 provides 34 bidirectional signals that can be configured as GPIO signals or as peripheral dedicated signals. No dedicated GPIO signals are provided. All of these signals are GPIO by default after reset. The control register settings of the DSP56311 peripherals determine whether these signals function as GPIO or as peripheral dedicated signals. This section describes how signals can be used as GPIO. **Chapter 2**, *Signals/Connections* details the special uses of the 34 bidirectional signals. These signals fall into five groups and are controlled separately or as a group: - Port B: 16 GPIO signals (shared with the HI08 signals) - Port C: six GPIO signals (shared with the ESSIO signals) - Port D: six GPIO signals (shared with the ESSI1 signals) - Port E: three GPIO signals (shared with the SCI signals) - Timers: three GPIO signals (shared with the triple timer signals) ### 5.5.1 Port B Signals and Registers Each of the 16 Port B signals not used as an HI08 signal can be configured as a GPIO signal. Three registers control the GPIO functionality of Port B: host control register (HCR), host port GPIO data register (HDR), and host port GPIO direction register (HDDR). **Chapter 6**, *Host Interface (HI08)*, discusses these registers. Figure 5-2. Port B Signals DSP56311 User's Manual, Rev. 2 ### 5.5.2 Port C Signals and Registers Each of the six Port C signals not used as an ESSI0 signal can be configured as a GPIO signal. Three registers control the GPIO functionality of Port C: Port C control register (PCRC), Port C direction register (PRRC), and Port C data register (PDRC). **Chapter 7**, *Enhanced Synchronous Serial Interface (ESSI)*, discusses these registers. 5.5.3 Port D Signals and Registers Each of the six Port D signals not used as an ESSI1 signal can be configured as a GPIO signal. Three registers control the GPIO functionality of Port D: Port D control register (PCRD), Port D direction register (PRRD), and Port D data register (PDRD). **Chapter 7**, *Enhanced Synchronous Serial Interface (ESSI)*, discusses these registers. Figure 5-4. Port D Signals # 5.5.4 Port E Signals and Registers Each of the three Port E signals not used as an SCI signal can be configured as a GPIO signal. Three registers control the GPIO functionality of Port E: Port E control register (PCRE), Port E #### **Programming the Peripherals** direction register (PRRE), and Port E data register (PDRE). **Chapter 8**, *Serial Communication Interface (SCI)*, discusses these registers. Figure 5-5. Port E Signals ### 5.5.5 Triple Timer Signals and Registers Each of the three triple timer interface signals (TIO[0–2]) not used as a timer signal can be configured as a GPIO signal. Each signal is controlled by the appropriate timer control status register (TCSR[0–2]). **Chapter 9**, *Triple Timer Module*, discusses these registers. DSP56311 User's Manual, Rev. 2 5-8 Freescale Semiconductor The host interface (HI08) is a byte-wide, full-duplex, double-buffered parallel port that can connect directly to the data bus of a host processor. The HI08 supports a variety of buses and provides glueless connection with a number of industry-standard microcomputers, microprocessors, and DSPs. The HI08 signals not used to interface to the host can be configured as GPIO signals, up to a total of 16. ### 6.1 Features The HI08 host is a slave device that operates asynchronously to the DSP core and host clocks. Thus, the HI08 peripheral has a host processor interface and a DSP core interface. This section lists the features of the host processor and DSP core interfaces. #### 6.1.1 DSP Core Interface - Mapping: Registers are directly mapped into eight internal X data memory locations. - Data word: DSP56311 24-bit (native) data words are supported, as are 8-bit and 16-bit words. - Handshaking protocols: - Software polled - Interrupt driven - Core DMA accesses #### ■ Instructions: - Memory-mapped registers allow the standard MOVE instruction to transfer data between the DSP56311 and external hosts. - A special MOVEP instruction for I/O service capability using fast interrupts. - Bit addressing instructions (for example, BCHG, BCLR, BSET, BTST, JCLR, JSCLR, JSET, JSSET) simplify I/O service routines. ### 6.1.2 Host Processor Interface - Sixteen signals support non-multiplexed or multiplexed buses: - H[0-7]/HAD[0-7] host data bus (H[0-7]) or host multiplexed address/data bus (HAD[0-7]) - HAS/HA0 address strobe (HAS) or host address line (HA0) - HA8/HA1 host address line (HA8) or host address line (HA1) - HA9/HA2 host address line (HA9) or host address line (HA2) - HRW/HRD read/write select (HRW) or read strobe (HRD) - HDS/HWR data strobe (HDS) or write strobe (HWR) - HCS/HA10 host chip select (HCS) or host address line (HA10) - HREQ/HTRQ host request (HREQ) or host transmit request (HTRQ) - HACK/HRRQ host acknowledge (HACK) or host receive request (HRRQ) **Note:** The signals in the above list that are shown as asserted low (for example, $\overline{\text{HRD}}$ ) all have programmable polarity. The default value following reset is shown in the above list. ### ■ Mapping: - HI08 registers are mapped into eight consecutive locations in the host's external bus address space. - The HI08 acts as a memory or I/O-mapped peripheral for microprocessors, microcontrollers, and so forth. #### ■ Transfer modes: - Mixed 8-bit, 16-bit, and 24-bit data transfers, DSP-to-host and host-to-DSP - Host command ### ■ Handshaking protocols: - Software polled - Interrupt-driven (Interrupts are compatible with most processors, including the MC68000, 8051, HC11, and Hitachi H8.) - Data word: 8 bits ### ■ Dedicated interrupts: - Separate request lines for each interrupt source - Special host commands force DSP core interrupts under host processor control. These commands are useful for - Real-time production diagnostics - Creation of a debugging window for program development - Host control protocols # ■ Interface capabilities: - Glueless interface (no external logic required) to - HC11 - Hitachi H8 - 8051 family - Thomson P6 family - Minimal glue logic (pull-ups, pull-downs) required to interface to - ISA bus - Freescale 68K family - Intel X86 family 6-2 Freescale Semiconductor # 6.2 Host Port Signals The host port signals are discussed in **Chapter 2**, *Signals/Connections*. Each host port signal can be programmed as a host port signal or as a GPIO signal, PB[0–15]. See **Table 6-1** through **Table 6-3**. Multiplexed Address/Data Bus Mode **GPIO Mode HI08 Port Signal** Non-multiplexed Bus Mode HAD[0-7] HAD[0-7] H[0-7] PB[0-7] HAS/HA0 HAS/HAS HA0 PB8 HA8/HA1 HA8 HA1 PB9 HA9/HA2 HA9 HA2 PB<sub>10</sub> HCS/HA10 HA10 HCS/HCS **PB13** Table 6-1. HI08 Signal Definitions for Operational Modes Table 6-2. HI08 Data Strobe Signals | HI08 Port Signal | Single Strobe Mode | Dual Strobe Mode | GPIO Mode | |------------------|--------------------|------------------|-----------| | HRW/HRD | HRW | HRD/HRD | PB11 | | HDS/HWR | HDS/HDS | HWR/HWR | PB12 | Table 6-3. HI08 Host Request Signals | HI08 Port Signal | Single Host Request Mode | Double Host Request Mode | GPIO Mode | |------------------|--------------------------|--------------------------|-----------| | HREQ/<br>HTRQ | HREQ/HREQ | HTRQ/HTRQ | PB14 | | HACK/<br>HRRQ | HACK/HACK | HRRQ/HRRQ | PB15 | The HI08 port can operate in multiplexed or non-multiplexed mode. In multiplexed mode (HPCR[11]:HMUX = 1), the lower eight address signals multiplex with the eight data lines. In non-multiplexed mode (HPCR[11]:HMUX = 0), the HI08 requires a chip select signal and three address lines to select one of the eight registers accessible to the host. Eight lines are used for data. The HI08 port can also be programmed to use a single or dual read/write data strobe and single or double host request. Software and hardware resets clear all DSP-side control registers and configure the HI08 as GPIO. To select GPIO functions, clear HPCR bits 6 through 1; to select other HI08 functions, set those same bits. If the HI08 is in GPIO mode, the HDDR configures each corresponding signal in the HDR as an input signal if the HDDR bit is cleared or as an output signal if the HDDR bit is set. For details, see **Section 6.6.3**, *Host Data Direction Register (HDDR)*, on page 6-14 and **Section 6.6.4**, *Host Data Register (HDR)*, on page 6-15. ### 6.3 Overview The HI08 is partitioned into two register banks, as **Figure 6-1** shows. The host-side register bank is accessible only to the host, and the DSP-side register bank is accessible only to the DSP core. For the host, the HI08 appears as eight byte-wide locations mapped in its external address space. The DSP-side registers appear to the DSP core as six 24-bit registers mapped into internal I/O X memory space and therefore accessible via standard DSP56300 instructions and addressing modes. # Control Registers DSP-Side Registers Data Registers HPCR = Host Port Control Register HDDR = Host Data Direction Register HBAR = Host Base Address Register HDR = Host Data Register #### nost-side negisters #### Control Registers Data Registers ISR = Interface Status Register ICR = Interface Control Register RXM = Receive Register Middle RXM = Receive Register Middle RXL = Receive Register Low RXL = Receive Register Low RXL = Receive Register Low RXL = Transmit Register High RXH = Transmit Register Middle TXL = Transmit Register Low Figure 6-1. HI08 Block Diagram 6-4 Freescale Semiconductor DSP56311 User's Manual, Rev. 2 In GPIO mode, two additional registers (HDDR and HDR) are related to the HI08 peripheral. The separate receive and transmit data paths are double buffered for efficient, high speed asynchronous transfers. The host-side transmit data path (host writes) is also the DSP-side receive path; the host-side receive data path (host reads) is also the DSP-side transmit path. The Receive (RXH:RXM:RXL) and Transmit Data Registers (TXH:TXM:TXL) use the same host address. During host writes to these addresses, the data is transferred to the Transmit Data Registers while reads are performed from the Receive Data Registers. # 6.4 Operation The HI08 is a slave-only device, so the host is the master of all bus transfers. In host-to-DSP transfers, the host writes data to the Transmit Data Registers (TXH:TXM:TXL). In DSP-to-host transfers the host reads data from the Receive Data Registers (RXH:RXM:RXL). The DSP side has access only to the Host Receive Data Register (HRX) and the Host Transmit Data Register (HTX). Data automatically moves between the host-side data registers and the DSP-side data registers when it is available. This double-buffered mechanism allows for fast data transfers but creates a "pipeline" that can either stall communication (if the pipeline is either full or empty) or cause erroneous data transfers (new data to be overwritten or old data to be read twice). The HI08 port has several handshaking mechanisms to counter these buffering effects. Suppose the host is writing several pieces of data to the HI08 port. The host first uses one of the handshaking protocols to determine whether any data previously written to the Transmit Data Registers (TXH:TXM:TXL) has successfully transferred to the DSP side. If the host-side Transmit Data Registers (TXH:TXM:TXL) are empty, the host writes the data to these registers. The transfer to the DSP-side Host Receive Data Register (HRX) occurs only if HRX is empty (that is, the DSP has read it). The DSP core then uses an appropriate handshaking protocol to move data from the HRX to the receiving buffer or register. Without handshaking, the host might overwrite data not transferred to the DSP side or the DSP might receive stale data. Similarly, when the host performs multiple reads from the HI08 port Receive Data Registers (RXH:RXM:RXL), the DSP side uses an appropriate handshaking protocol to determine whether any data previously written to the Host Transmit Register (HTX) has successfully transferred to the host-side registers. If HTX is empty, the DSP writes the data to this register. Data transfers to the host-side Receive Data Registers (RXH:RXM:RXL) occur only if they are empty (that is, the host has read them). The host can then use any of the available handshaking protocols to determine whether more data is ready to be read. The DSP56311 HI08 port offers the following handshaking protocols for data transfers with the host: - Software polling - Interrupts - Core DMA access - Host requests The choice of which protocol to use is based on such system constraints as the amount of data to be transferred, the timing requirements for the transfer, and the availability of such resources as processing bandwidth and DMA channels. All of these constraints are discussed in the following sections. The transfers described here occur asynchronously between the host and the DSP; each transferring data at its own pace. However, use of the appropriate handshaking protocol allows data transfers to occur at optimum rates. ### 6.4.1 Software Polling Software polling is the simplest data transfer method to use, but it demands the greatest amount of the core's processing power. Status bits are provided for the host or the DSP core to test and determine if the data registers are empty or full. However, the DSP core cannot be involved in other processing activities while it is polling these status bits. On the DSP side, for transfers from the DSP to the host (host reads), the DSP core must determine the state of Host Transmit Data register (HTX). In transfers from the host to the DSP (host writes), the DSP side should determine the state of the Host Receive Data Register (HRX). Thus, two bits are provided to the core for polling: - the Host Transmit Data Empty (HTDE) bit in the Host Status register (HSR[1]:HTDE) - the Host Receive Data Full (HRDF) bit in the Host Status register (HSR[0]:HRDF) A similar mechanism is available on the host-side to determine the state of the Transmit Registers (TXH:TXM:TXL) and Receive Registers (RXH:RHM:RHL). Two bits are provided to the host for polling: - the Transmit Data Empty (TXDE) bit in the Interface Status Register (ISR[1]:TXDE) - the Receive Data Full (RXDF) bit in the Interface Status Register (ISR[0]:RXDF) The HI08 also offers four general-purpose flags for communication between the host and the DSP. The DSP-side uses the HSR Host Flag bits (HCR[4–3] = HF[3–2]) to pass application-specific information to the host. The status of HF3–HF2 is reflected in the host-side ISR Host Flag bits (ISR[4–3] = HF[3–2]). Similarly, the host side can use the ICR Host Flag bits (ICR[4–3] = HF[1–0]) to pass application-specific information to the DSP. The status of HF[1–0] is reflected in the DSP-side HSR Host Flag bits (HSR[4–3] = HF[1–0]). ### 6.4.2 Core Interrupts and Host Commands The HI08 can request interrupt service from the DSP56311 core. The DSP56311 core interrupts are internal and do not require the use of an external interrupt signal. When the appropriate interrupt enable bit in the HCR is set, an interrupt condition caused by the host interface sets the appropriate bit in the HSR, generating an interrupt request to the DSP56311 interrupt controller (see **Figure 6-2**). The DSP56311 acknowledges interrupts by jumping to the appropriate interrupt service routine. The following DSP core interrupts are possible from the HI08 peripheral: 6-6 Freescale Semiconductor 6-7 - Host command - Transmit data register empty - Receive data register full These interrupts are maskable via the Host Receive Interrupt Enable bit (HCR[0] = HRIE), the Host Transmit Interrupt Enable bit (HCR[1] = HTIE), and the Host Command Interrupt Enable bit (HCR[2] = HCIE), respectively. Receive Data Full and Transmit Data Empty interrupts move data to/from the HTX and HRX data registers. The DSP interrupt service routine must read or write the appropriate HI08 data register (HRX or HTX) to clear the interrupt condition. Figure 6-2. HI08 Core Interrupt Operation Host commands allow the host to issue command requests to the DSP by selecting any of 128 DSP interrupt routines for execution. For example, the host may issue a command via the HI08 that sets up and enables a DMA transfer. The DSP56311 processor has reserved interrupt vector addresses for application-specific service routines. However, this flexibility is independent of the data transfer mechanisms in the HI08 and allows the host to force execution of any interrupt handler (for example, SSI, SCI, IRQx, and so on). To enable Host Command interrupts, the HCR[2] = HCIE bit is set on the DSP side. The host then uses the Command Vector Register (CVR) to start an interrupt routine. The host sets the Host Command bit (CVR[7] = HC) to request the command interrupt and the seven Host Vector bits CVR[6-0] = HV[6-0] to select the interrupt address to be used. When the DSP core recognizes the host command interrupt, the address of the interrupt taken is 2xHV. For host command interrupts, the interrupt acknowledge from the DSP56311 program controller clears the pending interrupt condition. Note: When the DSP enters Stop mode, the HI08 pins are electrically disconnected internally, thus disabling the HI08 until the core leaves Stop mode. Do *not* issue a STOP command via the HI08 unless some other mechanism for exiting this mode is provided. #### 6.4.3 Core DMA Access The DSP56300 family Direct Memory Access (DMA) controller permits transfers between internal or external memory and I/O without any core intervention. A DMA channel can be set up to transfer data to/from the HTX and HRX data registers, freeing the core to use its processing power on functions other than polling or interrupt routines for the HI08. DMA may well be the best method to use for data transfers, but it requires that one of the six DMA channels be available for use. Two HI08 DMA sources are possible, as **Table 6-4** shows. Refer to the *DSP56300 Family Manual* to learn about DMA accesses. Requesting Device DCRx[15–11] = DRS[4–0] Host Receive Data Full (HRDF = 1) 10011 Host Transmit Data Empty (HTDE = 1) 10100 Table 6-4. DMA Request Sources Note: DMA transfers do not access the host bus. The host must determine when data is available in the host-side data registers using an appropriate polling mechanism. ### 6.4.4 Host Requests A set of signal lines allow the HI08 to request service from the host. The request signal lines normally connect to the host interrupt request pins (IRQx) and indicate to the host when the DSP HI08 port requires service. The HI08 can be configured to use either a single Host Request (HREQ) line for both receive and transmit requests or two signal lines, a Host Transmit Request (HTRQ) and a Host Receive Request (HRRQ), for each type of transfer. Host requests are enabled on both the DSP-side and host-side. On the DSP side, the HPCR Host Request Enable bit (HPCR[4] = HREN) is set to enable host requests. On the host side, clearing the ICR Double Host Request bit (ICR[2] = HDRQ) configures the HI08 to use a single request line (HREQ). Setting the ICR[2] = HDRQ bit enables both transmit and request lines to be used. Further, the host uses the ICR Receive Request Enable bit (ICR[0] = RREQ) and the ICR Transmit Request Enable bit (ICR[1] = TREQ) to enable receive and transmit requests, 6-8 Freescale Semiconductor respectively. When host requests are enabled, the host request pins operate as shown in **Figure 6-3**. Figure 6-3. HI08 Host Request Structure **Table 6-5** shows the operation of the HREQ pin when a single request line is used. The host can test these ICR bits to determine the interrupt source. | | • | | |---------------|---------------|-------------------------------| | ICR[1] = TREQ | ICR[0] = RREQ | HREQ Pin | | 0 | 0 | No interrupts | | 0 | 1 | RXDF request enabled | | 1 | 0 | TXDE request enabled | | 1 | 1 | RXDF and TXDE request enabled | **Table 6-5.** HREQ Pin Operation In Single Request Mode (ICR[2] = HDRQ = 0) **Table 6-6** shows the operation of the transmit request (HTRQ) and receive request (HRRQ) lines with dual host requests enabled. **Table 6-6.** HTRQ and HRRQ Pin Operation In Double Request Mode (ICR[2] = HDRQ = 1) | ICR[1] = TREQ | ICR[0] = RREQ | HTRQ Pin | HRRQ Pin | |---------------|---------------|----------------------|----------------------| | 0 | 0 | No interrupts | No interrupts | | 0 | 1 | No interrupts | RXDF request enabled | | 1 | 0 | TXDE Request enabled | No interrupts | | 1 | 1 | TXDE Request enabled | RXDF request enabled | ### 6.4.5 Endian Modes The Host Little Endian bit in the host-side Interface Control Register (ICR[5] = HLEND) allows the host to access the HI08 data registers in Big Endian or Little Endian mode. In Little Endian mode (HLEND = 1), a host transfer occurs as shown in **Figure 6-4**. Figure 6-4. HI08 Read and Write Operations in Little Endian Mode The host can transfer one byte at a time, so a 24-bit datum would be transferred using three store (or load) byte operations, ensuring that the data byte at host bus address \$7 is written last since this causes the transfer of the data to the DSP-side HRX. However, the host bus controller may be sophisticated enough that the host can transfer all bytes in a single operation (instruction). For example, in the PowerPC MPC860 processor, the General-Purpose Controller Module (GPCM) in the memory controller can be programmed so that the host can execute a single read (load word, LDW) or write (store word, STW) instruction to the HI08 port and cause four byte transfers to occur on the host bus. The 32-bit datum transfer shown in **Figure 6-4** has byte data xx written to HI08 address \$4, byte aa to address \$5, byte bb to address \$6 and byte cc to address \$7 (this assumes the 24-bit datum is contained in the lower 24 bits of the host's 32-bit data register as shown). A similar operation occurs when the HI08 is initialized in Big Endian mode by clearing the Host Little Endian bit (ICR[5] = HLEND). Big Endian mode is depicted in **Figure 6-5**. Figure 6-5. HI08 Read and Write Operations in Big Endian Mode 6-10 Freescale Semiconductor # 6.5 Boot-up Using the HI08 Host Port The DSP56300 core has eight bootstrap operating modes to start up after reset. As the processor exits the Reset state the value at the external mode pins MODA/IRQA, MODB/IRQB, MODC/IRQC and MODD/IRQD are loaded into the Chip Operating Mode bits (MA, MB, MC and MD) of the Operating Mode Register (OMR). These bits determine the bootstrap operating mode. Modes C, D, E and F use the HI08 host port to bootstrap the application code to the DSP. **Table 6-7** describes these modes. | Mode | MODD | MODC | MODB | MODA | HI08 Bootstrap Description | |------|------|------|------|------|-------------------------------| | С | 1 | 1 | 0 | 0 | ISA/DSP5630x mode | | D | 1 | 1 | 0 | 1 | HC11 non-multiplexed bus mode | | E | 1 | 1 | 1 | 0 | 8051 multiplexed bus mode | | F | 1 | 1 | 1 | 1 | MC68302 bus mode | Table 6-7. HI08 Boot Modes The bootstrap program is factory-programmed into an internal 192-word by 24-bit bootstrap ROM at locations \$FF0000-\$FF00BF of P memory. This program can load program RAM segment from the HI08 host port. When any of the modes in the preceding table are used, the core begins executing the bootstrap program and configures the HI08 based on the OMR mode bits. The bootstrap program then expects the following data sequence when the user program is downloaded from the HI08: - 1. Three bytes (least significant byte first) indicating the number of 24-bit program words to be loaded. - **2.** Three bytes (least significant byte first) indicating the 24-bit starting address in P-memory to load the user's program. - **3.** The user program (three bytes, least significant byte first, for each program word). Once the bootstrap program finishes loading the specified number of words, it jumps to the specified starting address and executes the loaded program. # 6.6 DSP Core Programming Model The DSP56300 core treats the HI08 as a memory-mapped peripheral occupying eight 24-bit words in X data memory space. The DSP can use the HI08 as a normal memory-mapped peripheral, employing either standard polled or interrupt-driven programming techniques. Separate transmit and receive data registers are double-buffered to allow the DSP and host processor to transfer data efficiently at high speed. Direct memory mapping allows the DSP56311 core to communicate with the HI08 registers using standard instructions and addressing modes. In addition, the MOVEP instruction allows direct data transfers between DSP56311 internal memory and the HI08 registers or *vice versa*. There are two types of host processor registers, data and control, with eight registers in all. The DSP core can access all eight registers, but the external host cannot. The following data registers are 24-bit registers used for high-speed data transfers by the DSP core. - Host data receive register (HRX), on **page 6-20** - Host data transmit register (HTX), on page 6-20 The DSP-side control registers are 16-bit registers that control HI08 functionality: - Host control register (HCR), on page 6-12 - Host status register (HSR), on page 6-13 - Host GPIO data direction register (HDDR), on page 6-14 - Host GPIO data register (HDR), on page 6-15 - Host base address register (HBAR), on **page 6-15** - Host port control register (HPCR), on page 6-16 Both hardware and software resets disable the HI08. After a reset, the HI08 signals are configured as GPIO and disconnected from the DSP56300 core (that is, the signals are left floating). ### 6.6.1 Host Control Register (HCR) This read/write register controls the HI08 interrupt operation. Initialization values for HCR bits are presented in **Section 6.6.9**, *DSP-Side Registers After Reset*, on page 6-20. | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----|----|----|----|----|----|---|---|---|---|---|-----|-----|------|------|------| | | | | | | | | | | | | HF3 | HF2 | HCIE | HTIE | HRIE | —Reserved bit; read as 0; write to 0 for future compatibility. Figure 6-6. Host Control Register (HCR) (X:\$FFFFC2) Table 6-8. Host Control Register (HCR) Bit Definitions | Bit Number | Bit Name | Reset Value | Description | |------------|----------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15–5 | | 0 | Reserved. Write to 0 for future compatibility. | | 4–3 | HF[3 –2] | 0 | Host Flags 2, 3 General-purpose flags for DSP-to-host communication. The DSP core can set or clear HF[3–2]. The values of HF[3–2] are reflected in the interface status register (ISR); that is, if they are modified by the DSP software, the host processor can read the modified values by reading the ISR. These two general-purpose flags can be used individually or as encoded pairs in a simple DSP-to-host communication protocol, implemented in both the DSP and the host processor software. The bit value is indeterminate after an individual reset. | DSP56311 User's Manual, Rev. 2 Table 6-8. Host Control Register (HCR) Bit Definitions | Bit Number | Bit Name | Reset Value | | Description | | | |------------|----------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 2 | HCIE | 0 | Host Command Interrupt Enable Generates a host command interrupt request if the host command pending (HCP) status bit in the HSR is set. If HCIE is cleared, HCP interrupts are disabled. The interrupt address is determined by the host command vector register (CVR). NOTE: If more than one interrupt request source is asserted and enabled (for example, HRDF is set, HCP is set, HRIE is set, and HCIE is set), the HI08 generates interrupt requests according to priorities shown here. The by value is indeterminate after an individual reset. | | | | | | | | Priority | Interrupt Source | | | | | | | Highest | Host Command (HCP = 1) | | | | | | | | Transmit Data (HTDE = 1) | | | | | | | Lowest | Receive Data (HRDF = 1) | | | | 1 | HTIE | 0 | empty (HTDE) bit in the HSR is transferred from the HTX to the | ble a interrupt request if the host transmit data s set. The HTDE bit is set when data is e RXH, RXM, or RXL registers. If HTIE is lisabled. The bit value is indeterminate after | | | | 0 | HRIE | 0 | (HRDF) bit in the host status re when data is transferred to the | interrupt request if the host receive data full<br>egister (HSR, Bit 0) is set. The HRDF bit is set<br>HRX from the TXH, TXM, or TXL registers. If<br>pts are disabled. The bit value is | | | # 6.6.2 Host Status Register (HSR) The HSR is a 16-bit read-only status register by which the DSP reads the HI08 status and flags. The host processor cannot access it directly. The initialization values for the HSR bits are discussed in **Section 6.6.9**, *DSP-Side Registers After Reset*, on page 6-20. | 5 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|----|----|----|----|----|---|---|---|---|---|-----|-----|-----|------|------| | | | | | | | | | | | | HF1 | HF0 | HCP | HTDE | HRDF | —Reserved bit; read as 0; write to 0 for future compatibility. Figure 6-7. Host Status Register (HSR) (X:\$FFFFC3) Table 6-9. Host Status Register (HSR) Bit Definitions | Bit Number | Bit Name | Reset Value | Description | |------------|----------|-------------|------------------------------------------------| | 15–5 | | 0 | Reserved. Write to 0 for future compatibility. | Table 6-9. Host Status Register (HSR) Bit Definitions (Continued) | Bit Number | Bit Name | Reset Value | Description | |------------|----------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4–3 | HF[1–0] | 0 | Host Flags 0, 1 General-purpose flags for host-to-DSP communication. These bits reflect the status of host flags HF[1–0] in the ICR on the host side. These two general-purpose flags can be used individually or as encoded pairs in a simple host-to-DSP communication protocol, implemented in both the DSP and the host processor software. | | 2 | НСР | 0 | Host Command Pending Reflects the status of the CVR[HC] bit. When set, it indicates that a host command interrupt is pending. HI08 hardware clears HC and HCP when the DSP core services the interrupt request. If the host clears HC, HCP is also cleared. | | 1 | HTDE | 0 | Host Transmit Data Empty Indicates that the host transmit data register (HTX) is empty and can be written by the DSP core. HTDE is set when the HTX register is transferred to the RXH:RXM:RXL registers. The host processor can also set HTDE using the initialize function. HTDE is cleared when the DSP core writes to HTX. | | 0 | HRDF | 0 | Host Receive Data Full Indicates that the host receive data register (HRX) contains data from the host processor. HRDF is set when data is transferred from the TXH:TXM:TXL registers to the HRX register. The host processor can also clear HRDF using the initialize function. | ### 6.6.3 Host Data Direction Register (HDDR) The HDDR controls the direction of the data flow for each of the HI08 signals configured as GPIO. Even when the HI08 functions as the host interface, its unused signals can be configured as GPIO signals. For information on the HI08 GPIO configuration options, see **Section 6.2**, *Host Port Signals*, on page 6-3. If Bit DR*xx* is set, the corresponding HI08 signal is configured as an output signal. If Bit DR*xx* is cleared, the corresponding HI08 signal is configured as an input signal. Hardware and software reset clear the HDDR bits. | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------|------|------|------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | DR15 | DR14 | DR13 | DR12 | DR11 | DR10 | DR9 | DR8 | DR7 | DR6 | DR5 | DR4 | DR3 | DR2 | DR1 | DR0 | Figure 6-8. Host Data Direction Register (HDDR) (X:\$FFFFC8) DSP56311 User's Manual, Rev. 2 ### 6.6.4 Host Data Register (HDR) The HDR register holds the data value of the corresponding bits of the HI08 signals configured as GPIO signals. The functionality of Dxx depends on the corresponding HDDR bit (that is, DRxx). The host processor can not access the Host Data Register (HDR) | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|-----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|----| | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Figure 6-9. Host Data Register (HDR) (X:\$FFFFC8) **Table 6-10.** HDR and HDDR Functionality | HDDR | HC | )R | | | | | | | |-----------|------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|--|--|--|--|--|--| | DDww | D) | кх | | | | | | | | DRxx | GPIO Signal <sup>1</sup> | Non-GPIO Signal <sup>1</sup> | | | | | | | | 0 | Read-only bit—The value read is the binary value of the signal. The corresponding signal is configured as an input. | Read-only bit—Does not contain significant data. | | | | | | | | 1 | Read/write bit— The value written is the value read. The corresponding signal is configured as an output and is driven with the data written to Dxx. | Read/write bit— The value written is the value read. | | | | | | | | 1. Define | Defined by the selected configuration. | | | | | | | | # 6.6.5 Host Base Address Register (HBAR) In multiplexed bus modes, HBAR selects the base address where the host-side registers are mapped into the host bus address space. The address from the host bus is compared with the base address as programmed in the Base Address Register. An internal chip select is generated if a match is found. **Figure 6-11** shows how the chip-select logic uses HBAR. | 15 | , | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----|---|----|----|----|----|----|---|---|------|-----|-----|-----|-----|-----|-----|-----| | | | | | | | | | | BA10 | BA9 | BA8 | BA7 | BA6 | BA5 | BA4 | BA3 | —Reserved bit, read as 0, write to 0 for future compatibility. Figure 6-10. Host Base Address Register (HBAR) (X:\$FFFFC5) **Table 6-11.** Host Base Address Register (HBAR) Bit Definitions | Bit Number | Bit Name | Reset Value | Description | |------------|----------|-------------|------------------------------------------------------------------------------------------------------------| | 15–8 | | 0 | Reserved. Write to 0 for future compatibility. | | 7–0 | BA[10-3] | \$80 | Base Address Reflect the base address where the host-side registers are mapped into the bus address space. | Figure 6-11. Self Chip-Select Logic ### 6.6.6 Host Port Control Register (HPCR) The HPCR is a read/write control register that controls the HI08 operating mode. HPCR bit initialization values are discussed in **Section 6.6.9**, *DSP-Side Registers After Reset*, on page 6-20. Hardware and software reset clear the HPCR bits. | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|-----|------|------|------|------|------|------|---|-----|------|------|-------|-------|-------|------| | HAP | HRP | HCSP | HDDS | HMUX | HASP | HDSP | HROD | | HEN | HAEN | HREN | HCSEN | HA9EN | HA8EN | HGEN | —Reserved bit, read as 0; write to 0 for future compatibility. Figure 6-12. Host Port Control Register (HPCR) (X:\$FFFFC4) To assure proper operation of the DSP56311, the HPCR bits HAP, HRP, HCSP, HDDS, HMUX, HASP, HDSP, HROD, HAEN, and HREN should be changed only if HEN is cleared. Similarly, the HPCR bits HAP, HRP, HCSP, HDDS, HMUX, HASP, HDSP, HROD, HAEN, HREN, HCSEN, HA9EN, and HA8EN should not be set when HEN is set nor at the time HEN is set. Table 6-12. Host Port Control Register (HPCR) Bit Definitions | Bit Number | Bit Name | Reset Value | Description | |------------|----------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | НАР | 0 | Host Acknowledge Polarity If HAP is cleared, the host acknowledge (HACK) signal is configured as an active low input. The HI08 drives the contents of the IVR onto the host bus when the HACK signal is low. If the HAP bit is set, the HACK signal is configured as an active high input. The HI08 outputs the contents of the IVR when the HACK signal is high. | | 14 | HRP | 0 | Host Request Polarity Controls the polarity of the host request signals. In single host request mode (that is, when HDRQ is cleared in the ICR), if HRP is cleared and host requests are enabled (that is, if HREN is set and HEN is set), then the HREQ signal is an active low output. If HRP is set and host requests are enabled, the HREQ signal is an active high output. In the double host request mode (that is, when HDRQ is set in the ICR), if HRP is cleared and host requests are enabled (that is, if HREN is set and HEN is set), then the HTRQ and HRRQ signals are active low outputs. If HRP is set and host requests are enabled, the HTRQ and HRRQ signals are active high outputs. | DSP56311 User's Manual, Rev. 2 6-16 Freescale Semiconductor Table 6-12. Host Port Control Register (HPCR) Bit Definitions (Continued) | Bit Number | Bit Name | Reset Value | Description | |------------|----------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 13 | HCSP | 0 | Host Chip Select Polarity If the HCSP bit is cleared, the host chip select (HCS) signal is configured as an active low input and the HI08 is selected when the HCS signal is low. If the HCSP signal is set, HCS is configured as an active high input and the HI08 is selected when the HCS signal is high. | | 12 | HDDS | 0 | Host Dual Data Strobe If the HDDS bit is cleared, the HI08 operates in single-strobe bus mode. In this mode, the bus has a single data strobe signal for both reads and writes. If the HDDS bit is set, the HI08 operates in dual strobe bus mode. In this mode, the bus has two separate data strobes: one for data reads, the other for data writes. See Figure 6-13 on page -19 and Figure 6-14 on page -19 for details on dual and single strobe modes. | | 11 | HMUX | 0 | Host Multiplexed Bus If HMUX is set, the HI08 operates in multiplex mode, latching the lower portion of a multiplexed address/data bus. In this mode the internal address line values of the host registers are taken from the internal latch. If HMUX is cleared, it indicates that the HI08 is connected to a non-multiplexed type of bus. The values of the address lines are then taken from the HI08-dedicated address signals. | | 10 | HASP | 0 | Host Address Strobe Polarity If HASP is cleared, the host address strobe (HAS) signal is an active low input, and the address on the host address/data bus is sampled when the HAS signal is low. If HASP is set, HAS is an active-high address strobe input, and the address on the host address or data bus is sampled when the HAS signal is high. | | 9 | HDSP | 0 | Host Data Strobe Polarity If HDSP is cleared, the data strobe signals are configured as active low inputs, and data is transferred when the data strobe is low. If HDSP is set, the data strobe signals are configured as active high inputs, and data is transferred when the data strobe is high. The data strobe signals are either HDS by itself or both HRD and HWR together. | | 8 | HROD | 0 | Host Request Open Drain Controls the output drive of the host request signals. In the single host request mode (that is, when HDRQ is cleared in ICR), if HROD is cleared and host requests are enabled (that is, if HREN is set and HEN is set in the host port control register (HPCR)), then the HREQ signal is always driven by the HI08. If HROD is set and host requests are enabled, the HREQ signal is an open drain output. In the double host request mode (that is, when HDRQ is set in the ICR), if HROD is cleared and host requests are enabled (that is, if HREN is set and HEN is set in the HPCR), then the HTRQ and HRRQ signals are always driven. If HROD is set and host requests are enabled, the HTRQ and HRRQ signals are open drain outputs. | | 7 | | 0 | Reserved. Write to 0 for future compatibility. | | 6 | HEN | 0 | Host Enable If HEN is set, the HI08 operates as the host interface. If HEN is cleared, the HI08 is not active, and all the HI08 signals are configured as GPIO signals according to the value of the HDDR and HDR. | Table 6-12. Host Port Control Register (HPCR) Bit Definitions (Continued) | Bit Number | Bit Name | Reset Value | Description | |------------|----------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5 | HAEN | 0 | Host Acknowledge Enable Controls the HACK signal. In the single host request mode (HDRQ is cleared in the ICR), if HAEN and HREN are both set, HACK/HRRQ is configured as the host acknowledge (HACK) input. If HAEN or HREN is cleared, HACK/HRRQ is configured as a GPIO signal according to the value of the HDDR and HDR. In the double host request mode (HDRQ is set in the ICR), HAEN is ignored. | | 4 | HREN | 0 | Host Request Enable Controls the host request signals. If HREN is set and the HI08 is in the single host request mode (that is, if HDRQ is cleared in the host interface control register (ICR)), then HREQ/HTRQ is configured as the host request (HREQ) output. If HREN is cleared, HREQ/HTRQ and HACK/HRRQ are configured as GPIO signals according to the value of the HDDR and HDR. If HREN is set in the double host request mode (that is, if HDRQ is set in the ICR), HREQ/HTRQ is configured as the host transmit request (HTRQ) output and HACK/HRRQ as the host receive request (HRRQ) output. If HREN is cleared, HREQ/HTRQ and HACK/HRRQ are configured as GPIO signals according to the value of the HDDR and HDR. | | 3 | HCSEN | 0 | Host Chip Select Enable If the HCSEN bit is set, HCS/HA10 is a host chip select (HCS) in the non-multiplexed bus mode (that is, when HMUX is cleared) and host address line 10 (HA10) in the multiplexed bus mode (that is, when HMUX is set). If this bit is cleared, HCS/HA10 is configured as a GPIO signal according to the value of the HDDR and HDR. | | 2 | HA9EN | 0 | Host Address Line 9 Enable If HA9EN is set and the HI08 is in multiplexed bus mode, then HA9/HA2 is host address line 9 (HA9). If this bit is cleared and the HI08 is in multiplexed bus mode, then HA9/HA2 is configured as a GPIO signal according to the value of the HDDR and HDR. NOTE: HA9EN is ignored when the HI08 is not in the multiplexed bus mode (that is, when HMUX is cleared). | | 1 | HA8EN | 0 | Host Address Line 8 Enable If HA8EN is set and the HI08 is in multiplexed bus mode, then HA8/A1 is host address line 8 (HA8). If this bit is cleared and the HI08 is in multiplexed bus mode, then HA8/HA1 is a GPIO signal according to the value of the HDDR and HDR. NOTE: HA8EN is ignored when the HI08 is not in the multiplexed bus mode (that is, when HMUX is cleared). | | 0 | HGEN | 0 | Host GPIO Port Enable Enables/disables signals configured as GPIO. If this bit is cleared, signals configured as GPIO are disconnected: outputs are high impedance, inputs are electrically disconnected. Signals configured as HI08 are not affected by the value of HGEN. | 6-18 Freescale Semiconductor In a single-strobe mode, a DS (data strobe) signal qualifies the access, while a R/W (Read-Write) signal specifies the direction of the access. Figure 6-13. Single-Strobe Mode In dual-strobe mode, separate HRD and HWR signals specify the access as a read or write access, respectively. Figure 6-14. Dual-Strobe Mode ### 6.6.7 Host Transmit (HTX) Register The HTX register is used in DSP-to-host data transfers. The DSP56311 views it as a 24-bit write-only register. Its address is X:\$FFFFC7. Writing to the HTX register clears the host transfer data empty bit (HSR[HTDE]) on the DSP side. The contents of the HTX register are transferred as 24-bit data to the Receive Data Registers (RXH:RXM:RXL) when both HSR[HTDE] and receive data full (ISR[RXDF]) on the host-side bits are cleared. This transfer operation sets the ISR[RXDF] and HSR[HTDE] bits. The DSP56311 can set the HCR[HTIE] bit to cause a host transmit data interrupt when HSR[HTDE] is set. To prevent the previous data from being overwritten, the DSP56311 should never write to the HTX when HSR[HTDE] is cleared. **Note:** When data is written to a peripheral device, there is a two-cycle pipeline delay until any status bits affected by this operation are updated. If you read any of the status bits within the next two cycles, the bit does not reflect its current status. For details, see **Section 6.4.1**, *Software Polling*, on page 6-6. # 6.6.8 Host Receive (HRX) Register The HRX register is used in host-to-DSP data transfers. The DSP56311 views it as a 24-bit read-only register. Its address is X:\$FFFFC6. It is loaded with 24-bit data from the transmit data registers (TXH:TXM:TXL on the host side) when both the transmit data register empty (ISR[TXDE]) on the host side and host receive data full (HSR[HRDF]) on the DSP side are cleared. The transfer operation sets both ISR[TXDE] and HSR[HRDF]. When the HSR[HRDF] is set, the HRX register contains valid data. The DSP56311 can set the HCR[HRIE] to cause a host receive data interrupt when HSR[HRDF] is set. When the DSP56311 reads the HRX register, the HSR[HRDF] bit is cleared. **Note:** The DSP56311 should never try to read the HRX register if the HSR[HRDF] bit is already cleared. ### 6.6.9 DSP-Side Registers After Reset **Table 6-13** shows the results of the four reset types on the bits in each of the HI08 registers accessible to the DSP56311. The hardware reset (HW) is caused by the RESET signal. The software reset (SW) is caused by execution of the RESET instruction. The individual reset (IR) occurs when HPCR[HEN] is cleared. The stop reset (ST) occurs when the STOP instruction executes. 6-20 Freescale Semiconductor Table 6-13. DSP-Side Registers After Reset | <b></b> | <b>D</b> | | Reset | t Туре | | |------------------|------------------------|-------------------------|------------------------|-------------|-------------| | Register<br>Name | Register<br>Data | HW<br>Reset | SW<br>Reset | IR<br>Reset | ST<br>Reset | | HCR | All bits | 0 | 0 | _ | _ | | HPCR | All bits | 0 | 0 | _ | _ | | HSR | HF[1-0] | 0 | 0 | _ | _ | | | HCP | 0 | 0 | 0 | 0 | | | HTDE | 1 | 1 | 1 | 1 | | | HRDF | 0 | 0 | 0 | 0 | | HBAR | BA[10-3] | \$80 | \$80 | _ | _ | | HDDR | DR[15-0] | 0 | 0 | _ | _ | | HDR | D[15-0] | _ | _ | _ | _ | | HRX | HRX [23-0] | empty | empty | empty | empty | | HTX | HTX [23-0] | empty | empty | empty | empty | | Note: A long das | h (—) denotes that the | bit value is not affect | ed by the specified re | eset. | | # 6.7 Host Programmer Model The HI08 provides a simple, high-speed interface to a host processor. To the host bus, the HI08 appears to be eight byte-wide registers. Separate transmit and receive data paths are double-buffered to allow the DSP core and host processor to transfer data efficiently at high speed. The host can access the HI08 asynchronously using polling techniques or interrupt-based techniques. The HI08 appears to the host processor as a memory-mapped peripheral occupying eight bytes in the host processor address space. (See **Table 6-14**.) The eight HI08 registers include the following: - A control register (ICR), on page 6-22 - A status register (ISR), on page 6-25 - Three data registers (RXH/TXH, RXM/TXM, and RXL/TXL), on page 6-27 - Two vector registers (CVR and IVR), on page 6-24 and page 6-27 To transfer data between itself and the HI08, the host processor bus performs the following steps: - 1. Asserts the HI08 address and strobes to select the register to be read or written. (Chip select in non-multiplexed mode, the address strobe in multiplexed mode.) - 2. Selects the direction of the data transfer. If it is writing, the host processor places the data on the bus. Otherwise, the HI08 places the data on the bus. - **3.** Strobes the data transfer. Host processors can use standard host processor instructions (for example, byte move) and addressing modes to communicate with the HI08 registers. The HI08 registers are aligned so that 8-bit host processors can use 8-, 16-, or 24-bit load and store instructions for data transfers. The HREQ/HTRQ and HACK/HRRQ handshake flags are provided for polled or interrupt-driven data transfers with the host processor. Because of the speed of the DSP56311 interrupt response, most host microprocessors can load or store data at their maximum programmed I/O instruction rate without testing the handshake flags for each transfer. If full handshake is not needed, the host processor can treat the DSP56311 as a fast device, and data can be transferred between the host processor and the DSP56311 at the fastest data rate of the host processor. One of the most innovative features of the host interface is the host command feature. With this feature, the host processor can issue vectored interrupt requests to the DSP56311. The host can select any of 128 DSP interrupt routines for execution by writing a vector address register in the HI08. This flexibility allows the host processor to execute up to 128 pre-programmed functions inside the DSP56311. For example, the DSP56311 host interrupts allow the host processor to read or write DSP registers (X, Y, or program memory locations), force interrupt handlers (for example, ESSI, SCI, IRQA, IRQB interrupt routines), and perform control or debugging operations. Note: When the DSP enters Stop mode, the HI08 signals are electrically disconnected internally, thus disabling the HI08 until the core leaves stop mode. While the HI08 configuration remains unchanged in Stop mode, the core cannot be restarted via the HI08 interface. Do not issue a STOP command to the DSP via the HI08 unless you provide some other mechanism to exit stop mode. | Host Address | Big Endian HLEND = 0 | Little Endian HLEND = 1 | Register Name | |--------------|----------------------|-------------------------|--------------------------| | 0 | ICR | ICR | Interface Control | | 1 | CVR | CVR | Command Vector | | 2 | ISR | ISR | Interface Status | | 3 | IVR | IVR | Interrupt Vector | | 4 | 00000000 | 00000000 | Unused | | 5 | RXH/TXH | RXL/TXL | | | 6 | RXM/TXM | RXM/TXM | Receive/Transmit<br>Data | | 7 | RXL/TXL | RXH/TXH | | Table 6-14. Host-Side Register Map ### 6.7.1 Interface Control Register (ICR) The ICR is an 8-bit read/write control register by which the host processor controls the HI08 interrupts and flags. The DSP core cannot access the ICR. The ICR is a read/write register, which allows the use of bit manipulation instructions on control register bits. Hardware and software reset clear the ICR bits. 6-22 Freescale Semiconductor | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|-------|-----|-----|------|------|------| | INIT | | HLEND | HF1 | HF0 | HDRQ | TREQ | RREQ | —Reserved bit; read as 0; write to 0 for future compatibility. Figure 6-15. Interface Control Register (ICR) Table 6-15. Interface Control Register (ICR) Bit Definitions | Bit Number | Bit Name | Reset Value | | | Description | | | | |------------|----------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--------------------------------------------------------|--------------------|--|--| | 7 | INIT | 0 | Initialize The host processor uses INIT to force initialization of the HI08 hardware. During initialization, the HI08 transmit and receive control bits are configured. Use of the INIT bit to initialize the HI08 hardware depends on the software design of the interface. The type of initialization when the INIT bit is set depends on the state of TREQ and RREQ The INIT command, which is local to the HI08, configures the HI08 into the desired data transfer mode. When the host sets the INIT bit, the HI08 hardware executes the INIT command. The interface hardware clears the INIT bit after the command executes. | | | | | | | | | | TREQ | RREQ | After INIT Execution | Transfer Direction | | | | | | | 0 | 0 | INIT = 0 | None | | | | | | | 0 | 1 | INIT = 0;<br>RXDF = 0; HTDE = 1 | DSP to host | | | | | | | 1 | 0 | INIT = 0;<br>TXDE = 1; HRDF = 0 | Host to DSP | | | | | | | 1 | 1 | INIT = 0;<br>RXDF = 0; HTDE = 1;<br>TXDE = 1; HRDF = 0 | Host to/from DSP | | | | 6 | | 0 | Reserved. Wr | ite to 0 for futur | e compatibility. | | | | | 5 | HLEND | 0 | Host Little Endian If the HLEND bit is cleared, the host can access the HI08 in Big-Endian byte order. If set, the host can access the HI08 in Little-Endian byte order. If the HLEND bit is cleared the RXH/TXH register is located at address \$5, the RXM/TXM register at \$6, and the RXL/TXL register at \$7. If the HLEND bit is set, the RXH/TXH register is located at address \$7, the RXM/TXM register at \$6, and the RXL/TXL register at \$5. | | | | | | | 4 | HF1 | 0 | Host Flag 1 A general-purpose flag for host-to-DSP communication. The host processor can set or clear HF1, and the DSP56311 can not change it. HF1 is reflected in the HSR on the DSP side of the HI08. | | | | | | | 3 | HF0 | 0 | Host Flag 0 A general-purpose flag for host-to-DSP communication. The host processor can set or clear HF0, and the DSP56311 cannot change it. HF0 is reflected in the HSR on the DSP side of the HI08. | | | | | | | 2 | HDRQ | 0 | Double Host Request If cleared, the HDRQ bit configures HREQ/HTRQ and HACK/HRRQ as HREQ and HACK, respectively. If HDRQ is set, HREQ/HTRQ is configured as HTRQ, and HACK/HRRQ is configured as HRRQ. | | | | | | Table 6-15. Interface Control Register (ICR) Bit Definitions (Continued) | Bit Number | Bit Name | Reset Value | Description | | | | | | |------------|----------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|----------------------------------------------------------------------------------------------------|-------------------------|--|--| | 1 | TREQ | 0 | Transmit Request Enable Enables host requests via the host request (HREQ or HTRQ) signal when the transmit data register empty (TXDE) status bit in the ISR is set. If TREQ is cleared, TXDE interrupts are disabled. If TREQ and TXDE are set, the host request signal is asserted. TREQ and RREQ modes (HDRQ = 0) | | | | | | | | | | TREQ | RREQ | HREQ Si | • | | | | | | | 0 | 0 | No interrupts | | | | | | | | 0 1 RXDF request (interrupt) | | | | | | | | | | 1 | 0 | TXDE request (interrupt) | | | | | | | | 1 | 1 | RXDF and TXDE request (interrupts) | | | | | | | | | TREQ an | d RREQ modes (HDRQ = | 1) | | | | | | | TREQ | RREQ | HTRQ Signal | HRRQ Signal | | | | | | | 0 | 0 | No interrupts (polling) | No interrupts (polling) | | | | | | | 0 | 1 | No interrupts (polling) RXDF request (interrupt) TXDE request (polling) No interrupts (polling) | | | | | | | | 1 | 0 | | | | | | | | | 1 | 1 | TXDE request (interrupt) RXDF request (interrupt) | | | | | 0 | RREQ | 0 | Receive Request Enable Controls the HREQ signal for host receive data transfers. RREQ enables host requests via the host request (HREQ or HRRQ) signal when the receive data register full (RXDF) status bit in the ISR is set. If RREQ is cleared, RXDF interrupts are disabled. If RREQ and RXDF are set, the host request signal (HREQ or HRRQ) is asserted. | | | | | | # 6.7.2 Command Vector Register (CVR) The host processor uses the CVR, an 8-bit read/write register, to cause the DSP56311 to execute an interrupt. The host command feature is independent of any of the data transfer mechanisms in the HI08. It causes execution of any of the 128 possible interrupt routines in the DSP core. Hardware, software, individual, and stop resets clear the CVR bits. | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----|-----|-----|-----|-----|-----|-----|-----| | HC | HV6 | HV5 | HV4 | HV3 | HV2 | HV1 | HV0 | Figure 6-16. Command Vector Register (CVR) 6-24 Freescale Semiconductor DSP56311 User's Manual, Rev. 2 Table 6-16. Command Vector Register (CVR) Bit Definitions | Bit Number | Bit Name | Reset Value | Description | |------------|----------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | HC | 0 | Host Command The host processor uses the HC bit to handshake the execution of host command interrupts. Normally, the host processor sets HC to request a host command interrupt from the DSP56311. When the DSP56311 acknowledges the host command interrupt, HI08 hardware clears the HC bit. The host processor can read the state of HC to determine when the host command has been accepted. After setting HC, the host must not write to the CVR again until the HI08 hardware clears the HC. Setting the HC bit causes host command pending (HCP) to be set in the HSR. The host can write to the HC and HV bits in the same write cycle. | | 6–0 | HV[6-0] | \$32 | Host Vector Select the host command interrupt address for use by the host command interrupt logic. When the DSP interrupt control logic recognizes the host command interrupt, the address of the interrupt routine taken is 2 × HV. The host can write HC and HV in the same write cycle. The host processor can select any of the 128 possible interrupt routine starting addresses in the DSP by writing the interrupt routine address divided by 2 into the HV bits. This means that the host processor can force any interrupt handler (ESSI, SCI, IRQA, IRQB, and so forth) and can use any reserved or otherwise unused addresses (if have been pre-programmed in the DSP). HV is set to \$32 (vector location \$064) by hardware, software, individual, and stop resets. | ### 6.7.3 Interface Status Register (ISR) The host processor uses the ISR, an 8-bit read-only status register, to interrogate the HI08 status and flags. The DSP core cannot address the ISR. Figure 6-17. Interface Status Register (ISR) Table 6-17. Interface Status Register (ISR) Bit Definitions | Bit Number | Bit Name | Reset Value | | | Description | | | |------------|----------|-----------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------------------------------------------------------------------------|--|--| | 7 | HREQ | 0 (Hardware<br>and Software<br>reset)<br>1 (Individual<br>reset and<br>TREQ is set)<br>1 (Stop reset<br>and TREQ is<br>set) | Host Request If HDRQ is set, the HREQ bit indicates the status of the external transmit and receive request output signals (HTRQ and HRRQ). If HDRQ is cleared, HREQ indicates the status of the external host request output signal (HREQ). The HREQ bit is set from either or both of two conditions— the receive byte registers are full or the transmit byte registers are empty. These conditions are indicated by status bits: ISR RXDF indicates that the receive byte registers are full, and ISR TXDE indicates that the transmit byte registers are empty. If the interrupt source is enabled by the associated request enable bit in the ICR, HREQ is set if one or more of the two enabled interrupt sources is set. | | | | | | | | | HDRQ | HREQ | Effect | | | | | | | 0 | 0 | HREQ is cleared; no host processor interrupts are requested. | | | | | | | 0 | 1 | HREQ is set; an interrupt is requested. | | | | | | | 1 | 0 | HTRQ and HRRQ are cleared, no host processor interrupts are requested. | | | | | | | 1 | 1 | HTRQ or HRRQ are set; an interrupt is requested. | | | | 6–5 | | 0 | Reserved. Wr | rite to 0 for futu | re compatibility. | | | | 4 | HF3 | 0 | Host Flag 3 Indicates the state of HF3 in the HCR on the DSP side. HF3 can be changed only by the DSP56311. Hardware and software reset clear HF3. | | | | | | 3 | HF2 | 0 | Host Flag 2 Indicates the state of HF2 in the HCR on the DSP side. HF2 can be changed only by the DSP56311. Hardware and software reset clear HF2. | | | | | | 2 | TRDY | 1 | Transmitter Ready Indicates that TXH:TXM:TXL and the HRX registers are empty. If TRDY is set, the data that the host processor writes to TXH:TXM:TXL is immediately transferred to the DSP side of the HI08. This feature has many applications. For example, if the host processor issues a host command that causes the DSP56311 to read the HRX, the host processor can be guaranteed that the data it just transferred to the HI08 is that being received by the DSP56311. Hardware, software, individual, and stop resets all set TRDY. | | | | | | | | | CAUTION:<br>TRDY = TXDE and HRDF | | | | | | 1 | TXDE | 1 | Transmit Data Register Empty Indicates that the transmit byte registers (TXH:TXM:TXL) are empty and can be written by the host processor. TXDE is set when the contents of the transmit byte registers are transferred to the HRX register. TXDE is cleared when the transmit register (TXL or TXH according to HLEND bit) is written by the host processor. The host processor can set TXDE using the initialize function. TXDE can assert the external HTRQ signal if the TREQ bit is set. Regardless of whether the TXDE interrupt is enabled, TXDE indicates whether the TX registers are full and data can be latched in (so that polling techniques may be used by the host processor). Hardware, software, individual, and stop resets all set TXDE. | | | | | DSP56311 User's Manual, Rev. 2 6-26 Freescale Semiconductor | Bit Number | Bit Name | Reset Value | Description | |------------|----------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | RXDF | 0 | Receive Data Register Full Indicates that the receive byte registers (RXH:RXM:RXL) contain data from the DSP56311 to be read by the host processor. RXDF is set when the HTX is transferred to the receive byte registers. RXDF is cleared when the host processor reads the receive data register (RXL or RXH according to HLEND bit). The host processor can clear RXDF using the initialize function. RXDF can assert the external HREQ signal if the | RREQ bit is set. Regardless of whether the RXDF interrupt is enabled, RXDF indicates whether the RX registers are full and data can be latched out (so that the host processor can use polling techniques). Table 6-17. Interface Status Register (ISR) Bit Definitions (Continued) ### 6.7.4 Interrupt Vector Register (IVR) The IVR is an 8-bit read/write register that typically contains the interrupt vector number used with MC68000 family processor vectored interrupts. Only the host processor can read and write this register. The contents of the IVR are placed on the host data bus, H[7–0], when both the HREQ and HACK signals are asserted. The contents of this register are initialized to \$0F by a hardware or software reset. This value corresponds to the uninitialized interrupt vector in the MC68000 family. | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|-----|-----|-----|-----|-----|-----|-----| | IV7 | IV6 | IV5 | IV4 | IV3 | IV2 | IV1 | IV0 | Figure 6-18. Interrupt Vector Register (IVR) ### 6.7.5 Receive Data Registers (RXH:RXM:RXL) The host processor views the receive byte registers as three 8-bit read-only registers: the receive high register (RXH), the receive middle register (RXM), and the receive low register (RXL). They receive data from the high, middle, and low bytes, respectively, of the HTX register and are selected by the external host address inputs (HA[2–0]) during a host processor read operation. The memory address of the receive byte registers are set by ICR[HLEND]. If ICR[HLEND] is set, the RXH is located at address \$7, RXM at \$6, and RXL at \$5. If ICR[HLEND] is cleared, the RXH is located at address \$5, RXM at \$6, and RXL at \$7. When data is transferred from the HTX register to the receive byte register at host address \$7, the ISR Receive Data Register Full (RXDF) bit is set. The host processor can program the RREQ bit to assert the external HREQ signal when ISR[RXDF] is set. This indicates that the HI08 has a full word (either 8, 16, or 24 bits) for the host processor. The host processor can program the RREQ bit to assert the external HREQ signal when ISR[RXDF] is set. Assertion of the HREQ signal informs the host processor that the receive byte registers have data to be read. When the host reads the receive byte register at host address \$7, the ISR[RXDF] bit is cleared. **Note:** The external host should never read the RXH:RXM:RXL registers if the ISR[RXDF] bit is cleared. ### 6.7.6 Transmit Data Registers (TXH:TXM:TXL) The host processor views the transmit byte registers as three 8-bit write-only registers. These registers are the transmit high register (TXH), the transmit middle register (TXM), and the transmit low register (TXL). These registers send data to the high, middle, and low bytes, respectively, of the HRX register and are selected by the external host address inputs, HA[2–0], during a host processor write operation. If ICR[HLEND] is set, the TXH register is located at address \$7, the TXM register at \$6, and the TXL register at \$5. If the HLEND bit in the ICR is cleared, the TXH register is located at address \$5, the TXM register at \$6, and the TXL register at \$7. Data can be written into the transmit byte registers when the ISR transmit data register empty (TXDE) bit is set. The host processor can program the ICR[TREQ] bit to assert the external HREQ/HTRQ signal when ISR[TXDE] is set. This informs the host processor that the transmit byte registers are empty. Writing to the data register at host address \$7 clears the ISR[TXDE] bit. The contents of the transmit byte registers are transferred as 24-bit data to the HRX register when both ISR[TXDE] and HSR[HRDF] are cleared. This transfer operation sets HSR[TXDE] and HSR[HRDF]. The external host should never write to the TXH:TXM:TXL registers if the ISR[TXDE] bit is cleared. Note: When data is written to a peripheral device, there is a two-cycle pipeline delay until any status bits affected by this operation are updated. If you read any of those status bits within the next two cycles, the bit will not reflect its current status. For details, see **Section 6.4.1**, *Software Polling*, on page 6-6. # 6.7.7 Host-Side Registers After Reset **Table 6-18** shows the result of the four kinds of reset on bits in each of the HI08 registers seen by the host processor. To cause a hardware reset, assert the RESET signal. To cause a software reset, execute the RESET instruction. To reset the HEN bit individually, clear the HPCR[HEN] bit. To cause a stop reset, execute the STOP instruction. | Pagistor | Register<br>Data | Reset Type | | | | | | |------------------|------------------|-------------|-------------|------------------|------|--|--| | Register<br>Name | | HW<br>Reset | SW<br>Reset | Individual Reset | STOP | | | | ICR | All bits | 0 | 0 | _ | _ | | | | CVR | HC | 0 | 0 | 0 | 0 | | | | | HV[0-6] | \$32 | \$32 | _ | _ | | | **Table 6-18.** Host-Side Registers After Reset DSP56311 User's Manual, Rev. 2 6-28 Freescale Semiconductor Table 6-18. Host-Side Registers After Reset (Continued) | Dominton | Boriotor | | | Reset Type | | |------------------|----------------------------|----------------|--------------|----------------------------------|----------------------------------| | Register<br>Name | Register<br>Data | HW<br>Reset | SW<br>Reset | Individual Reset | STOP | | ISR | HREQ | 0 | 0 | 1 if TREQ is set;<br>0 otherwise | 1 if TREQ is set;<br>0 otherwise | | | HF3 -HF2 | 0 | 0 | _ | _ | | | TRDY | 1 | 1 | 1 | 1 | | | TXDE | 1 | 1 | 1 | 1 | | | RXDF | 0 | 0 | 0 | 0 | | IVR | IV[0-7] | \$0F | \$0F | _ | _ | | RX | RXH:RXM:RXL | empty | empty | empty | empty | | TX | TXH:TXM:TXL | empty | empty | empty | empty | | Note: A lon | g dash (—) denotes that th | e bit value is | not affected | by the specified reset. | | # 6.8 Programming Model Quick Reference Table 6-19 summarizes the HI08 programming model. Table 6-19. HI08 Programming Model, DSP Side | | | | | Bit | | | Reset Type | • | |----------|------------|-------|----------------------------------|--------|---------------------------------------------------|-----------|-----------------|------| | Register | Bit<br>No. | Bit | Name | Value | Function | HW/<br>SW | Indivi-<br>dual | STOP | | HCR | 0 | HRIE | Receive Interrupt<br>Enable | 0<br>1 | HRRQ interrupt disabled<br>HRRQ interrupt enabled | 0 | _ | _ | | | 1 | HTIE | Transmit<br>Interrupt Enable | 0<br>1 | HTRQ interrupt disabled<br>HTRQ interrupt enabled | 0 | _ | _ | | | 2 | HCIE | Host Command<br>Interrupt Enable | 0<br>1 | HCP interrupt disabled<br>HCP interrupt enabled | 0 | | _ | | | 3 | HF2 | Host Flag 2 | | | 0 | | | | | 4 | HF3 | Host Flag 3 | | | 0 | _ | _ | | HPCR | 0 | HGEN | Host GPIO<br>Enable | 0<br>1 | GPIO signal disconnected GPIO signals active | 0 | _ | _ | | | 1 | HA8EN | Host Address<br>Line 8 Enable | 0<br>1 | HA8/A1 = GPIO<br>HA8/A1 = HA8 | 0 | _ | _ | | | 2 | HA9EN | Host Address<br>Line 9 Enable | 0<br>1 | HA9/A2 = GPIO<br>HA9/A2 = HA9 | 0 | _ | _ | | | 3 | HCSEN | Host Chip Select<br>Enable | 0<br>1 | HCS/A10 = GPIO<br>HCS/A10 = HCS | 0 | | _ | Table 6-19. HI08 Programming Model, DSP Side (Continued) | | | | | Bit | | | Reset Typ | е | |------------|------------|------|---------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------|-----------|-----------------|------| | Register | Bit<br>No. | Bit | Name | Value | Function | HW/<br>SW | Indivi-<br>dual | STOP | | HPCR cont. | 4 HREN | | Host Request<br>Enable | 0 | HDRQ = 0<br>HDRQ = 1<br>HREQ/HTRQ = GPIO<br>HREQ/HTRQ<br>HACK/HRRQ = GPIO<br>HREQ/HTRQ =<br>HREQ,HREQ/HTRQ<br>HACK/HRRQ = HTRQ, HRRQ | 0 | _ | _ | | | 5 | HAEN | Host<br>Acknowledge<br>Enable | 0 | HDRQ = 0 HDRQ=1 HACK/HRRQ = GPIO HREQ/HTRQ HACK/HRRQ = GPIO HACK/HRRQ = HACK HREQ/HTRQ HACK/HRRQ = HTRQ, HRRQ | 0 | _ | _ | | | 6 | HEN | Host Enable | 0<br>1 | Host Port = GPIO<br>Host Port Active | 0 | _ | _ | | | 7 | _ | Reserved | 0 | Reserved | 0 | _ | _ | | | 8 | HROD | Host Request<br>Open Drain | 0<br>1 | HREQ/HTRQ/HRRQ = driven<br>HREQ/HTRQ/HRRQ = open drain | 0 | | | | | 9 | HDSP | Host Data Strobe<br>Polarity | 0<br>1 | HDS/HRD/HWR active low<br>HDS/HRD/HWR active high | 0 | _ | _ | | | 10 | HASP | Host Address<br>Strobe Polarity | 0<br>1 | HAS active low<br>HAS active high | 0 | _ | _ | | | 11 | HMUX | Host Multiplexed<br>Bus | 0<br>1 | Separate address and data lines<br>Multiplexed address/data | 0 | _ | _ | | | 12 | HDDS | Host Dual Data<br>Strobe | 0<br>1 | Single Data Strobe (HDS) Double Data Strobe (HWR, HRD) | 0 | _ | _ | | | 13 | HCSP | Host Chip Select<br>Polarity | 0<br>1 | HCS active low<br>HCS active high | 0 | _ | _ | | | 14 | HRP | Host Request<br>Polarity | 0<br>1 | HREQ/HTRQ/HRRQ active low HREQ/HTRQ/HRRQ active high | 0 | _ | _ | | | 15 | HAP | Host<br>Acknowledge<br>Polarity | 0<br>1 | HACK active low<br>HACK active high | 0 | _ | _ | | HSR | 0 | HRDF | Host Receive<br>Data Full | 0<br>1 | no receive data to be read<br>Receive Data Register is full | 0 | 0 | 0 | | | 1 | HTDE | Host Transmit<br>Data Empty | 1 0 | The Transmit Data Register is empty. The Transmit Data Register is not empty. | 1 | 1 | 1 | | | 2 | HCP | Host Command<br>Pending | 0<br>1 | no host command pending host command pending | 0 | 0 | 0 | | | 3 | HF0 | Host Flag 0 | | | 0 | _ | _ | | | 4 | HF1 | Host Flag 1 | | | 0 | _ | _ | DSP56311 User's Manual, Rev. 2 6-30 Freescale Semiconductor Table 6-19. HI08 Programming Model, DSP Side (Continued) | | | | | Bit | | | Reset Type | ) | |----------|------------|--------------|----------------------------------|--------|-----------------|------------|-----------------|------| | Register | Bit<br>No. | Bit | Name | Value | Function | HW/<br>SW | Indivi-<br>dual | STOP | | HBAR | 7–0 | BA[10-3<br>] | Host Base<br>Address<br>Register | | | \$80 | | | | HRX | 23–<br>0 | | DSP Receive<br>Data Register | | | empt<br>y | | | | HTX | 23–<br>0 | | DSP Transmit<br>Data Register | | | empt<br>y | | | | HDR | 16–<br>0 | D[16-0] | GPIO signal<br>Data | | | \$000<br>0 | _ | _ | | HDRR | 16–<br>0 | DR[16-<br>0] | GPIO signal<br>Direction | 0<br>1 | Input<br>Output | \$000<br>0 | | _ | Table 6-20. HI08 Programming Model: Host Side | | | | Bit | | | R | eset Ty | ре | |-----|---|-------|-------------------------|--------|--------------------------------------------------------------------------------|-----------|---------------------|------| | Reg | # | | Name | Value | Function | HW/<br>SW | Indi<br>vi-d<br>ual | STOP | | ICR | 0 | RREQ | Receive Request Enable | 0<br>1 | HRRQ interrupt disabled HRRQ interrupt enabled | 0 | _ | _ | | | 1 | TREQ | Transmit Request Enable | 0<br>1 | HTRQ interrupt disabled<br>HTRQ interrupt enabled | 0 | _ | _ | | | 2 | HDRQ | Double Host Request | 0 | HREQ/HTRQ = HREQ,<br>HACK/HRRQ = HACK<br>HREQ/HTRQ = HTRQ,<br>HACK/HRRQ = HRRQ | 0 | _ | _ | | | 3 | HF0 | Host Flag 0 | | | 0 | _ | _ | | | 4 | HF1 | Host Flag 1 | | | 0 | _ | _ | | | 5 | HLEND | Host Little Endian | 0<br>1 | Big Endian order<br>Little Endian order | 0 | _ | _ | | | 7 | INIT | Initialize | 1 | Reset data paths according to TREQ and RREQ | 0 | _ | _ | #### Host Interface (HI08) Table 6-20. HI08 Programming Model: Host Side (Continued) | | | | Bit | | | R | eset Ty | ре | |-------------|-----|---------|---------------------------------|--------|------------------------------------------------------------------|-----------|---------------------|------| | Reg | # | | Name | Value | Function | HW/<br>SW | Indi<br>vi-d<br>ual | STOP | | ISR | 0 | RXDF | Receive Data Register Full | 0<br>1 | Host Receive Register is empty<br>Host Receive Register is full | 0 | 0 | 0 | | | 1 | TXDE | Transmit Data Register<br>Empty | 1 0 | Host Transmit Register is empty Host Transmit Register is full | 1 | 1 | 1 | | | 2 | TRDY | Transmitter Ready | 1 0 | transmit FIFO (6 deep) is<br>empty<br>transmit FIFO is not empty | 1 | 1 | 1 | | | 3 | HF2 | Host Flag 2 | | | 0 | — | _ | | | 4 | HF3 | Host Flag 3 | | | 0 | _ | _ | | | 7 | HREQ | Host Request | 0 | HREQ signal is deasserted HREQ signal is asserted (if enabled) | 0 | 0 | 0 | | CVR | 6–0 | HV[6-0] | Host Command Vector | | | \$32 | _ | _ | | CVR | 7 | HC | Host Command | 0<br>1 | no host command pending host command pending | 0 | 0 | 0 | | RXH/M/<br>L | 7–0 | | Host Receive Data Register | | | empt<br>y | | | | TXH/M/<br>L | 7–0 | | Host Transmit Data<br>Register | | | empt<br>y | | | | IVR | 7–0 | IV[7-0] | Interrupt Register | | 68000 family vector register | \$0F | _ | | 6-32 Freescale Semiconductor # Enhanced Synchronous Serial Interface (ESSI) The ESSI provides a full-duplex serial port for serial communication with a variety of serial devices, including one or more industry-standard codecs, other DSPs, microprocessors, and peripherals. The ESSI consists of independent transmitter and receiver sections and a common ESSI clock generator. There are two independent and identical ESSIs in the DSP56311: ESSIO and ESSI1. For simplicity, a single generic ESSI is described here. The ESSI block diagram is shown in **Figure 7-1**. This interface is synchronous because all serial transfers are synchronized to one clock. Figure 7-1. ESSI Block Diagram This synchronous interface should not be confused with the asynchronous channels mode of the ESSI, in which separate clocks are used for the receiver and transmitter. In that mode, the ESSI is still a synchronous device because all transfers are synchronized to these clocks. Pin notations for the generic ESSI refer to the analogous pin of ESSI0 (PCx) and ESSI1 (PDx). #### **Enhanced Synchronous Serial Interface (ESSI)** Additional synchronization signals delineate the word frames. The Normal mode of operation transfers data at a periodic rate, one word per period. The Network mode is similar in that it is also for periodic transfers; however, it supports up to 32 words (time slots) per period. The Network mode can be used to build time division multiplexed (TDM) networks. In contrast, the On-Demand mode is for nonperiodic transfers of data. This mode, which offers a subset of the Freescale Serial Peripheral Interface (SPI) protocol, can transfer data serially at high speed when the data become available. Since each ESSI unit can be configured with one receiver and three transmitters, the two units can be used together for surround sound applications (which need two digital input channels and six digital output channels). ## 7.1 ESSI Enhancements The DSP56000 SSI is enhanced in the following ways to make the ESSI: - Network enhancements - Time slot mask registers (receive and transmit) - End-of-frame interrupt - Drive enable signal (used with transmitter 0) - Audio enhancements - Three transmitters per ESSI (for six-channel surround-sound) - General enhancements - Can trigger DMA interrupts (receive or transmit) - Separate exception enable bits - Other changes - One divide-by-2 step is removed from the internal clock source chain - The CRA[PSR] bit definition is reversed - Gated-Clock mode is not available # 7.2 ESSI Data and Control Signals Three to six signals are required for ESSI operation, depending on the operating mode selected. The serial transmit data (STD) signal and serial control (SC0 and SC1) signals are fully synchronized to the clock if they are programmed as transmit-data signals. # 7.2.1 Serial Transmit Data Signal (STD) The STD signal transmits data from the serial transmit shift register. STD is an output when data is transmitted from the TX0 shift register. With an internally-generated bit clock, the STD signal becomes a high impedance output signal for a full clock period after the last data bit is transmitted if another data word does not follow immediately. If sequential data words are 7-2 Freescale Semiconductor transmitted, the STD signal does not assume a high-impedance state. The STD signal can be programmed as a GPIO signal (P5) when the ESSI STD function is not in use. # 7.2.2 Serial Receive Data Signal (SRD) SRD receives serial data and transfers the data to the receive shift register. SRD can be programmed as a GPIO signal (P4) when the SRD function is not in use. # 7.2.3 Serial Clock (SCK) SCK is a bidirectional signal providing the serial bit rate clock for the ESSI interface. The signal is a clock input or output used by all the enabled transmitters and receivers in Synchronous modes or by all the enabled transmitters in Asynchronous modes. See **Table 7-1** for details. SCK can be programmed as a GPIO signal (P3) when not used as the ESSI clock. | SYN | SCKD | SCD0 | RX Clock Source | RX Clock<br>Out | TX Clock Source | TX Clock Out | |-----|------|------|-----------------|-----------------|-----------------|--------------| | | | | Asynch | ronous | | | | 0 | 0 | 0 | EXT, SC0 | _ | EXT, SCK | _ | | 0 | 0 | 1 | INT | SC0 | EXT, SCK | _ | | 0 | 1 | 0 | EXT, SC0 | _ | INT | SCK | | 0 | 1 | 1 | INT | SC0 | INT | SCK | | | | | Synch | ronous | | | | 1 | 0 | 0/1 | EXT, SCK | _ | EXT, SCK | _ | | 1 | 1 | 0/1 | INT | SCK | INT | SCK | Table 7-1. ESSI Clock Sources **Note:** Although an external serial clock can be independent of and asynchronous to the DSP system clock, the external ESSI clock frequency must not exceed $F_{core}/3$ , and each ESSI phase must exceed the minimum of 1.5 CLKOUT cycles. The internally sourced ESSI clock frequency must not exceed $F_{core}/4$ . # 7.2.4 Serial Control Signal (SC0) ESSI0: SC00; ESSI1: SC10 To determine the function of the SC0 signal, select either Synchronous or Asynchronous mode, according to **Table 7-2**. In Asynchronous mode, this signal is used for the receive clock I/O. In Synchronous mode, this signal is the transmitter data out signal for transmit shift register TX1 or for serial flag I/O. A typical application of serial flag I/O would be multiple device selection for addressing in codec systems. If SC0 is configured as a serial flag signal or receive clock signal, its direction is determined by the Serial Control Direction 0 (SCD0) bit in ESSI Control Register B (CRB). When configured as an output, SC0 functions as the serial Output Flag 0 (OF0) or as a receive shift register clock #### **Enhanced Synchronous Serial Interface (ESSI)** output. If SC0 is used as the serial Output Flag 0, its value is determined by the value of the serial Output Flag 0 (OF0) bit in the CRB. If SC0 is an input, it functions as either serial Input Flag 0 or a receive shift register clock input. As serial Input Flag 0, SC0 controls the state of the serial Input Flag 0 (IF0) bit in the ESSI Status Register (SSISR). When SC0 is configured as a transmit data signal, it is always an output signal, regardless of the SCD0 bit value. SC0 is fully synchronized with the other transmit data signals (STD and SC1). SC0 can be programmed as a GPIO signal (P0) when the ESSI SC0 function is not in use. **Note:** The ESSI can operate with more than one active transmitter only in Synchronous mode. ## 7.2.5 Serial Control Signal (SC1) ESSI0:SC01; ESSI1: SCI11 Table 7-2. In Asynchronous mode (as for a single codec with asynchronous transmit and receive), SC1 is the receiver frame sync I/O. In Synchronous mode, SC1 is the transmitter data out signal of transmit shift register TX2, for the transmitter 0 drive-enabled signal, or for serial flag I/O. As serial flag I/O, SC1 operates like SC0. SC0 and SC1 are independent flags but can be used together for multiple serial device selection; they can be unencoded to select up to two CODECs or decoded externally to select up to four CODECs. If SC1 is configured as a serial flag or receive frame sync signal, the Serial Control Direction 1 CRB[SCD1] bit determines its direction. **Control Bits ESSI Signals** SYN TE0 TE1 TE2 RE SC<sub>0</sub> SC<sub>1</sub> SC<sub>2</sub> SCK **SRD STD** Χ Χ 0 U U U U U U 0 0 Χ Χ 1 **RXC** U U U RD **FSR** Х Χ U U U 0 0 **FST** TXC TD0 0 Χ Χ **RXC** 1 1 **FSR FST** TXC TD0 RD 0 0 0 0 U U U U U 1 U 1 0 0 1 0 F0/U F1/T0D/U FS XC RD 1 0 0 1 0 F0/U XC U U TD2 FS 1 1 0 0 1 F0/U TD2 FS XC RD 1 0 1 0 0 TD1 F1/T0D/U FS XC U U 0 TD1 F1/T0D/U U 1 0 1 1 FS XC RD 1 0 1 1 0 TD1 TD2 FS XC U U 1 1 1 U 1 0 TD1 TD2 FS XC RD 1 1 0 0 0 F0/U F1/T0D/U FS XC TD0 Table 7-2. Mode and Signal Definitions DSP56311 User's Manual, Rev. 2 Table 7-2. Mode and Signal Definitions (Continued) | | С | ontrol Bit | ts | | | ESSI Signals | | | | | | | |-----|-----|------------|-----|----|------|--------------|-----|-----|-----|-----|--|--| | SYN | TE0 | TE1 | TE2 | RE | SC0 | SC1 | SC2 | SCK | STD | SRD | | | | 1 | 1 | 0 | 0 | 1 | F0/U | F1/T0D/U | FS | XC | TD0 | RD | | | | 1 | 1 | 0 | 1 | 0 | F0/U | TD2 | FS | XC | TD0 | U | | | | 1 | 1 | 0 | 1 | 1 | F0/U | TD2 | FS | XC | TD0 | RD | | | | 1 | 1 | 1 | 0 | 0 | TD1 | F1/T0D/U | FS | XC | TD0 | U | | | | 1 | 1 | 1 | 0 | 1 | TD1 | F1/T0D/U | FS | XC | TD0 | RD | | | | 1 | 1 | 1 | 1 | 0 | TD1 | TD2 | FS | XC | TD0 | U | | | | 1 | 1 | 1 | 1 | 1 | TD1 | TD2 | FS | XC | TD0 | RD | | | TXC = Transmitter clock RXC = Receiver clock XC = Transmitter/receiver clock (synchronous operation) FST = Transmitter frame sync FSR = Receiver frame sync FS = Transmitter/receiver frame sync (synchronous operation) TD0 = Transmit data signal 0 TD1 = Transmit data signal 1 TD2 = Transmit data signal 2 T0D = Transmitter 0 drive enable if SSC1 = 1 & SCD1 = 1 RD = Receive data F0 = Flag 0 F1 = Flag 1 if SSC1 = 0 U = Unused (can be used as GPIO signal) = Indeterminate When configured as an output, SC1 functions as a serial Output Flag, as the transmitter 0 drive-enabled signal, or as the receive frame sync signal output. If SC1 is used as serial Output Flag 1, its value is determined by the value of the serial Output Flag 1 (OF1) bit in the CRB. When configured as an input, this signal can receive frame sync signals from an external source, or it acts as a serial input flag. As a serial input flag, SC1controls status bit IF1 in the SSISR. When SC1 is configured as a transmit data signal, it is always an output signal, regardless of the SCD1 bit value. As an output, it is fully synchronized with the other ESSI transmit data signals (STD and SC0). SC1 can be programmed as a GPIO signal (P1) when the ESSI SC1 function is not in use. # 7.2.6 Serial Control Signal (SC2) ## ESSI0:SC02; ESSI1:SC12 SC2 is a frame sync I/O signal for both the transmitter and receiver in Synchronous mode and for the transmitter only in Asynchronous mode. The direction of this signal is determined by the SCD2 bit in the CRB. When configured as an output, this signal outputs the internally generated frame sync signal. When configured as an input, this signal receives an external frame sync signal for the transmitter in Asynchronous mode and for both the transmitter and receiver when in Synchronous mode. SC2 can be programmed as a GPIO signal (P2) when the ESSI SC2 function is not in use. DSP56311 User's Manual, Rev. 2 # 7.3 Operation This section discusses ESSI basics: reset state, initialization, and exceptions. ## 7.3.1 ESSI After Reset A hardware RESET signal or software **reset** instruction clears the port control register and the port direction control register, thus configuring all the ESSI signals as GPIO. The ESSI is in the reset state while all ESSI signals are programmed as GPIO; it is active only if at least one of the ESSI I/O signals is programmed as an ESSI signal. #### 7.3.2 Initialization To initialize the ESSI, do the following: - 1. Send a reset: hardware RESET signal, software **reset** instruction, ESSI individual reset, or **stop** instruction reset. - **2.** Program the ESSI control and time slot registers. - **3.** Write data to all the enabled transmitters. - **4.** Configure at least one signal as ESSI signal. - 5. If an external frame sync is used, from the moment the ESSI is activated, at least five (5) serial clocks are needed before the first external frame sync is supplied. Otherwise, improper operation may result. When the PC[5–0] bits in the GPIO Port Control Register (PCR) are cleared during program execution, the ESSI stops serial activity and enters the individual reset state. All status bits of the interface are set to their reset state. The contents of CRA and CRB are not affected. The ESSI individual reset allows a program to reset each interface separately from the other internal peripherals. During ESSI individual reset, internal DMA accesses to the data registers of the ESSI are not valid, and data read there are undefined. To ensure proper operation of the ESSI, use an ESSI individual reset when you change the ESSI control registers (except for bits TEIE, REIE, TLIE, RIE, TIE, RIE, TE2, TE1, TE0, and RE). Here is an example of how to initialize the ESSI. - 1. Put the ESSI in its individual reset state by clearing the PCR bits. - 2. Configure the control registers (CRA, CRB) to set the operating mode. Disable the transmitters and receiver by clearing the TE[2–0] and RE bits. Set the interrupt enable bits for the operating mode chosen. - **3.** Enable the ESSI by setting the PCR bits to activate the input/output signals to be used. - **4.** Write initial data to the transmitters that are in use during operation. This step is needed even if DMA services the transmitters. - **5.** Enable the transmitters and receiver to be used. DSP56311 User's Manual, Rev. 2 7-6 Freescale Semiconductor Now the ESSI can be serviced by polling, interrupts, or DMA. Once the ESSI is enabled (Step 3), operation starts as follows: - 1. For internally generated clock and frame sync, these signals start activity immediately after the ESSI is enabled. - 2. The ESSI receives data after a frame sync signal (either internally or externally generated) only when the receive enable (RE) bit is set. - **3.** Data is transmitted after a frame sync signal (either internally or externally generated) only when the transmitter enable (TE[2–0]) bit is set. ## 7.3.3 Exceptions The ESSI can generate six different exceptions. They are discussed in the following paragraphs (ordered from the highest to the lowest exception priority): - ESSI receive data with exception status: Occurs when the receive exception interrupt is enabled, the receive data register is full, and a receiver overrun error has occurred. This exception sets the ROE bit. The ROE bit is cleared when you first read the SSISR and then read the Receive Data Register (RX). - ESSI receive data: Occurs when the receive interrupt is enabled, the receive data register is full, and no receive error conditions exist. A read of RX clears the pending interrupt. This error-free interrupt can use a fast interrupt service routine for minimum overhead. - ESSI receive last slot interrupt: Occurs when the ESSI is in Network mode and the last slot of the frame has ended. This interrupt is generated regardless of the receive mask register setting. The receive last slot interrupt can signal that the receive mask slot register can be reset, the DMA channels can be reconfigured, and data memory pointers can be reassigned. Using the receive last slot interrupt guarantees that the previous frame is serviced with the previous setting and the new frame is serviced with the new setting without synchronization problems. Note: The maximum time it takes to service a receive last slot interrupt should not exceed N – 1 ESSI bits service time (where N is the number of bits the ESSI can transmit per time slot). - ESSI transmit data with exception status: Occurs when the transmit exception interrupt is enabled, at least one transmit data register of the enabled transmitters is empty, and a transmitter underrun error has occurred. This exception sets the SSISR[TUE] bit. The TUE bit is cleared when you first read the SSISR and then write to all the transmit data registers of the enabled transmitters, or when you write to TSR to clear the pending interrupt. - ESSI transmit last slot interrupt: Occurs when the ESSI is in Network mode at the start of the last slot of the frame. This #### **Enhanced Synchronous Serial Interface (ESSI)** exception occurs regardless of the transmit mask register setting. The transmit last slot interrupt can signal that the transmit mask slot register can be reset, the DMA channels can be reconfigured, and data memory pointers can be reassigned. Using the Transmit Last Slot interrupt guarantees that the previous frame is serviced with the previous frame settings and the new frame is serviced with the new frame settings without synchronization problems. **Note:** The maximum transmit last slot interrupt service time should not exceed N-1 ESSI bits service time (where N is the number of bits in a slot). #### ■ ESSI transmit data: Occurs when the transmit interrupt is enabled, at least one of the enabled transmit data registers is empty, and no transmitter error conditions exist. Write to all the enabled TX registers or to the TSR to clear this interrupt. This error-free interrupt uses a fast interrupt service routine for minimum overhead (if no more than two transmitters are used). To configure an ESSI exception, perform the following steps: - **1.** Configure the interrupt service routine (ISR): - a. Load vector base address register VBA (b23:8) - b. Define I\_VEC to be equal to the VBA value (if that is nonzero). If it is defined, I\_VEC must be defined for the assembler before the interrupt equate file is included. - c. Load the exception vector table entry: two-word fast interrupt, or jump/branch to subroutine (long interrupt). p:I\_SIOTD - 2. Configure interrupt trigger; preload transmit data - a. Enable and prioritize overall peripheral interrupt functionality. IPRP (S0L1:0) - b. Write data to all enabled transmit registers. TX00 - c. Enable a peripheral interrupt-generating function.CRB (TE0) - d. Enable a specific peripheral interrupt. CRB0 (TIE) - e. Enable peripheral and associated signals. PCRC (PC[5-0]) - f. Unmask interrupts at the global level. SR (I1-0) The example material to the right of the steps shows register settings for configuring an ESSI0 transmit interrupt using transmitter 0. The order of the steps is optional except that the interrupt trigger configuration must not be completed until the ISR configuration is complete. Since **step 2c** may cause an immediate transmit without generating an interrupt, perform the transmit data preload in **step 2b** before **step 2c** to ensure that valid data is sent in the first transmission. 7-8 Freescale Semiconductor After the first transmit, subsequent transmit values are typically loaded into TXnn by the ISR (one value per register per interrupt). Therefore, if N items are to be sent from a particular TXnn, the ISR needs to load the transmit register (N-1) times. **Steps 2c** and **2d** can be performed in **step 2a** as a single instruction. If an interrupt trigger event occurs before all interrupt trigger configuration steps are performed, the event is ignored and not queued. If interrupts derived from the core or other peripherals need to be enabled at the same time as ESSI interrupts, **step 2f** should be performed last. # 7.4 Operating Modes: Normal, Network, and On-Demand The ESSI has three basic operating modes and several data and operation formats. These modes are programmed via the ESSI control registers. The data and operation formats available to the ESSI are selected when you set or clear control bits in the CRA and CRB. These control bits are WL[2–1], MOD, SYN, FSL[1–0], FSR, FSP, CKP, and SHFD. ## 7.4.1 Normal/Network/On-Demand Mode Selection To select either Normal mode or Network mode, clear or set CRB[MOD]. In Normal mode, the ESSI sends or receives one data word per frame (per enabled receiver or transmitter). In Network mode, 2 to 32 time slots per frame can be selected. During each frame, 0 to 32 data words are received or transmitted (from each enabled receiver or transmitter). In either case, the transfers are periodic. The Normal mode typically transfers data to or from a single device. Network mode is typically used in time division multiplexed networks of CODECs or DSPs with multiple words per frame. Network mode has a submode called On-Demand mode. Set the CRB[MOD] for Network mode, and set the frame rate divider to 0 (DC = \$00000) to select On-Demand mode. This submode does not generate a periodic frame sync. A frame sync pulse is generated only when data is available to transmit. The frame sync signal indicates the first time slot in the frame. On-Demand mode requires that the transmit frame sync be internal (output) and the receive frame sync be external (input). For simplex operation, Synchronous mode could be used; however, for full-duplex operation, Asynchronous mode must be used. You can enable data transmission that is data-driven by writing data into each TX. Although the ESSI is double-buffered, only one word can be written to each TX, even if the transmit shift register is empty. The receive and transmit interrupts function normally, using TDE and RDF; however, transmit underruns are impossible for On-Demand transmission and are disabled. This mode is useful for interfacing with codecs requiring a continuous clock. **Note:** When the ESSI transmits data in On-Demand mode (that is, MOD = 1 in the CRB and DC[4–0] = \$00000 in the CRA) with WL[2–0] = 100, the transmission does not work properly. To ensure correct operation, do not use On-Demand mode with the WL[2–0] = $100 \ 32$ -bit word length mode. DSP56311 User's Manual, Rev. 2 ## 7.4.2 Synchronous/Asynchronous Operating Modes The transmit and receive sections of the ESSI interface are synchronous or asynchronous. The transmitter and receiver use common clock and synchronization signals in Synchronous mode; they use separate clock and sync signals in Asynchronous mode. The CRB[SYN] bit selects synchronous or asynchronous operation. When the SYN bit is cleared, the ESSI TX and RX clocks and frame sync sources are independent. If the SYN bit is set, the ESSI TX and RX clocks and frame sync are driven by the same source (either external or internal). Since the ESSI operates either synchronously or asynchronously, separate receive and transmit interrupts are provided. Transmitter 1 and transmitter 2 operate only in Synchronous mode. Data clock and frame sync signals are generated internally by the DSP or obtained from external sources. If clocks are internally generated, the ESSI clock generator derives bit clock and frame sync signals from the DSP internal system clock. The ESSI clock generator consists of a selectable fixed prescaler with a programmable prescaler for bit rate clock generation and a programmable frame-rate divider with a word-length divider for frame-rate sync-signal generation. ## 7.4.3 Frame Sync Selection The transmitter and receiver can operate independently. The transmitter can have either a bit-long or word-long frame-sync signal format, and the receiver can have the same or another format. The selection is made by programming the CRB FSL[1–0], FSR, and FSP bits. # 7.4.4 Frame Sync Signal Format CRB[FSL1] controls the frame sync signal format. - If CRB[FSL1] is cleared, the receive frame sync is asserted during the entire data transfer period. This frame sync length is compatible with Freescale codecs, serial peripherals that conform to the Freescale SPI, serial A/D and D/A converters, shift registers, and telecommunication pulse code modulation serial I/O. - If CRB[FSL1] is set, the receive frame sync pulses active for one bit clock immediately before the data transfer period. This frame sync length is compatible with Intel and National Semiconductor Corporation components, codecs, and telecommunication pulse code modulation serial I/O. # 7.4.5 Frame Sync Length for Multiple Devices Mixing frame sync lengths is useful in configuring systems in which data is received from one type of device (for example, codec) and transmitted to a different type of device. CRB[FSL0] controls whether RX and TX have the same frame sync length. ■ If CRB[FSL0] is cleared, both RX and TX have the same frame sync length. DSP56311 User's Manual, Rev. 2 ■ If CRB[FSL0] is set, RX and TX have different frame sync lengths. CRB[FSL0] is ignored when CRB[SYN] is set. # 7.4.6 Word Length Frame Sync and Data Word Timing The CRB[FSR] bit controls the relative timing of the word length frame sync relative to the data word timing. - When CRB[FSR] is cleared, the word length frame sync is generated (or expected) with the first bit of the data word. - When CRB[FSR] is set, the word length frame sync is generated (or expected) with the last bit of the previous word. CRB[FSR] is ignored when a bit length frame sync is selected. ## 7.4.7 Frame Sync Polarity The CRB[FSP] bit controls the polarity of the frame sync. - When CRB[FSP] is cleared, the polarity of the frame sync is positive; that is, the frame sync signal is asserted high. The ESSI synchronizes on the leading edge of the frame sync signal. - When CRB[FSP] is set, the polarity of the frame sync is negative; that is, the frame sync is asserted low. The ESSI synchronizes on the trailing edge of the frame sync signal. The ESSI receiver looks for a receive frame sync edge (leading edge if CRB[FSP] is cleared, trailing edge if FSP is set) only when the previous frame is completed. If the frame sync is asserted before the frame is completed (or before the last bit of the frame is received in the case of a bit frame sync or a word-length frame sync with CRB[FSR] set), the current frame sync is not recognized, and the receiver is internally disabled until the next frame sync. Frames do not have to be adjacent; that is, a new frame sync does not have to follow the previous frame immediately. Gaps of arbitrary periods can occur between frames. All the enabled transmitters are tri-stated during these gaps. # 7.4.8 Byte Format (LSB/MSB) for the Transmitter Some devices, such as CODECs, require a MSB-first data format. Other devices, such as those that use the AES-EBU digital audio format, require the LSB first. To be compatible with all formats, the shift registers in the ESSI are bidirectional. You select either MSB or LSB by programming CRB[SHFD]. - If CRB[SHFD] is cleared, data is shifted into the receive shift register MSB first and shifted out of the transmit shift register MSB first. - If CRB[SHFD] is set, data is shifted into the receive shift register LSB first and shifted out of the transmit shift register LSB first. DSP56311 User's Manual, Rev. 2 ## 7.4.9 Flags Two ESSI signals (SC[1–0]) are available for use as serial I/O flags. Their operation is controlled by the SYN, SCD[1–0], SSC1, and TE[2–1] bits in the CRB/CRA. The control bits OF[1–0] and status bits IF[1–0] are double-buffered to and from SC[1–0]. Double-buffering the flags keeps the flags in sync with TX and RX. The SC[1–0] flags are available in Synchronous mode only. Each flag can be separately programmed. The SC0 flag is enabled when transmitter 1 is disabled (TE1 = 0). The flag's direction is selected by the SCD0 bit. When SCD0 is set, SC0 is configured as output. When SCD0 is cleared, SC0 is configured as input. Similarly, the SC1 flag is enabled when transmitter 2 is disabled (TE2 = 0), and the SC1 signal is not configured as the transmitter 0 drive-enabled signal (Bit SSC1 = 0). The direction of SC1 is determined by the SCD1 bit. When SCD1 is set, SC1 is an output flag. When SCD1 is cleared, SC1 is an input flag. When programmed as input flags, the value of the SC[1–0] bits is latched at the same time as the first bit of the received data word is sampled. Once the input is latched, the signal on the input flag signal (SC0 and SC1) can change without affecting the input flag. The value of SC[1–0] does not change until the first bit of the next data word is received. When the received data word is latched by RX, the latched values of SC[1–0] are latched by the SSISR IF[1–0] bits, respectively, and can be read by software. When they are programmed as output flags, the value of the SC[1–0] bits is taken from the value of the OF[1–0] bits. The value of OF[1–0] is latched when the contents of TX transfer to the transmit shift register. The value on SC[1–0] is stable from the time the first bit of the transmit data word transmits until the first bit of the next transmit data word transmits. Software can directly set the OF[1–0] values, allowing the DSP56311 to control data transmission by indirectly controlling the value of the SC[1–0] flags. # 7.5 ESSI Programming Model The ESSI is composed of the following registers: - Two control registers (CRA, CRB), page 7-13 and page 7-17 - One status register (SSISR), page 7-26 - One Receive Shift Register, page 7-28 - One Receive Data Register (RX), page 7-28 - Three Transmit Shift Registers, page 7-28 - Three Transmit Data Registers (TX0, TX1, TX2), page 7-28 - One special-purpose Time Slot Register (TSR), **page 7-31** - Two Transmit Slot Mask Registers (TSMA, TSMB), page 7-31 - Two Receive Slot Mask Registers (RSMA, RSMB), page 7-33 This section discusses the ESSI registers and describes their bits. **Section 7.6**, *GPIO Signals and Registers*, on page 7-34 covers ESSI GPIO. # 7.5.1 ESSI Control Register A (CRA) The ESSI Control Register A (CRA) is one of two 24-bit read/write control registers that direct the operation of the ESSI. CRA controls the ESSI clock generator bit and frame sync rates, word length, and number of words per frame for serial data. | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | |----|------|-----|-----|-----|-----|----|-----|-----|-----|-----|-----| | | SSC1 | WL2 | WL1 | WL0 | ALC | | DC4 | DC3 | DC2 | DC1 | DC0 | | | | | | | | | | | | | | | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | -Reserved bit; read as 0; write to 0 for future compatibility. (ESSI0 X:\$FFFFB5, ESSI1 X:\$FFFFA5) Figure 7-2. ESSI Control Register A(CRA) Table 7-3. ESSI Control Register A (CRA) Bit Definitions | Bit Number | Bit Name | Reset Value | Description | |------------|----------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 23 | | 0 | Reserved. Write to 0 for future compatibility. | | 22 | SSC1 | 0 | Select SC1 Controls the functionality of the SC1 signal. If SSC1 is set, the ESSI is configured in Synchronous mode (the CRB synchronous/asynchronous bit (SYN) is set), and transmitter 2 is disabled (transmit enable (TE2) = 0), then the SC1 signal acts as the transmitter 0 driver-enabled signal while the SC1 signal is configured as output (SCD1 = 1). This configuration enables an external buffer for the transmitter 0 output. If SSC1 is cleared, the ESSI is configured in Synchronous mode (SYN = 1), and transmitter 2 is disabled (TE2 = 0), then the SC1 acts as the serial I/O flag while the SC1 signal is configured as output (SCD1 = 1). | Table 7-3. ESSI Control Register A (CRA) Bit Definitions (Continued) | Bit Number | Bit Name | Reset Value | Description | | | | | | |------------|----------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|--|--| | 21–19 | WL[2-0] | 0 | 8-, 12-, 16-, 2 model in <b>Figu</b> select differer long. The ES3 By duplicat By duplicat Whee | egth of the data w<br>4-, or 32-bits car<br>re 7-12 and Figure 112 | n be selected. The ure 7-13 shows add a words. The ESSI bit words in one of the times when WL[2-times when WL[2-times when WL[2-times when wt]2-times when wt]2-times when wt]2-times when wt]2-times when wt]3 to eight times to fill | 0] = 100 | | | | | | | | ESSI | Word Length Sele | ection | | | | | | | WL2 | WL1 | WL0 | Number of Bits/Word | | | | | | | 0 | 0 | 0 | 8 | | | | | | | 0 | 0 | 1 | 12 | | | | | | | 0 | 1 | 0 | 16 | | | | | | | 0 | 1 | 1 | 24 | | | | | | | 1 | 0 | 0 | 32<br>(valid data in the first 24<br>bits) | | | | | | | 1 | 0 | 1 | 32<br>(valid data in the last 24<br>bits) | | | | | | | 1 | 1 | 0 | Reserved | | | | | | | 1 | 1 | 1 | Reserved | | | | | | | in the<br>trans | e CRB and DC[4<br>smission does no<br>use On-Demand | -0]=00000 in the 0<br>ot work properly. To | mand mode (that is, MOD = 1<br>CRA) with WL[2–0] = 100, the<br>censure correct operation, do<br>(2–0] = 100 32-bit word length | | | | 18 | ALC | 0 | Alignment Control The ESSI handles 24-bit fractional data. Shorter data words are left-aligned to the MSB, bit 23. For applications that use 16-bit fractional data, shorter data words are left-aligned to bit 15. The ALC bit supports shorter data words. If ALC is set, received words are left-aligned to bit 15 in the receive shift register. Transmitted words must be left-aligned to bit 15 in the transmit shift register. If the ALC bit is cleared, received words are left-aligned to bit 23 in the receive shift register. Transmitted words must be left-aligned to bit 23 in the transmit shift register. Note: If the ALC bit is set, only 8-, 12-, or 16-bit words are used. The use of 24- or 32-bit words leads to unpredictable results. | | | | | | | 17 | | | | rite to 0 for future | · · · · · · · · · · · · · · · · · · · | | | | 7-14 Freescale Semiconductor Table 7-3. ESSI Control Register A (CRA) Bit Definitions (Continued) | Bit Number | Bit Name | Reset Value | Description | |------------|----------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 16–12 | DC[4-0] | 0 | Frame Rate Divider Control Control the divide ratio for the programmable frame rate dividers that generate the frame clocks. In Network mode, this ratio is the number of words per frame minus one. In Normal mode, this ratio determines the word transfer rate. The divide ratio ranges from 1 to 32 (DC = 00000 to 11111) for Normal mode and 2 to 32 (DC = 00001 to 11111) for Network mode. A divide ratio of one (DC = 00000) in Network mode is a special case known as On-Demand mode. In Normal mode, a divide ratio of one (DC = 00000) provides continuous periodic data word transfers. A bit-length frame sync must be used in this case; you select it by setting the FSL[1–0] bits in the CRA to (01). Figure 7-4 shows the ESSI frame sync generator functional block diagram. | | 11 | PSR | 0 | Prescaler Range Controls a fixed divide-by-eight prescaler in series with the variable prescaler. This bit extends the range of the prescaler when a slower bit clock is needed. When PSR is set, the fixed prescaler is bypassed. When PSR is cleared, the fixed divide-by-eight prescaler is operational, as in Figure 7-3. This definition is reversed from that of the SSI in other DSP56000 family members. The maximum allowed internally generated bit clock frequency is the internal DSP56311 clock frequency divided by 4; the minimum possible internally generated bit clock frequency is the DSP56311 internal clock frequency divided by 4096. Note: The combination PSR = 1 and PM[7–0] = \$00 (dividing F <sub>core</sub> by 2) can cause synchronization problems and thus should not be used. | | 10–8 | | 0 | Reserved. Write to 0 for future compatibility. | | 7–0 | PM[7-0] | 0 | Prescale Modulus Select Specify the divide ratio of the prescale divider in the ESSI clock generator. A divide ratio from 1 to 256 (PM = \$0 to \$FF) can be selected. The bit clock output is available at the transmit clock signal (SCK) and/or the receive clock (SC0) signal of the DSP. The bit clock output is also available internally for use as the bit clock to shift the transmit and receive shift registers. Figure 7-3 shows the ESSI clock generator functional block diagram. $F_{core}$ is the DSP56311 core clock frequency (the same frequency as the enabled CLKOUT signal). Careful choice of the crystal oscillator frequency and the prescaler modulus can generate the industry-standard CODEC master clock frequencies of 2.048 MHz, 1.544 MHz, and 1.536 MHz. | Figure 7-3. ESSI Clock Generator Functional Block Diagram Figure 7-4. ESSI Frame Sync Generator Functional Block Diagram 7-16 Freescale Semiconductor ## 7.5.2 ESSI Control Register B (CRB) CRB is one of two read/write control registers that direct the operation of the ESSI (see **Figure 7-5**). The CRB bit definitions are presented in **Table 7-4**. CRB controls the ESSI multifunction signals, SC[2–0], which can be used as clock inputs or outputs, frame synchronization signals, transmit data signals, or serial I/O flag signals. | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | |------|------|------|------|-----|-----|----|-----|-----|-----|-----|-----| | REIE | TEIE | RLIE | TLIE | RIE | TIE | RE | TE0 | TE1 | TE2 | MOD | SYN | | | | | | | | | | | | | | | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | (ESSI0 X:\$FFFFB6, ESSI1 X:\$FFFFA6) Figure 7-5. ESSI Control Register B (CRB) The CRB contains the serial output flag control bits and the direction control bits for the serial control signals. Also in the CRB are interrupt enable bits for the receiver and the transmitter. Bit settings of the CRB determines how many transmitters are enabled: 0, 1, 2, or 3. The CRB settings also determine the ESSI operating mode. Either a hardware RESET signal or a software RESET instruction clears all the bits in the CRB. **Table 7-2**, *Mode and Signal Definitions*, on page 7-4 summarizes the relationship between the ESSI signals SC[2–0], SCK, and the CRB bits. The ESSI has two serial output flag bits, OF1 and OF0. The normal sequence follows for setting output flags when transmitting data (by transmitter 0 through the STD signal only). - **1.** Wait for TDE (TX0 empty) to be set. - **2.** Write the flags. - **3.** Write the transmit data to the TX register Bits OF0 and OF1 are double-buffered so that the flag states appear on the signals when the TX data is transferred to the transmit shift register. The flag bit values are synchronized with the data transfer. The timing of the optional serial output signals SC[2–0] is controlled by the frame timing and is not affected by the settings of TE2, TE1, TE0, or the receive enable (RE) bit of the CRB. The ESSI has three transmit enable bits (TE[2–0]), one for each data transmitter. The process of transmitting data from TX1 and TX2 is the same. TX0 differs from these two bits in that it can also operate in Asynchronous mode. The normal transmit enable sequence is to write data to one or more transmit data registers (or the Time Slot Register (TSR)) before you set the TE bit. The normal transmit disable sequence is to set the Transmit Data Empty (TDE) bit and then to clear the TE, Transmit Interrupt Enable (TIE), and Transmit Exception Interrupt Enable (TEIE) bits. In Network mode, if you clear the appropriate TE bit and set it again, then you disable the corresponding transmitter (0, 1, or 2) after transmission of the current data word. The transmitter remains disabled until the beginning of the next frame. During that time period, the #### **Enhanced Synchronous Serial Interface (ESSI)** corresponding SC (or STD in the case of TX0) signal remains in a high-impedance state. The CRB bits are cleared by either a hardware $\overline{\text{RESET}}$ signal or a software RESET instruction. Table 7-4. ESSI Control Register B (CRB) Bit Definitions | Bit Number | Bit Name | Reset Value | Description | |------------|----------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 23 | REIE | 0 | Receive Exception Interrupt Enable When the REIE bit is set, the DSP is interrupted when both RDF and ROE in the ESSI status register are set. When REIE is cleared, this interrupt is disabled. The receive interrupt is documented in Section 7.3.3, Exceptions, on page 7-7. A read of the status register followed by a read of the receive data register clears both ROE and the pending interrupt. | | 22 | TEIE | 0 | Transmit Exception Interrupt Enable When the TEIE bit is set, the DSP is interrupted when both TDE and TUE in the ESSI status register are set. When TEIE is cleared, this interrupt is disabled. The use of the transmit interrupt is documented in Section 7.3.3, Exceptions, on page 7-7. A read of the status register, followed by a write to all the data registers of the enabled transmitters, clears both TUE and the pending interrupt. | | 21 | RLIE | 0 | Receive Last Slot Interrupt Enable Enables/disables an interrupt after the last slot of a frame ends when the ESSI is in Network mode. When RLIE is set, the DSP is interrupted after the last slot in a frame ends regardless of the receive mask register setting. When RLIE is cleared, the receive last slot interrupt is disabled. The use of the receive last slot interrupt is documented in Section 7.3.3, Exceptions, on page 7-7. RLIE is disabled when the ESSI is in On-Demand mode (DC = \$0). | | 20 | TLIE | 0 | Transmit Last Slot Interrupt Enable Enables/disables an interrupt at the beginning of the last slot of a frame when the ESSI is in Network mode. When TLIE is set, the DSP is interrupted at the start of the last slot in a frame regardless of the transmit mask register setting. When TLIE is cleared, the transmit last slot interrupt is disabled. The transmit last slot interrupt is documented in Section 7.3.3, Exceptions, on page 7-7. TLIE is disabled when the ESSI is in On-Demand mode (DC = \$0). | | 19 | RIE | 0 | Receive Interrupt Enable Enables/disables a DSP receive data interrupt; the interrupt is generated when both the RIE and receive data register full (RDF) bit (in the SSISR) are set. When RIE is cleared, this interrupt is disabled. The receive interrupt is documented in Section 7.3.3, Exceptions, on page 7-7. When the receive data register is read, it clears RDF and the pending interrupt. Receive interrupts with exception have higher priority than normal receive data interrupts. If the receiver overrun error (ROE) bit is set (signaling that an exception has occurred) and the REIE bit is set, the ESSI requests an SSI receive data with exception interrupt from the interrupt controller. | | 18 | TIE | 0 | Transmit Interrupt Enable Enables/disables a DSP transmit interrupt; the interrupt is generated when both the TIE and the TDE bits in the ESSI status register are set. When TIE is cleared, the transmit interrupt is disabled. The transmit interrupt is documented in Section 7.3.3. When data is written to the data registers of the enabled transmitters or to the TSR, it clears TDE and also clears the interrupt. Transmit interrupts with exception conditions have higher priority than normal transmit data interrupts. If the transmitter underrun error (TUE) bit is set (signaling that an exception has occurred) and the TEIE bit is set, the ESSI requests an SSI transmit data with exception interrupt from the interrupt controller. | DSP56311 User's Manual, Rev. 2 Table 7-4. ESSI Control Register B (CRB) Bit Definitions (Continued) | Bit Number | Bit Name | Reset Value | Description | | | | | | |------------|----------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | 17 | RE | 0 | Receive Enable Enables/disables the receive portion of the ESSI. When RE is cleared, the receiver is disabled: data transfer into RX is inhibited. If data is being received while this bit is cleared, the remainder of the word is shifted in and transferred to the ESSI receive data register. RE must be set in both Normal and On-Demand modes for the ESSI to receive data. In Network mode, clearing RE and setting it again disables the receiver after reception of the current data word. The receiver remains disabled until the beginning of the next data frame. Note: The setting of the RE bit does not affect the generation of a frame sync. | | | | | | | 16 | TEO | 0 | Transmit 0 Enable Enables the transfer of data from TX0 to Transmit Shift Register 0. TE0 is functional when the ESSI is in either synchronous or Asynchronous mode. When TE0 is set and a frame sync is detected, the transmitter 0 is enabled for that frame. When TE0 is cleared, transmitter 0 is disabled after the transmission of data currently in the ESSI transmit shift register. The STD output is tri-stated, and any data present in TX0 is not transmitted. In other words, data can be written to TX0 with TE0 cleared; the TDE bit is cleared, but data is not transferred to the transmit shift register 0. The transmit enable sequence in On-Demand mode can be the same as in Normal mode, or TE0 can be left enabled. Note: Transmitter 0 is the only transmitter that can operate in Asynchronous mode (SYN = 0). The setting of the TE0 bit does | | | | | | | 15 | TE1 | 0 | Transmit 1 Enable Enables the transfer of data from TX1 to Transmit Shift Register 1. TE1 is functional only when the ESSI is in Synchronous mode and is ignored when the ESSI is in Asynchronous mode. When TE1 is set and a frame sync is detected, transmitter 1 is enabled for that frame. When TE1 is cleared, transmitter 1 is disabled after completing transmission of data currently in the ESSI transmit shift register. Any data present in TX1 is not transmitted. If TE1 is cleared, data can be written to TX1; the TDE bit is cleared, but data is not transferred to transmit shift register 1. If the TE1 bit is kept cleared until the start of the next frame, it causes the SC0 signal to act as serial I/O flag from the start of the frame in both Normal and Network mode. The transmit enable sequence in On-Demand mode can be the same as in Normal mode, or the TE1 bit can be left enabled. Note: The setting of the TE1 bit does not affect the generation of frame sync or output flags. | | | | | | Table 7-4. ESSI Control Register B (CRB) Bit Definitions (Continued) | Bit Number | Bit Name | Reset Value | Description | |------------|----------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 14 | TE2 | 0 | Transmit 2 Enable Enables the transfer of data from TX2 to Transmit Shift Register 2. TE2 is functional only when the ESSI is in Synchronous mode and is ignored when the ESSI is in Asynchronous mode. When TE2 is set and a frame sync is detected, transmitter 2 is enabled for that frame. | | | | | When TE2 is cleared, transmitter 2 is disabled after completing transmission of data currently in the ESSI transmit shift register. Any data present in TX2 is not transmitted. If TE2 is cleared, data can be written to TX2; the TDE bit is cleared, but data is not transferred to transmit shift register 2. If the TE2 bit is kept cleared until the start of the next frame, it causes the SC1 signal to act as a serial I/O flag from the start of the frame in both Normal mode and Network mode. The transmit enable sequence in On-Demand mode can be the same as in Normal mode, or the TE2 bit can be left enabled. | | | | | <b>Note:</b> The setting of the TE2 bit does not affect the generation of frame sync or output flags. | | 13 | MOD | 0 | Mode Select Selects the operational mode of the ESSI, as in Figure 7-8 on page -25, Figure 7-9 on page -26, and Figure 7-10 on page -26. When MOD is cleared, the Normal mode is selected; when MOD is set, the Network mode is selected. In Normal mode, the frame rate divider determines the word transfer rate: one word is transferred per frame sync during the frame sync time slot. In Network mode, a word can be transferred every time slot. For details, see Section 7.3. | | 12 | SYN | 0 | Synchronous/Asynchronous Controls whether the receive and transmit functions of the ESSI occur synchronously or asynchronously with respect to each other. (See Figure 7-7 on page -24.) When SYN is cleared, the ESSI is in Asynchronous mode, and separate clock and frame sync signals are used for the transmit and receive sections. When SYN is set, the ESSI is in Synchronous mode, and the transmit and receive sections use common clock and frame sync signals. Only in Synchronous mode can more than one transmitter be enabled. | | 11 | СКР | 0 | Clock Polarity Controls which bit clock edge data and frame sync are clocked out and latched in. If CKP is cleared, the data and the frame sync are clocked out on the rising edge of the transmit bit clock and latched in on the falling edge of the receive bit clock. If CKP is set, the data and the frame sync are clocked out on the falling edge of the transmit bit clock and latched in on the rising edge of the receive bit clock. | | 10 | FSP | 0 | Frame Sync Polarity Determines the polarity of the receive and transmit frame sync signals. When FSP is cleared, the frame sync signal polarity is positive; that is, the frame start is indicated by the frame sync signal going high. When FSP is set, the frame sync signal polarity is negative; that is, the frame start is indicated by the frame sync signal going low. | 7-20 Freescale Semiconductor Table 7-4. ESSI Control Register B (CRB) Bit Definitions (Continued) | Bit Number | Bit Name | Reset Value | | | Description | | | | |------------|----------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|------------------------------------------------------------------------------|--------------------------|--|--| | 9 | FSR | 0 | Frame Sync Relative Timing Determines the relative timing of the receive and transmit frame sync signal in reference to the serial data lines for word length frame sync only. When FSR is cleared, the word length frame sync occurs together with the first bit of the data word of the first slot. When FSR is set, the word length frame sync occurs one serial clock cycle earlier (that is, simultaneously with the last bit of the previous data word). | | | | | | | 8–7 | FSL[1-0] | 0 | Figure 7-6 on | ngth of frame sy<br>page -23, <b>Figur</b> | nc to be generated o<br>e <b>7-9</b> on page -26, a<br>3 Bit, 2 Words in Fra | and Figure 7-10, Network | | | | | | | FSL1 | FSL0 | Frame | Sync Length | | | | | | | FSLI | FSLU | RX | TX | | | | 1 | | | 0 | 0 | word | word | | | | | | | 0 | 1 | word | bit | | | | 1 | | | 1 | 0 | bit | bit | | | | İ | | | 1 | 1 | bit | word | | | | 5 | SHFD | 0 | Shift Direction Determines the shift direction of the transmit or receive shift register. If SHFD is set, data is shifted in and out with the LSB first. If SHFD is cleared, data is shifted in and out with the MSB first, as in Figure 7-12, ESSI Data Path Programming Model (SHFD = 0), on page 7-29 and Figure 7-13 on page -30. | | | | | | | 9 | OONS | | Clock Source Direction Selects the source of the clock signal that clocks the transmit shift register in Asynchronous mode and both the transmit and receive shift registers in Synchronous mode. If SCKD is set and the ESSI is in Synchronous mode, the internal clock is the source of the clock signal used for all the transmit shift registers and the receive shift register. If SCKD is set and the ESSI is in Asynchronous mode, the internal clock source becomes the bit clock for the transmit shift register and word length divider. The internal clock is output on the SCK signal. When SCKD is cleared, the external clock source is selected. The internal clock generator is disconnected from the SCK signal, and an external clock source may drive this signal. | | | | | | | 4 | SCD2 | 0 | signal, and an external clock source may drive this signal. Serial Control Direction 2 Controls the direction of the SC2 I/O signal. When SCD2 is set, SC2 is an output; when SCD2 is cleared, SC2 is an input. Note: Programming the ESSI to use an internal frame sync (that is, SCD2 = 1 in CRB) causes the SC2 and SC1 signals to be programmed as outputs. However, if the corresponding multiplexed pins are programmed by the Port Control Register (PCR) to be GPIOs, the GPIO Port Direction Register (PRR) chooses their direction. The ESSI uses an external frame sync if GPIO is selected. To assure correct operation, either program the GPIO pins as outputs or configure the pins in the PCR as ESSI signals. The default selection for these signals after reset is GPIO. This note applies to both ESSI0 and ESSI1. | | | | | | #### **Enhanced Synchronous Serial Interface (ESSI)** Table 7-4. ESSI Control Register B (CRB) Bit Definitions (Continued) | Bit Number | Bit Name | Reset Value | Description | |------------|----------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3 | SCD1 | 0 | Serial Control Direction 1 In Synchronous mode (SYN = 1) when transmitter 2 is disabled (TE2 = 0), or in Asynchronous mode (SYN = 0), SCD1 controls the direction of the SC1 I/O signal. When SCD1 is set, SC1 is an output; when SCD1 is cleared, SC1 is an input. When TE2 is set, the value of SCD1 is ignored and the SC1 signal is always an output. | | 2 | SCD0 | 0 | Serial Control Direction 0 In Synchronous mode (SYN = 1) when transmitter 1 is disabled (TE1 = 0), or in Asynchronous mode (SYN = 0), SCD0 controls the direction of the SC0 I/O signal. When SCD0 is set, SC0 is an output; when SCD0 is cleared, SC0 is an input. When TE1 is set, the value of SCD0 is ignored and the SC0 signal is always an output. | | 1 | OF1 | 0 | Serial Output Flag 1 In Synchronous mode (SYN = 1), when transmitter 2 is disabled (TE2 = 0), the SC1 signal is configured as ESSI flag 1. When SCD1 is set, SC1 is an output. Data present in bit OF1 is written to SC1 at the beginning of the frame in Normal mode or at the beginning of the next time slot in Network mode. | | 0 | OF0 | 0 | Serial Output Flag 0 In Synchronous mode (SYN = 1), when transmitter 1 is disabled (TE1 = 0), the SC0 signal is configured as ESSI flag 0. When SCD0 is set, the SC0 signal is an output. Data present in Bit OF0 is written to SC0 at the beginning of the frame in Normal mode or at the beginning of the next time slot in Network mode. | 7-22 Freescale Semiconductor **Figure 7-6.** CRB FSL0 and FSL1 Bit Operation (FSR = 0) NOTE: Transmitter and receiver may have different clocks and frame syncs. NOTE: Transmitter and receiver may have the same clock frame syncs. Figure 7-7. CRB SYN Bit Operation NOTE: Interrupts occur every time slot and a word may be transferred. 7-25 Figure 7-8. CRB MOD Bit Operation Figure 7-9. Normal Mode, External Frame Sync (8 Bit, 1 Word in Frame) Figure 7-10. Network Mode, External Frame Sync (8 Bit, 2 Words in Frame) # 7.5.3 ESSI Status Register (SSISR) The SSISR is a read-only status register by which the DSP reads the ESSI status and serial input flags. Figure 7-11. ESSI Status Register (SSISR) DSP56311 User's Manual, Rev. 2 Table 7-5. ESSI Status Register (SSISR) Bit Definitions | Bit Number | Bit Name | Reset Value | Description | |------------|----------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 23–8 | | 0 | Reserved. Write to 0 for future compatibility. | | 7 | RDF | 0 | Receive Data Register Full Set when the contents of the receive shift register transfer to the receive data register. RDF is cleared when the DSP reads the receive data register. If RIE and RDF are set, a DSP receive data interrupt request is issued. | | 6 | TDE | 0 | Transmit Data Register Empty Set when the contents of the transmit data register of every enabled transmitter are transferred to the transmit shift register. It is also set for a TSR disabled time slot period in Network mode (as if data were being transmitted after the TSR has been written). When TDE is set, TDE data is written to all the TX registers of the enabled transmitters or to the TSR. The TDE bit is cleared when the DSP writes to all the transmit data registers of the enabled transmitters, or when the DSP writes to the TSR to disable transmission of the next time slot. If the TIE bit is set, a DSP transmit data interrupt request is issued when TDE is set. | | 5 | ROE | 0 | Receiver Overrun Error Flag Set when the serial receive shift register is filled and ready to transfer to the receive data register (RX) but RX is already full (that is, the RDF bit is set). If the REIE bit is set, a DSP receiver overrun error interrupt request is issued when the ROE bit is set. The programmer clears ROE by reading the SSISR with the ROE bit set and then reading the RX. | | 4 | TUE | 0 | Transmitter Underrun Error Flag TUE is set when at least one of the enabled serial transmit shift registers is empty (that is, there is no new data to be transmitted) and a transmit time slot occurs. When a transmit underrun error occurs, the previous data (which is still present in the TX registers not written) is retransmitted. In Normal mode, there is only one transmit time slot per frame. In Network mode, there can be up to 32 transmit time slots per frame. If the TEIE bit is set, a DSP transmit underrun error interrupt request is issued when the TUE bit is set. The programmer can also clear TUE by first reading the SSISR with the TUE bit set, then writing to all the enabled transmit data registers or to the TSR. | | 3 | RFS | 0 | Receive Frame Sync Flag When set, the RFS bit indicates that a receive frame sync occurred during the reception of a word in the serial receive data register. In other words, the data word is from the first time slot in the frame. When the RFS bit is cleared and a word is received, it indicates (only in Network mode) that the frame sync did not occur during reception of that word. RFS is valid only if the receiver is enabled (that is, if the RE bit is set). In Normal mode, RFS is always read as 1 when data is read because there is only one time slot per frame, the frame sync time slot. | | 2 | TFS | 0 | Transmit Frame Sync Flag When set, TFS indicates that a transmit frame sync occurred in the current time slot. TFS is set at the start of the first time slot in the frame and cleared during all other time slots. If the transmitter is enabled, data written to a transmit data register during the time slot when TFS is set is transmitted (in Network mode) during the second time slot in the frame. TFS is useful in Network mode to identify the start of a frame. TFS is valid only if at least one transmitter is enabled that is, when TE0, TE1, or TE2 is set). In Normal mode, TFS is always read as 1 when data is being transmitted because there is only one time slot per frame, the frame sync time slot. | **Table 7-5.** ESSI Status Register (SSISR) Bit Definitions (Continued) | Bit Number | Bit Name | Reset Value | Description | |------------|----------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | IF1 | 0 | Serial Input Flag 1 The ESSI latches any data on the SC1 signal during reception of the first received bit after the frame sync is detected. IF1 is updated with this data when the data in the receive shift register transfers into the receive data register. IF1 is enabled only when SC1 is an input flag and Synchronous mode is selected; that is, when SC1 is programmed as ESSI in the port control register (PCR), the SYN bit is set, and the TE2 and SCD1 bits are cleared. If it is not enabled, IF1 is cleared. | | 0 | IF0 | 0 | Serial Input Flag 0 The ESSI latches any data on the SC0 signal during reception of the first received bit after the frame sync is detected. The IF0 bit is updated with this data when the data in the receive shift register transfers into the receive data register. IF0 is enabled only when SC0 is an input flag and the Synchronous mode is selected; that is, when SC0 is programmed as ESSI in the port control register (PCR), the SYN bit is set, and the TE1 and SCD0 bits are cleared. If it is not enabled, the IF0 bit is cleared. | ## 7.5.4 ESSI Receive Shift Register The 24-bit Receive Shift Register (see **Figure 7-12** and **Figure 7-13**) receives incoming data from the serial receive data signal. The selected (internal/external) bit clock shifts data in when the associated frame sync I/O is asserted. Data is received MSB first if SHFD is cleared and LSB first if SHFD is set. Data transfers to the ESSI Receive Data Register (RX) after 8, 12, 16, 24, or 32 serial clock cycles are counted, depending on the word length control bits in the CRA. # 7.5.5 ESSI Receive Data Register (RX) The Receive Data Register (RX) is a 24-bit read-only register that accepts data from the receive shift register as it becomes full, according to **Figure 7-12** and **Figure 7-13**. The data read is aligned according to the value of the ALC bit. When the ALC bit is cleared, the MSB is bit 23, and the least significant byte is unused. When the ALC bit is set, the MSB is bit 15, and the most significant byte is unused. Unused bits are read as 0. If the associated interrupt is enabled, the DSP is interrupted whenever the RX register becomes full. # 7.5.6 ESSI Transmit Shift Registers The three 24-bit transmit shift registers contain the data being transmitted, as in **Figure 7-12** and **Figure 7-13**. Data is shifted out to the serial transmit data signals by the selected (whether internal or external) bit clock when the associated frame sync I/O is asserted. The word-length control bits in CRA determine the number of bits that must be shifted out before the shift registers are considered empty and can be written again. Depending on the setting of the CRA, the number of bits to be shifted out can be 8, 12, 16, 24, or 32. Transmitted data is aligned according to the value of the ALC bit. When ALC is cleared, the MSB is Bit 23 and the least significant byte is unused. When ALC is set, the MSB is Bit 15 and the most significant byte is 7-28 Freescale Semiconductor 7-29 unused. Unused bits are read as 0. Data shifts out of these registers MSB first if the SHFD bit is cleared and LSB first if SHFD is set. **Figure 7-12.** ESSI Data Path Programming Model (SHFD = 0) **Figure 7-13.** ESSI Data Path Programming Model (SHFD = 1) DSP56311 User's Manual, Rev. 2 7-30 Freescale Semiconductor # 7.5.7 ESSI Transmit Data Registers (TX[2-0]) #### ESSI0:TX20, TX10, TX00; ESSI1:TX21, TX11, TX01 TX2, TX1, and TX0 are 24-bit write-only registers. Data written into these registers automatically transfers to the transmit shift registers. (See **Figure 7-12** and **Figure 7-13**.) The data transmitted (8, 12, 16, or 24 bits) is aligned according to the value of the ALC bit. When the ALC bit is cleared, the MSB is Bit 23. When ALC is set, the MSB is Bit 15. If the transmit data register empty interrupt has been enabled, the DSP is interrupted whenever a transmit data register becomes empty. **Note:** When data is written to a peripheral device, there is a two-cycle pipeline delay while any status bits affected by this operation are updated. If any of those status bits are read during the two-cycle delay, the status bit may not reflect the current status. # 7.5.8 ESSI Time Slot Register (TSR) TSR is effectively a write-only null data register that prevents data transmission in the current transmit time slot. For timing purposes, TSR is a write-only register that behaves as an alternative transmit data register, except that, rather than transmitting data, the transmit data signals of all the enabled transmitters are in the high-impedance state for the current time slot. ## 7.5.9 Transmit Slot Mask Registers (TSMA, TSMB) Both transmit slot mask registers are read/write registers. When the TSMA or TSMB is read to the internal data bus, the register contents occupy the two low-order bytes of the data bus, and the high-order byte is filled by 0. In Network mode the transmitter(s) use these registers to determine which action to take in the current transmission slot. Depending on the bit settings, the transmitter(s) either tri-state the transmitter(s) data signal(s) or transmit a data word and generate a transmitter empty condition. (ESSI0 X:\$FFFFB4, ESSI1 X:\$FFFFA4) Figure 7-14. ESSI Transmit Slot Mask Register A (TSMA) #### **Enhanced Synchronous Serial Interface (ESSI)** | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | |------|----------------------------------------------------------------|------|------|------|------|------|------|------|------|------|------| | | | | | | | | | TS31 | TS30 | TS29 | TS28 | | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | TS27 | TS26 | TS25 | TS24 | TS23 | TS22 | TS21 | TS20 | TS19 | TS18 | TS17 | TS16 | | | Pacanyod hit: road as 0: write to 0.0 for future compatibility | | | | | | | | | | | -Reserved bit; read as 0; write to 0 0 for future compatibility. (ESSI0 X:\$FFFFB3, ESSI1 X:\$FFFFA3) Figure 7-15. ESSI Transmit Slot Mask Register B (TSMB) TSMA and TSMB (as in **Figure 7-12** and **Figure 7-13**) can be seen as a single 32-bit register, TSM. Bit n in TSM (TSn) is an enable/disable control bit for transmission in slot number N. When TSn is cleared, all the data signals of the enabled transmitters are tri-stated during transmit time slot number N. The data still transfers from the enabled transmit data register(s) to the transmit shift register. However, the TDE and the TUE flags are not set. Consequently, during a disabled slot, no transmitter empty interrupt is generated. The DSP is interrupted only for enabled slots. Data written to the transmit data register when the transmitter empty interrupt request is serviced transmits in the next enabled transmit time slot. When TSn is set, the transmit sequence proceeds normally. Data transfers from the TX register to the shift register during slot number N, and the TDE flag is set. The TSM slot mask does not conflict with the TSR. Even if a slot is enabled in the TSM, you can chose to write to the TSR to tri-state the signals of the enabled transmitters during the next transmission slot. Setting the bits in the TSM affects the next frame transmission. The frame being transmitted is not affected by the new TSM setting. If the TSM is read, it shows the current setting. After a hardware RESET signal or software RESET instruction, the TSM register is reset to \$FFFFFFFF, enabling all 32 slots for data transmission. DSP56311 User's Manual, Rev. 2 ### 7.5.10 Receive Slot Mask Registers (RSMA, RSMB) Both receive slot mask registers are read/write registers. In Network mode, the receiver(s) use these registers to determine which action to take in the current time slot. Depending on the setting of the bits, the receiver(s) either tri-state the receiver(s) data signal(s) or receive a data word and generate a receiver full condition. (ESSI0 X:\$FFFFB2, ESSI1 X:\$FFFFA2) Figure 7-16. ESSI Receive Slot Mask Register A (RSMA) -Reserved. Read as zero. Write with zero for future compatibility. (ESSI0 X:\$FFFFB1, ESSI1 X:\$FFFFA1) Figure 7-17. ESSI Receive Slot Mask Register B (RSMB) RSMA and RSMB (as in **Figure 7-12** and **Figure 7-13**) can be seen as one 32-bit register, RSM. Bit n in RSM (RSn) is an enable/disable control bit for time slot number N. When RSn is cleared, all the data signals of the enabled receivers are tri-stated during time slot number N. Data transfers from the receive data register(s) to the receive shift register(s), but the RDF and ROE flags are not set. Consequently, during a disabled slot, no receiver full interrupt is generated. The DSP is interrupted only for enabled slots. When RSn is set, the receive sequence proceeds normally. Data is received during slot number N, and the RDF flag is set. When the bits in the RSMx are set, the frame being transmitted is unaffected, but the next frame transmission is affected. If the RSMx is read, it shows the current setting. When the internal data bus reads RSMA or RSMB, the register contents occupy the two low-order bytes of the data bus, and the high-order byte is filled by 0. After a hardware RESET signal or a software RESET instruction, the RSM register is reset to \$FFFFFFF, enabling all 32 time slots for data transmission. 7-33 Freescale Semiconductor # 7.6 GPIO Signals and Registers The functionality of each ESSI port is controlled by three registers: port control register (PCRC, PCRD), port direction register (PRRC, PRRD), and port data register (PDRC, PDRD). ### 7.6.1 Port Control Registers (PCRC and PCRD) The read/write 24-bit PCRs control the functionality of the signal lines for ESSI0 and ESSI1. Each of the PCR bits 5–0 controls the functionality of the corresponding signal line. When a PCR[i] bit is set, the corresponding port signal is configured as an ESSI signal. When a PCR[i] bit is cleared, the corresponding port signal is configured as a GPIO signal. Either a hardware RESET signal or a software RESET instruction clears all PCR bits. **Note:** For Px[5–0], a 0 selects Pxn as the signal and a 1 selects the specified ESSI signal. For ESSI0, the GPIO signals are PC[5–0] and the ESSI signals are STD0, SRD0, SCK0, and SC0[2–0]. For ESSI1, the GPIO signals are PD[5–0] and the ESSI signals are STD1, SRD1, SCK1, and SC1[2–0]. = Reserved. Read as zero. Write with zero for future compatibility. Figure 7-18. Port Control Registers (PCRC X:\$FFFFBF) (PCRD X:\$FFFAF) ### 7.6.2 Port Direction Registers (PRRC and PRRD) The read/write PRRC and PRRD control the data direction of the ESSI0 and ESSI1 GPIO signals when they are enabled by the associated Port Control Register (PCRC or PCRD, respectively). When PRRC[i] or PRRD[i] is set, the corresponding signal is an output (GPO) signal. When PRRC[i] or PRRD[i] is cleared, the corresponding signal is an input (GPI) signal. Either a hardware RESET signal or a software RESET instruction clears all PRRC and PRRD bits. **Note:** For bits 5–0, a 0 configures PRxn as a GPI and a 1 configures PRxn as a GPO. For ESSI0, the GPIO signals are PC[5–0]. For ESSI1, the GPIO signals are PD[5–0]. The corresponding direction bits for Port D GPIOs are PRD[5–0]. The corresponding direction bits for Port D GPIOs are PRD[5–0]. = Reserved. Read as zero. Write with zero for future compatibility. Figure 7-19. Port Direction Registers (PRRC X:\$FFFFBE) (PRRD X: \$FFFFAE) 7-34 Freescale Semiconductor ### DSP56311 User's Manual, Rev. 2 **Table 7-6** summarizes the ESSI port signal configurations. Table 7-6. ESSI Port Signal Configurations | PCRC/PCRD[i] | PRRC/PRRD[i] | Port Signal[i] Function | | | | | | | |-------------------------------|---------------------------------------------------------------------|-------------------------|--|--|--|--|--|--| | 1 | Х | ESSI0/ESSI1 | | | | | | | | 0 | 0 | Port C/Port D GPI | | | | | | | | 0 1 Port C/Port D GPO | | | | | | | | | | X: The signal setting is irre | X: The signal setting is irrelevant to the Port Signal[i] function. | | | | | | | | ### 7.6.3 Port Data Registers (PDRC and PDRD) Bits 5–0 of the read/write PDRs write data to or read data from the associated ESSI GPIO signal lines if they are configured as GPIO signals. If a port signal PC[i] or PD[i] is configured as an input (GPI), the corresponding PDRC[i] pr PDRD[i] bit reflects the value present on the input signal line. If a port signal PC[i] or PD[i] is configured as an output (GPO), a value written to the corresponding PDRC[i] pr PDRD[i] bit is reflected as a value on the output signal line. Either a hardware RESET signal or a software RESET instruction clears all PDRC and PDRD bits. **Note:** For bits 5–0, the value represents the level that is written to or read from the associated signal line if it is enabled as a GPIO signal by the respective port control register (PCRC or PCRD) bits. For ESSI0, the GPIO signals are PC[5–0]. For ESSI1, the GPIO signals are PD[5–0]. The corresponding data bits for Port C GPIOs are PDRC[5–0]. The corresponding data bits for Port D GPIOs are PDRD[5–0]. = Reserved. Read as zero. Write with zero for future compatibility. Figure 7-20. Port Data Registers (PDRC X:\$FFFFBD) (PDRD X: \$FFFFAD) 7-36 Freescale Semiconductor # Serial Communication Interface (SCI) The SCI provides a full-duplex port for serial communication with other DSPs, microprocessors, or peripherals such as modems. The SCI interfaces without additional logic to peripherals that use TTL-level signals. With a small amount of additional logic, the SCI can connect to peripheral interfaces that have non-TTL level signals, such as RS-232, RS-422, and so on. This interface uses three dedicated signals: transmit data, receive data, and SCI serial clock. It supports industry-standard asynchronous bit rates and protocols, as well as high-speed synchronous data transmission. SCI asynchronous protocols include a multidrop mode for master/slave operation with wake-up on idle line and wake-up on address bit capability. This mode allows the DSP56311 to share a single serial line efficiently with other peripherals. The SCI consists of separate transmit and receive sections that can operate asynchronously with respect to each other. A programmable baud rate generator supplies the transmit and receive clocks. An enable vector and an interrupt vector are included so that the baud-rate generator can function as a general-purpose timer when the SCI is not using it, or when the interrupt timing is the same as that used by the SCI. # 8.1 Operating Modes The operating modes for the DSP56311 SCI are as follows: - 8-bit synchronous (shift register mode) - 10-bit asynchronous (1 start, 8 data, 1 stop) - 11-bit asynchronous (1 start, 8 data, 1 even parity, 1 stop) - 11-bit asynchronous (1 start, 8 data, 1 odd parity, 1 stop) - 11-bit multidrop asynchronous (1 start, 8 data, 1 data type, 1 stop) This mode is used for master/slave operation with wake-up on idle line and wake-up on address bit capability. It allows the DSP56311 to share a single serial line efficiently with other peripherals. These modes are selected by the SCR WD[2–0] bits. Synchronous data mode is essentially a high-speed shift register for I/O expansion and stream-mode channel interfaces. A gated transmit and receive clock compatible with the Intel 8051 serial interface mode 0 synchronizes data. Asynchronous modes are compatible with most UART-type serial devices. Standard RS-232 communication links are supported by these modes. Multidrop Asynchronous mode is 8-1 compatible with the MC68681 DUART, the M68HC11 SCI interface, and the Intel 8051 serial interface. ### 8.1.1 Synchronous Mode Synchronous mode (SCR[WD2–0]=000, Shift Register mode) handles serial-to-parallel and parallel-to-serial conversions. In Synchronous mode, the clock is always common to the transmit and receive shift registers. As a controller (synchronous master), the DSP puts out a clock on the SCLK pin. To select master mode, choose the internal transmit and receive clocks (set TCM and RCM=0). As a peripheral (synchronous slave), the DSP accepts an input clock from the SCLK pin. To select the slave mode, choose the external transmit and receive clocks (TCM and RCM=1). Since there is no frame signal, if a clock is missed because of noise or any other reason, the receiver loses synchronization with the data without any error signal being generated. You can detect an error of this type with an error detecting protocol or with external circuitry such as a watchdog timer. The simplest way to recover synchronization is to reset the SCI. ### 8.1.2 Asynchronous Mode Asynchronous data uses a data format with embedded word sync, which allows an unsynchronized data clock to be synchronized with the word if the clock rate and number of bits per word is known. Thus, the clock can be generated by the receiver rather than requiring a separate clock signal. The transmitter and receiver both use an internal clock that is 16 times the data rate to allow the SCI to synchronize the data. The data format requires that each data byte have an additional start bit and stop bit. Also, two of the word formats have a parity bit. The Multidrop mode used when SCIs are on a common bus has an additional data type bit. The SCI can operate in full-duplex or half-duplex modes since the transmitter and receiver are independent. # 8.1.3 Multidrop Mode Multidrop is a special case of asynchronous data transfer. The key difference is that a protocol allows networking transmitters and receivers on a single data-transmission line. Inter-processor messages in a multidrop network typically begin with a destination address. All receivers check for an address match at the start of each message. Receivers with no address match can ignore the remainder of the message and use a wakeup mode to enable the receiver at the start of the next message. Receivers with an address match can receive the message and optionally transmit an acknowledgment to the sender. The particular message format and protocol used are determined by the user's software. ### 8.1.3.1 Transmitting Data and Address Characters To send data, the 8-bit data character must be written to the STX register. Writing the data character to the STX register sets the ninth bit in the frame to zero, which indicates that this frame contains data. To send an 8-bit address, the address data is written to the STXA register, and the ninth bit in the frame is set to one, indicating that this frame contains an address. #### 8.1.3.2 Wired-OR Mode Building a multidrop bus network requires connecting multiple transmitters to a common wire. The Wired-OR mode allows this to be done without damaging the transmitters when the transmitters are not in use. A protocol is still needed to prevent two transmitters from simultaneously driving the bus. The SCI multidrop word format provides an address field to support this protocol. ### 8.1.3.3 Idle Line Wakeup A wakeup mode frees a DSP from reading messages intended for other processors. The usual operational procedure is for each DSP to suspend SCI reception (the DSP can continue processing) until the beginning of a message. Each DSP compares the address in the message header with the DSP's address. If the addresses do not match, the SCI again suspends reception until the next address. If the address matches, the DSP reads and processes the message and then suspends reception until the next address. The Idle Line Wakeup mode wakes up the SCI to read a message before the first character arrives. ### 8.1.3.4 Address Mode Wakeup The purpose and basic operational procedure for Address Mode Wakeup is the same as for Idle Line Wakeup. The difference is that Address Mode Wakeup re-enables the SCI when the ninth bit in a character is set to one (if cleared, this bit marks a character as data; if set, an address). As a result, an idle line is not needed, which eliminates the dead time between messages. ### 8.2 I/O Signals Each of the three SCI signals (RXD, TXD, and SCLK) can be configured as either a GPIO signal or as a specific SCI signal. Each signal is independent of the others. For example, if only the TXD signal is needed, the RXD and SCLK signals can be programmed for GPIO. However, at least one of the three signals must be selected as an SCI signal to release the SCI from reset. To enable SCI interrupts, program the SCI control registers before any of the SCI signals are programmed as SCI functions. In this case, only one transmit interrupt can be generated because the Transmit Data Register is empty. The timer and timer interrupt operate regardless of how the SCI pins are configured, either as SCI or GPIO. ### 8.2.1 Receive Data (RXD) This input signal receives byte-oriented serial data and transfers the data to the SCI receive shift register. Asynchronous input data is sampled on the positive edge of the receive clock $(1 \times SCLK)$ if the SCI Clock Polarity (SCKP) bit is cleared. RXD can be configured as a GPIO signal (PE0) when the SCI RXD function is not in use. ### 8.2.2 Transmit Data (TXD) This output signal transmits serial data from the SCI transmit shift register. Data changes on the negative edge of the asynchronous transmit clock (SCLK) if SCKP is cleared. This output is stable on the positive edge of the transmit clock. TXD can be programmed as a GPIO signal (PE1) when the SCI TXD function is not in use. ### 8.2.3 SCI Serial Clock (SCLK) This bidirectional signal provides an input or output clock from which the transmit and/or receive baud rate is derived in Asynchronous mode and from which data is transferred in Synchronous mode. SCLK can be programmed as a GPIO signal (PE2) when the SCI SCLK function is not in use. This signal can be programmed as PE2 when data is being transmitted on TXD, since the clock does not need to be transmitted in Asynchronous mode. Because SCLK is independent of SCI data I/O, there is no connection between programming the PE2 signal as SCLK and data coming out the TXD signal. ### 8.3 SCI After Reset There are several different ways to reset the SCI: - Hardware RESET signal - Software RESET instruction: Both hardware and software resets clear the port control register bits, which configure all I/O as GPIO input. The SCI remains in the Reset state as long as all SCI signals are programmed as GPIO (PC2, PC1, and PC0 all are cleared); the SCI becomes active only when at least one of the SCI I/O signals is not programmed as GPIO. - Individual reset: - During program execution, the PC2, PC1, and PC0 bits can all be cleared (that is, individually reset), causing the SCI to stop serial activity and enter the Reset state. All SCI status bits are set to their reset state. However, the contents of the SCR remain unaffected so the DSP program can reset the SCI separately from the other internal peripherals. During individual reset, internal DMA accesses to the data registers of the SCI are not valid, and the data is unknown. - Stop processing state reset (that is, the STOP instruction) Executing the STOP instruction halts operation of the SCI until the DSP is restarted, 8-4 Freescale Semiconductor ### DSP56311 User's Manual, Rev. 2 causing the SCI Status Register (SSR) to be reset. No other SCI registers are affected by the STOP instruction. Table 8-1 illustrates how each type of reset affects each register in the SCI. Table 8-1. SCI Registers After Reset | Dominton | Bit Mnemonic | Dit Number | | Reset Type | | | | | |---------------|--------------------------|----------------------------|----------|------------|----------|----------|--|--| | Register | Bit wnemonic | Bit Number | HW Reset | SW Reset | IR Reset | ST Reset | | | | SCR | REIE | 16 | 0 | 0 | _ | _ | | | | | SCKP | 15 | 0 | 0 | _ | _ | | | | | STIR | 14 | 0 | 0 | _ | _ | | | | | TMIE | 13 | 0 | 0 | _ | _ | | | | | TIE | 12 | 0 | 0 | _ | _ | | | | | RIE | 11 | 0 | 0 | _ | _ | | | | | ILIE | 10 | 0 | 0 | _ | _ | | | | | TE | 9 | 0 | 0 | _ | _ | | | | | RE | 8 | 0 | 0 | _ | _ | | | | | WOMS | 7 | 0 | 0 | _ | _ | | | | | RWU | 6 | 0 | 0 | _ | _ | | | | | WAKE | 5 | 0 | 0 | _ | _ | | | | | SBK | 4 | 0 | 0 | _ | _ | | | | | SSFTD | 3 | 0 | 0 | _ | _ | | | | | WDS[2-0] | 2–0 | 0 | 0 | _ | _ | | | | SSR | R8 | 7 | 0 | 0 | 0 | 0 | | | | | FE<br> | 6 | 0 | 0 | 0 | 0 | | | | | PE | 5 | 0 | 0 | 0 | 0 | | | | | OR<br>IDLE | 4 | 0 | 0 | 0 | 0 | | | | | RDRF | 3 2 | 0 | 0 | 0 | 0<br>0 | | | | | TDRE | 1 | 1 | 1 | 1 | 1 | | | | | TRNE | Ö | i | 1 | 1 | i | | | | | TCM | 15 | 0 | 0 | _ | _ | | | | | RCM | 14 | 0 | 0 | _ | _ | | | | SCCR | SCP | 13 | 0 | 0 | _ | _ | | | | | COD | 12 | 0 | 0 | _ | _ | | | | | CD[11-0] | 11–0 | 0 | 0 | _ | _ | | | | SRX | SRX[23-0] | 23–16, 15–8, 7–0 | _ | _ | _ | _ | | | | STX | STX[23-0] | 23–0 | _ | _ | _ | _ | | | | SRSH | SRS[8-0] | 8–0 | _ | _ | _ | _ | | | | STSH | STS[8-0] | 8–0 | _ | _ | _ | _ | | | | CDCH CCL root | sive shift register CTCH | CCI transmit shift regists | -1 | ı | 1 | · | | | SRSH SCI receive shift register, STSH—SCI transmit shift register HW Hardware reset is caused by asserting the external RESET signal. SW Software reset is caused by executing the RESET instruction. IR Individual reset is caused by clearing PCRE (bits 0–2) (configured for GPIO). ST Stop reset is caused by executing the STOP instruction. 1 The bit is set during this reset. 0 The bit is cleared during this reset. The bit is not changed during this reset. ### 8.4 SCI Initialization The SCI is initialized as follows: - 1. Ensure that the SCI is in its individual reset state (PCRE = \$0). Use a hardware RESET signal or software RESET instruction. - **2.** Program the SCI control registers. - **3.** Configure at least one SCI signal as an SCI signal. If interrupts are to be used, the signals must be selected, and global interrupts must be enabled and unmasked before the SCI can operate. The order does not matter; any one of these three requirements for interrupts can enable the SCI, but the interrupts should be unmasked last (that is, I[1–0] bits in the Status Register (SR) should be changed last). Synchronous applications usually require exact frequencies, so the crystal frequency must be chosen carefully. An alternative to selecting the system clock to accommodate the SCI requirements is to provide an external clock to the SCI. When the SCI is configured in Synchronous mode, internal clock, and all the SCI pins are simultaneously enabled, an extra pulse of one DSP clock length is provided on the SCLK pin. There are two workarounds for this issue: - Enable an SCI pin other than SCLK. - In the next instruction, enable the remaining SCI pins, including the SCLK pin. Following is an example of one way to initialize the SCI: - **1.** Ensure that the SCI is in its individual reset state (PCRE = \$0). - 2. Configure the control registers (SCR, SCCR) according to the operating mode, but do not enable transmitter (TE = 0) or receiver (RE = 0). **Note:** It is now possible to set the interrupts enable bits that are used during the operation. No interrupt occurs yet. - **3.** Enable the SCI by setting the PCRE bits according to which signals are used during operation. - **4.** If transmit interrupt is not used, write data to the transmitter. **Note:** If transmitter interrupt enable is set, an interrupt is issued and the interrupt handler should write data into the transmitter. The DMA channel services the SCI transmit request if it is programmed to service the SCI transmitter. **5.** Enable transmitters (TE = 1) and receiver (RE = 1) according to use. Operation starts as follows: - For an internally-generated clock, the SCLK signal starts operation immediately after the SCI is enabled (Step 3 above) for Asynchronous modes. In Synchronous mode, the SCLK signal is active only while transmitting (that is, a gated clock). - Data is received only when the receiver is enabled (RE = 1) and after the occurrence of the SCI receive sequence on the RXD signal, as defined by the operating mode (that is, idle line sequence). - Data is transmitted only after the transmitter is enabled (TE = 1), and after the initialization sequence has been transmitted (depending on the operating mode). ### 8.4.1 Preamble, Break, and Data Transmission Priority Two or three transmission commands can be set simultaneously: - A preamble (TE is set.) - A break (SBK is set or is cleared.) - An indication that there is data for transmission (TDRE is cleared.) After the current character transmission, if two or more of these commands are set, the transmitter executes them in the following order: preamble, break, data. ### 8.4.2 Bootstrap Loading Through the SCI (Boot Mode \$2 or RA) When the DSP comes out of reset, it checks the MODD, MODC, MODB, and MODA pins and sets the corresponding mode bits in the Operating Mode Register (OMR). If the mode bits are write to 0010 or 1010, respectively, the DSP loads the program RAM from the SCI. **Appendix A**, *Bootstrap Program* shows the complete bootstrap code. This program performs the following steps: - **1.** Configures the SCI. - **2.** Loads the program size. - **3.** Loads the location where the program begins loading in program memory. - **4.** Loads the program. First, the SCI Control Register is set to \$000302, which enables the transmitter and receiver and configures the SCI for 10 bits asynchronous with one start bit, 8 data bits, one stop bit, and no parity. Next, the SCI Clock Control Register is set to \$00C000, which configures the SCI to use external receive and transmit clocks from the SCLK pin input. This external clock must be 16 times the desired serial data rate. The next step is to receive the program size and then the starting address to load the program. These two numbers are three bytes each loaded least significant byte first. Each byte is echoed #### **Serial Communication Interface (SCI)** back as it is received. After both numbers are loaded, the program size is in A0 and the starting address is in A1. The program is then loaded one byte at a time, least significant byte first. After the program is loaded, the operating mode is set to zero, the CCR is cleared, and the DSP begins execution with the first instruction loaded. # 8.5 Exceptions The SCI can cause five different exceptions in the DSP, discussed here from the highest to the lowest priority: - 1. SCI receive data with exception status occurs when the receive data register is full with a receiver error (parity, framing, or overrun error). To clear the pending interrupt, read the SCI status register; then read SRX. Use a long interrupt service routine to handle the error condition. This interrupt is enabled by SCR[16] (REIE). - 2. SCI receive data occurs when the receive data register is full. Read SRX to clear the pending interrupt. This error-free interrupt can use a fast interrupt service routine for minimum overhead. This interrupt is enabled by SCR[11] (RIE). - 3. SCI transmit data occurs when the transmit data register is empty. Write STX to clear the pending interrupt. This error-free interrupt can use a fast interrupt service routine for minimum overhead. This interrupt is enabled by SCR[12] (TIE). - **4.** SCI idle line occurs when the receive line enters the idle state (10 or 11 bits of ones). This interrupt is latched and then automatically reset when the interrupt is accepted. This interrupt is enabled by SCR[10] (ILIE). - **5.** SCI timer occurs when the baud rate counter reaches zero. This interrupt is automatically reset when the interrupt is accepted. This interrupt is enabled by SCR[13] (TMIE). # 8.6 SCI Programming Model The SCI programming model can be viewed as three types of registers: - Control - SCI Control Register (SCR) in **Figure 8-3** - SCI Clock Control Register (SCCR) in Figure 8-4 - Status - SCI Status Register (SSR) in **Figure 8-3** - Data transfer - SCI Receive Data Registers (SRX) in **Figure 8-7** - SCI Transmit Data Registers (STX) in **Figure 8-7** DSP56311 User's Manual, Rev. 2 8-8 Freescale Semiconductor ### — SCI Transmit Data Address Register (STXA) in Figure 8-7 The SCI includes the GPIO functions described in **Section 8.7**, *GPIO Signals and Registers*, on page 8-22. The next subsections describe the registers and their bits. Figure 8-1. SCI Data Word Formats (SSFTD = 1), 1 DSP56311 User's Manual, Rev. 2 Figure 8-2. SCI Data Word Formats (SSFTD = 0), 2 # 8.6.1 SCI Control Register (SCR) The SCR is a read/write register that controls the serial interface operation. DSP56311 User's Manual, Rev. 2 8-10 Freescale Semiconductor | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |------|------|------|-----|-------|------|------|------| | | | | | | | | REIE | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | SCKP | STIR | TMIE | TIE | RIE | ILIE | TE | RE | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | WOMS | RWU | WAKE | SBK | SSFTD | WDS2 | WDS1 | WDS0 | | | | | | | | | | —Reserved bit; read as 0; write to 0 for future compatibility. Figure 8-3. SCI Control Register (SCR) Table 8-2. SCI Control Register (SCR) Bit Definitions | Bit<br>Number | Bit<br>Name | Reset<br>Value | Description | |---------------|-------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 23–17 | | 0 | Reserved. Write to 0 for future compatibility. | | 16 | REIE | 0 | Receive with Exception Interrupt Enable Enables/disables the SCI receive data with exception interrupt. If REIE is cleared, the receive data with exception interrupt is disabled. If both REIE and RDRF are set, and PE, FE, and OR are not all cleared, the SCI requests an SCI receive data with exception interrupt from the interrupt controller. Either a hardware RESET signal or a software RESET instruction clears REIE. | | 15 | SCKP | 0 | SCI Clock Polarity Controls the clock polarity sourced or received on the clock signal (SCLK), eliminating the need for an external inverter. When SCKP is cleared, the clock polarity is positive; when SCKP is set, the clock polarity is negative. In Synchronous mode, positive polarity means that the clock is normally positive and transitions negative during valid data. Negative polarity means that the clock is normally negative and transitions positive during valid data. In Asynchronous mode, positive polarity means that the rising edge of the clock occurs in the center of the period that data is valid. Negative polarity means that the falling edge of the clock occurs during the center of the period that data is valid. Either a hardware RESET signal or a software RESET instruction clears SCKP. | | 14 | STIR | 0 | Timer Interrupt Rate Controls a divide-by-32 in the SCI Timer interrupt generator. When STIR is cleared, the divide-by-32 is inserted in the chain. When STIR is set, the divide-by-32 is bypassed, thereby increasing timer resolution by a factor of 32. Either a hardware RESET signal or a software RESET instruction clears this bit. To ensure proper operation of the timer, STIR must not be changed during timer operation (that is, if TMIE = 1). | | 13 | TMIE | 0 | Timer Interrupt Enable Enables/disables the SCI timer interrupt. If TMIE is set, timer interrupt requests are sent to the interrupt controller at the rate set by the SCI clock register. The timer interrupt is automatically cleared by the timer interrupt acknowledge from the interrupt controller. This feature allows DSP programmers to use the SCI baud rate generator as a simple periodic interrupt generator if the SCI is not in use, if external clocks are used for the SCI, or if periodic interrupts are needed at the SCI baud rate. The SCI internal clock is divided by 16 (to match the 1 × SCI baud rate) for timer interrupt generation. This timer does not require that any SCI signals be configured for SCI use to operate. Either a hardware RESET signal or a software RESET instruction clears TMIE. | Table 8-2. SCI Control Register (SCR) Bit Definitions (Continued) | Bit<br>Number | Bit<br>Name | Reset<br>Value | Description | |---------------|-------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 12 | TIE | 0 | SCI Transmit Interrupt Enable Enables/disables the SCI transmit data interrupt. If TIE is cleared, transmit data interrupts are disabled, and the transmit data register empty (TDRE) bit in the SCI status register must be polled to determine whether the transmit data register is empty. If both TIE and TDRE are set, the SCI requests an SCI transmit data interrupt from the interrupt controller. Either a hardware RESET signal or a software RESET instruction clears TIE. | | 11 | RIE | 0 | SCI Receive Interrupt Enable Enables/disables the SCI receive data interrupt. If RIE is cleared, the receive data interrupt is disabled, and the RDRF bit in the SCI status register must be polled to determine whether the receive data register is full. If both RIE and RDRF are set, the SCI requests an SCI receive data interrupt from the interrupt controller. Receive interrupts with exception have higher priority than normal receive data interrupts. Therefore, if an exception occurs (that is, if PE, FE, or OR are set) and REIE is set, the SCI requests an SCI receive data with exception interrupt from the interrupt controller. Either a hardware RESET signal or a software RESET instruction clears RIE. | | 10 | ILIE | 0 | Idle Line Interrupt Enable When ILIE is set, the SCI interrupt occurs when IDLE (SCI status register bit 3) is set. When ILIE is cleared, the IDLE interrupt is disabled. Either a hardware RESET signal or a software RESET instruction clears ILIE. An internal flag, the shift register idle interrupt (SRIINT) flag, is the interrupt request to the interrupt controller. SRIINT is not directly accessible to the user. When a valid start bit is received, an idle interrupt is generated if both IDLE and ILIE are set. The idle interrupt acknowledge from the interrupt controller clears this interrupt request. The idle interrupt is not asserted again until at least one character has been received. The results are as follows: The IDLE bit shows the real status of the receive line at all times. An idle interrupt is generated once for each idle state, no matter how long the idle state lasts. | | 9 | TE | 0 | Transmitter Enable When TE is set, the transmitter is enabled. When TE is cleared, the transmitter completes transmission of data in the SCI transmit data shift register, and then the serial output is forced high (that is, idle). Data present in the SCI transmit data register (STX) is not transmitted. STX can be written and TDRE cleared, but the data is not transferred into the shift register. TE does not inhibit TDRE or transmit interrupts. Either a hardware RESET signal or a software RESET instruction clears TE. Setting TE causes the transmitter to send a preamble of 10 or 11 consecutive ones (depending on WDS), giving you a convenient way to ensure that the line goes idle before a new message starts. To force this separation of messages by the minimum idle line time, we recommend the following sequence: 1. Write the last byte of the first message to STX. 2. Wait for TDRE to go high, indicating the last byte has been transferred to the transmit shift register. 3. Clear TE and set TE to queue an idle line preamble to follow immediately the transmission of the last character of the message (including the stop bit). 4. Write the first byte of the second message to STX. If the first byte of the second message is not transferred to STX prior to the finish of the preamble transmission, the transmit data line remains idle until STX is finally written. | 8-12 Freescale Semiconductor Table 8-2. SCI Control Register (SCR) Bit Definitions (Continued) | Bit<br>Number | Bit<br>Name | Reset<br>Value | Description | |---------------|-------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 8 | RE | 0 | Receiver Enable When RE is set, the receiver is enabled. When RE is cleared, the receiver is disabled, and data transfer from the receive shift register to the receive data register (SRX) is inhibited. If RE is cleared while a character is being received, the reception of the character completes before the receiver is disabled. RE does not inhibit RDRF or receive interrupts. Either a hardware RESET signal or a software RESET instruction clears RE. | | 7 | WOMS | 0 | Wired-OR Mode Select When WOMS is set, the SCI TXD driver is programmed to function as an open-drain output and can be wired together with other TXD signals in an appropriate bus configuration, such as a master-slave multidrop configuration. An external pullup resistor is required on the bus. When WOMS is cleared, the TXD signal uses an active internal pullup. Either a hardware RESET signal or a software RESET instruction clears WOMS. | | 6 | RWU | 0 | Receiver Wakeup Enable When RWU is set and the SCI is in Asynchronous mode, the wakeup function is enabled; that is, the SCI is asleep and can be awakened by the event defined by the WAKE bit. In Sleep state, all interrupts and all receive flags except IDLE are disabled. When the receiver wakes up, RWU is cleared by the wakeup hardware. You can also clear the RWU bit to wake up the receiver. You can use RWU to ignore messages that are for other devices on a multidrop serial network. Wakeup on idle line (i. e., WAKE is cleared) or wakeup on address bit (i. e., WAKE is set) must be chosen. When WAKE is cleared and RWU is set, the receiver does not respond to data on the data line until an idle line is detected. When WAKE is set and RWU is set, the receiver does not respond to data on the data line until a data frame with Bit 9 set is detected. When the receiver wakes up, the RWU bit is cleared, and the first frame of data is received. If interrupts are enabled, the CPU is interrupted and the interrupt routine reads the message header to determine whether the message is intended for this DSP. If the message is for this DSP, the message is received, and RWU is set to wait for the next message. If the message is not for this DSP, the DSP immediately sets RWU. Setting RWU causes the DSP to ignore the remainder of the message and wait for the next message. Either a hardware RESET signal or a software RESET instruction clears RWU. RWU is ignored in Synchronous mode. | | 5 | WAKE | 0 | Wakeup Mode Select When WAKE is cleared, the wakeup on Idle Line mode is selected. In the wakeup on idle line mode, the SCI receiver is re-enabled by an idle string of at least 10 or 11 (depending on WDS mode) consecutive ones. The transmitter's software must provide this idle string between consecutive messages. The idle string cannot occur within a valid message because each word frame there contains a start bit that is 0. When WAKE is set, the wakeup on address bit mode is selected. In the wakeup on address bit mode, the SCI receiver is re-enabled when the last (eighth or ninth) data bit received in a character (frame) is 1. The ninth data bit is the address bit (R8) in the 11-bit multidrop mode; the eighth data bit is the address bit in the 10-bit asynchronous and 11-bit asynchronous with parity modes. Thus, the received character is an address that has to be processed by all sleeping processors—that is, each processor has to compare the received character with its own address and decide whether to receive or ignore all following characters. | Table 8-2. SCI Control Register (SCR) Bit Definitions (Continued) | Bit<br>Number | Bit<br>Name | Reset<br>Value | | | | Des | cription | | | | |---------------|-------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 4 | SBK | 0 | Send Break A break is an all-zero word frame—a start bit 0, characters of all zeros (including any parity), and a stop bit 0 (that is, ten or eleven zeros, depending on the mode selected). If SBK is set and then cleared, the transmitter finishes transmitting the current frame, sends 10 or 11 0s, and reverts to idle or sending data. If SBK remains set, the transmitter continually sends whole frames of 0s (10 or 11 bits with no stop bit). At the end of the break code, the transmitter sends at least one high (set) bit before transmitting any data to guarantee recognition of a valid start bit. Break can signal an unusual condition, message, and so on, by forcing a frame error; the frame error is caused by a missing stop bit. | | | | | | | | | 3 | SSFTD | 0 | Determine when set, | LSB first w | hen cleare | d. The par | a shift registers shift data in or out: MSB first ity and data type bits do not change their acent to the stop bit. | | | | | 2-0 | WDS | 0 | with most<br>links. Multi<br>M68HC11<br>essentially<br>interfaces<br>compatibl<br>transmitte<br>the parity<br>of ones, a<br>number m | e format of to<br>UART-type<br>tidrop Asynd<br>I SCI interfa<br>y a high-spe<br>i. You can se<br>with the liter counts the<br>bit is set, the<br>un error in tr | e serial devente chronous nace, and the eed shift respectively some serial 8051 serial some producing ansmission on the cal | ices, and to node is cone Intel 805 gister for land a data by under a data by under a data by under and | red data. Asynchronous modes are compatible hey support standard RS-232 communication mpatible with the MC68681 DUART, the 1 serial interface. Synchronous data mode is /O expansion and stream-mode channel sing a gated transmit and receive clock ace mode 0. When odd parity is selected, the ne data word. If the total is not an odd number, number. If the receiver counts an even number rred. When even parity is selected, an even erformed at both ends of the line, or an error in | | | | | | | | WDS2 | WDS1 | WDS0 | Mode | Word Formats | | | | | | | | 0 | 0 | 0 | 0 | 8-Bit Synchronous Data (shift register mode) | | | | | | | | 0 | 0 | 1 | 1 | Reserved | | | | | | | | 0 | 1 | 0 | 2 | 10-Bit Asynchronous (1 start, 8 data, 1 stop) | | | | | | | | 1 | 1 | 1 | 3 | Reserved | | | | | | | | 1 | 0 | 0 | 4 | 11-Bit Asynchronous<br>(1 start, 8 data, 1 even parity, 1 stop) | | | | | | | | 1 | 0 | 1 | 5 | 11-Bit Asynchronous<br>(1 start, 8 data, 1 odd parity, 1 stop) | | | | | | | | 1 | 1 | 0 | 6 | 11-Bit Multidrop Asynchronous<br>(1 start, 8 data, 1 data type, 1 stop) | | | | | | | | 0 | 1 | 1 | 7 | Reserved | | | | 8-14 Freescale Semiconductor # 8.6.2 SCI Status Register (SSR) The SSR is a read-only register that indicates the status of the SCI. | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | | |----|----------------------------------------------------------------|----|----|------|------|------|------|--|--|--|--| | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | | | | | | | | | | | | | | | 7 | 7 6 5 4 3 2 1 0 | | | | | | | | | | | | R8 | FE | PE | OR | IDLE | RDRF | TDRE | TRNE | | | | | | | —Reserved bit; read as 0; write to 0 for future compatibility. | | | | | | | | | | | Table 8-3. SCI Status Register Table 8-4. SCI Status Register (SSR) Bit Definitions | Bit<br>Number | Bit<br>Name | Reset<br>Value | Description | |---------------|-------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 23–8 | | 0 | Reserved. Write to 0 for future compatibility. | | 7 | R8 | 0 | Received Bit 8 In 11-bit Asynchronous Multidrop mode, the R8 bit indicates whether the received byte is an address or data. R8 is set for addresses and is cleared for data. R8 is not affected by reads of the SRX or SCI status register. A hardware RESET signal, a software RESET instruction, an SCI individual reset, or a STOP instruction clears R8. | | 6 | FE | 0 | Framing Error Flag In Asynchronous mode, FE is set when no stop bit is detected in the data string received. FE and RDRE are set simultaneously when the received word is transferred to the SRX. However, the FE flag inhibits further transfer of data into the SRX until it is cleared. FE is cleared when the SCI status register is read followed by a read of the SRX. A hardware RESET signal, a software RESET instruction, an SCI individual reset, or a STOP instruction clears FE. In 8-bit Synchronous mode, FE is always cleared. If the byte received causes both framing and overrun errors, the SCI receiver recognizes only the overrun error. | | 5 | PE | 0 | Parity Error In 11-bit Asynchronous modes, PE is set when an incorrect parity bit is detected in the received character. PE and RDRF are set simultaneously when the received word is transferred to the SRX. If PE is set, further data transfer into the SRX is not inhibited. PE is cleared when the SCI status register is read, followed by a read of SRX. A hardware RESET signal, a software RESET instruction, an SCI individual reset, or a STOP instruction also clears PE. In 10-bit Asynchronous mode, 11-bit multidrop mode, and 8-bit Synchronous mode, the PE bit is always cleared since there is no parity bit in these modes. If the byte received causes both parity and overrun errors, the SCI receiver recognizes only the overrun error. | Table 8-4. SCI Status Register (SSR) Bit Definitions (Continued) | Table 6-4. Got claids riegister (GOT) bit benintions (Gottinded) | | | | | | | |------------------------------------------------------------------|-------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Bit<br>Number | Bit<br>Name | Reset<br>Value | Description | | | | | 4 | OR | 0 | Overrun Error Flag Set when a byte is ready to be transferred from the receive shift register to the receive data register (SRX) that is already full (RDRF = 1). The receive shift register data is not transferred to the SRX. The OR flag indicates that character(s) in the received data stream may have been lost. The only valid data is located in the SRX. OR is cleared when the SCI status register is read, followed by a read of SRX. The OR bit clears the FE and PE bits; that is, overrun error has higher priority than FE or PE. A hardware RESET signal, a software RESET instruction, an SCI individual reset, or a STOP instruction clears OR. | | | | | 3 | IDLE | 0 | Idle Line Flag Set when 10 (or 11) consecutive ones are received. IDLE is cleared by a start-bit detection. The IDLE status bit represents the status of the receive line. The transition of IDLE from 0 to 1 can cause an IDLE interrupt (ILIE). | | | | | 2 | RDRF | 0 | Receive Data Register Full Set when a valid character is transferred to the SCI receive data register from the SCI receive shift register (regardless of the error bits condition). RDRF is cleared when the SCI receive data register is read. | | | | | 1 | TDRE | 1 | Transmit Data Register Empty Set when the SCI transmit data register is empty. When TDRE is set, new data can be written to one of the SCI transmit data registers (STX) or the transmit data address register (STXA). TDRE is cleared when the SCI transmit data register is written. Either a hardware RESET signal, a software RESET instruction, an SCI individual reset, or a STOP instruction sets TDRE. In Synchronous mode, when the internal SCI clock is in use, there is a delay of up to 5.5 serial clock cycles between the time that STX is written until TDRE is set, indicating the | | | | | | | | data has been transferred from the STX to the transmit shift register. There is a delay of 2 to 4 serial clock cycles between writing STX and loading the transmit shift register; in addition, TDRE is set in the middle of transmitting the second bit. When using an external serial transmit clock, if the clock stops, the SCI transmitter stops. TDRE is not set until the middle of the second bit transmitted after the external clock starts. Gating the external clock off after the first bit has been transmitted delays TDRE indefinitely. | | | | | | | | In Asynchronous mode, the TDRE flag is not set immediately after a word is transferred from the STX or STXA to the transmit shift register nor when the word first begins to be shifted out. TDRE is set 2 cycles (of the 16 $\times$ clock) after the start bit; that is, 2 (16 $\times$ clock) cycles into the transmission time of the first data bit. | | | | | 0 | TRNE | 1 | Transmitter Empty This flag bit is set when both the transmit shift register and transmit data register (STX) are empty, indicating that there is no data in the transmitter. When TRNE is set, data written to one of the three STX locations or to the transmit data address register (STXA) is transferred to the transmit shift register and is the first data transmitted. TRNE is cleared when a write into STX or STXA clears TDRE or when an idle, preamble, or break is transmitted. When set, TRNE indicates that the transmitter is empty; therefore, the data written to STX or STXA is transmitted next. That is, there is no word in the transmit shift register being transmitted. This procedure is useful when initiating the transfer of a message (that is, a string of characters). | | | | 8-16 Freescale Semiconductor ### 8.6.3 SCI Clock Control Register (SCCR) The SCCR is a read/write register that controls the selection of clock modes and baud rates for the transmit and receive sections of the SCI interface. The SCCR is cleared by a hardware RESET signal. | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | |-----|-----|-----|-----|------|------|-----|-----| | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | TCM | RCM | SCP | COD | CD11 | CD10 | CD9 | CD8 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | CD7 | CD6 | CD5 | CD4 | CD3 | CD2 | CD1 | CD0 | Reserved. Read as 0. Write to 0 for future compatibility. Figure 8-4. SCI Clock Control Register (SCCR) Table 8-5. SCI Clock Control Register (SCCR) Bit Definitions | Bit<br>Number | Bit Name | Reset<br>Value | | Description | | | | | | | |---------------|----------|----------------|----------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|--------------------------------|--------|---------------------------------------------------------------------------|--|--| | 23–16 | | 0 | Reserve | d. Write t | o 0 for future | compatibilit | y. | | | | | 15 | TCM | 0 | Selects | | an internal or | | | r the transmitter. If TCM is cleared, ock (from the SCLK signal) is used. | | | | 14 | RCM | 0 | Selects | whether a | | external clo | | r the receiver. If RCM is cleared, the (from the SCLK signal) is used. | | | | | | | TCM | RCM | TX Clock | RX Clock | SCLK | Mode | | | | | | | 0 | 0 | Internal | Internal | Output | Synchronous/asynchronous | | | | | | | 0 | 1 | Internal | External | Input | Asynchronous only | | | | | | | 1 | 0 | External | Internal | Input | Asynchronous only | | | | | | | 1 | 1 | External | External | Input | Synchronous/asynchronous | | | | 13 | SCP | 0 | Selects | | • • | • | • • | CP is set) prescaler for the clock / 2 to form the SCI clock. | | | | 12 | COD | 0 | The clock synchron either: If COE the SC output If COE | Clock Out Divider The clock output divider is controlled by COD and the SCI mode. If the SCI mode is synchronous, the output divider is fixed at divide by 2. If the SCI mode is asynchronous, | | | | | | | | 11–0 | CD[11-0] | 0 | | s the divid | | e prescale di<br>000 to \$FFF) | | SCI clock generator. A divide ratio cted. | | | The SCI clock determines the data transmission (baud) rate and can also establish a periodic interrupt that can act as an event timer or be used in any other timing function. Bits CD11–CD0, SCP, and SCR[STIR] work together to determine the time base. If SCR[TMIE] = 1 when the periodic time-out occurs, the SCI timer interrupt is recognized and pending. The SCI timer interrupt is automatically cleared when the interrupt is serviced. This interrupt occurs every time the periodic timer times out. **Figure 8-5** shows the block diagram of the internal clock generation circuitry with the formula to compute the bit rate when the internal clock is used. Figure 8-5. SCI Baud Rate Generator As noted in **Section 8.6.1**, the SCI can be configured to operate in a single Synchronous mode or one of five Asynchronous modes. Synchronous mode requires that the TX and RX clocks use the same source, but that source may be the internal SCI clock if the SCI is configured as a master device or an external clock if the SCI is configured as a slave device. Asynchronous modes may use clocks from the same source (internal or external) or different sources for the TX clock and the RX clock. For synchronous operation, the SCI uses a clock that is equal to the two times the desired bit rate (designated as the $2 \times$ clock) for both internal and external clock sources. It must use the same source for both the TX and RX clock. The internal clock is used if the SCI is the master device DSP56311 User's Manual, Rev. 2 8-18 Freescale Semiconductor and the external clock is used if the SCI is the slave device, as noted above. The clock is gated and limited to a maximum frequency equal to one eighth of the DSP core operating frequency (that is, 12.5 MHz for a DSP core frequency of 100 MHz). For asynchronous operation, the SCI can use the internal and external clocks in any combination as the source clocks for the TX clock and RX clock. If an external clock is used for the SCLK input, it must be sixteen times the desired bit rate (designated as the $16 \times$ clock), as indicated in **Figure 8-6**. When the internal clock is used to supply a clock to an external device, the clock can use the actual bit rate (designated as the $1 \times$ clock) or the $16 \times$ clock rate, as determined by the COD bit. The output clock is continuous. Figure 8-6. 16 x Serial Clock When SCKP is cleared, the transmitted data on the TXD signal changes on the negative edge of the serial clock and is stable on the positive edge. When SCKP is set, the data changes on the positive edge and is stable on the negative edge. The received data on the RXD signal is sampled on the positive edge (if SCKP = 0) or on the negative edge (if SCKP = 1) of the serial clock. # 8.6.4 SCI Data Registers The SCI data registers are divided into two groups: receive and transmit, as shown in **Figure 8-7**. There are two receive registers: a Receive Data Register (SRX) and a serial-to-parallel Receive Shift Register. There are also two transmit registers: a Transmit Data Register (called either STX or STXA) and a parallel-to-serial Transmit Shift Register. Note: SRX is the same register decoded at three different addresses. #### (a) Receive Data Register Note: Bytes are masked on the fly. STX is the same register decoded at four different addresses. #### (b) Transmit Data Register Figure 8-7. SCI Programming Model—Data Registers ### 8.6.4.1 SCI Receive Register (SRX) Data bits received on the RXD signal are shifted into the SCI receive shift register. When a complete word is received, the data portion of the word is transferred to the byte-wide SRX. This process converts serial data to parallel data and provides double buffering. Double buffering promotes flexibility and increased throughput since the programmer can save (and process) the previous word while the current word is being received. The SRX can be read at three locations as SRXL, SRXM, and SRXH. When SRXL is read, the contents of the SRX are placed in the lower byte of the data bus and the remaining bits on the data bus are read as zeros. Similarly, when SRXM is read, the contents of SRX are placed into the middle byte of the bus, and when SRXH is read, the contents of SRX are placed into the high byte with the remaining bits are read as 0s. This way of mapping SRX efficiently packs three bytes into one 24-bit word by ORing three data bytes read from the three addresses. The SCR WDS0, WDS1, and WDS2 control bits define the length and format of the serial word. The SCR receive clock mode (RCM) defines the clock source. 8-20 Freescale Semiconductor In Asynchronous mode, the start bit, the eight data bits, the address/data indicator bit or the parity bit, and the stop bit are received, respectively. Data bits are sent LSB first if SSFTD is cleared, and MSB first if SSFTD is set. In Synchronous mode, a gated clock provides synchronization. In either Synchronous or Asynchronous mode, when a complete word is clocked in, the contents of the shift register can be transferred to the SRX and the flags; RDRF, FE, PE, and OR are changed appropriately. Because the operation of the receive shift register is transparent to the DSP, the contents of this register are not directly accessible to the programmer. ### 8.6.4.2 SCI Transmit Register (STX) The transmit data register is a one-byte-wide register mapped into four addresses as STXL, STXM, STXH, and STXA. In Asynchronous mode, when data is to be transmitted, STXL, STXM, and STXH are used. When STXL is written, the low byte on the data bus is transferred to the STX. When STXM is written, the middle byte is transferred to the STX. When STXH is written, the high byte is transferred to the STX. This structure makes it easy for the programmer to unpack the bytes in a 24-bit word for transmission. TDXA should be written in 11-bit asynchronous multidrop mode when the data is an address and the programmer wants to set the ninth bit (the address bit). When STXA is written, the data from the low byte on the data bus is stored in it. The address data bit is cleared in 11-bit asynchronous multidrop mode when any of STXL, STXM, or STXH is written. When either STX (STXL, STXM, or STXH) or STXA is written, TDRE is cleared. The transfer from either STX or STXA to the transmit shift register occurs automatically, but not immediately, after the last bit from the previous word is shifted out; that is, the transmit shift register is empty. Like the receiver, the transmitter is double-buffered. However, a delay of two to four serial clock cycles occurs between when the data is transferred from either STX or STXA to the transmit shift register and when the first bit appears on the TXD signal. (A serial clock cycle is the time required to transmit one data bit.) The transmit shift register is not directly addressable, and there is no dedicated flag for this register. Because of this fact and the two- to four-cycle delay, two bytes cannot be written consecutively to STX or STXA without polling, because the second byte might overwrite the first byte. Thus, you should always poll the TDRE flag prior to writing STX or STXA to prevent overruns unless transmit interrupts are enabled. Either STX or STXA is usually written as part of the interrupt service routine. An interrupt is generated only if TDRE is set. The transmit shift register is indirectly visible via the SSR[TRNE] bit. In Synchronous mode, data is synchronized with the transmit clock. That clock can have either an internal or external source, as defined by the TCM bit in the SCCR. The length and format of the serial word is defined by the WDS0, WDS1, and WDS2 control bits in the SCR. In Asynchronous mode, the start bit, the eight data bits (with the LSB first if SSFTD = 0 and the MSB first if SSFTD = 1), the address/data indicator bit or parity bit, and the stop bit are transmitted in that order. The data to be transmitted can be written to any one of the three STX #### **Serial Communication Interface (SCI)** addresses. If SCKP is set and SSHTD is set, SCI Synchronous mode is equivalent to the SSI operation in 8-bit data on-demand mode. Note: When data is written to a peripheral device, there is a two-cycle pipeline delay until any status bits affected by this operation are updated. If you read any of those status bits within the next two cycles, the bit does not reflect its current status. For details see the *DSP56300 Family Manual*. # 8.7 GPIO Signals and Registers Three registers control the GPIO functionality of the SCI pins: Port E control register (PCRE), Port E direction register (PRRE) and Port E data register (PDRE). ### 8.7.1 Port E Control Register (PCRE) The read/write PCRE controls the functionality of SCI GPIO signals. Each of the PCRE[2–0] bits controls the functionality of the corresponding port signal. When a PCRE[i] bit is set, the corresponding port signal is configured as an SCI signal. When a PC[i] bit is cleared, the corresponding port signal is configured as a GPIO signal. A hardware RESET signal or a software RESET instruction clears all PCRE bits. Note: For bits 2–0, a 0 selects PEn as the signal and a 1 selects the specified SCI signal. = Reserved. Read as zero. Write to zero for future compatibility. Figure 8-8. Port E Control Register (PCRE X:\$FFFF9F) ### 8.7.2 Port E Direction Register (PRRE) The read/write PRRE controls the direction of SCI GPIO signals. When port signal[i] is configured as GPIO, PRRE[i] controls the port signal direction. When PRRE[i] is set, the GPIO port signal[i] is configured as output. When PRRE[i] is cleared, the GPIO port signal[i] is configured as input. A hardware RESET signal or a software RESET instruction clears all PRRE bits. **Note:** For bits 2–0, a 0 configures PEn as a GPI and a 1 configures PEn as a GPO. For the SCI, the GPIO signals are PE[2–0]. The corresponding direction bits for Port E GPIOs are PRRE[2–0]. = Reserved. Read as zero. Write with zero for future compatibility. Figure 8-9. Port E Direction Register (PRRE X:\$FFFF9E) ### 8.7.3 Port E Data Register (PDRE) Bits 2–0 of the read/write 24-bit PDRE writes data to or reads data from the associated SCI signal lines when configured as GPIO signals. If a port signal PE[i] is configured as an input (GPI), the corresponding PDRE[i] bit reflects the value present on the input signal line. If a port signal PE[i] is configured as an output (GPO), a value written to the corresponding PDRE[i] bit is reflected as a value on the output signal line. Either a hardware RESET signal or a software RESET instruction clears all PDR bits. **Note:** For bits 2–0, the value represents the level that is written to or read from the associated signal line if enabled as a GPIO signal by the PCRE bits. For SCI, the GPIO signals are PE[2–0]. The corresponding data bits are PDRE[2–0]. = Reserved. Read as zero. Write with zero for future compatibility. Figure 8-10. Port Data Registers (PDRE X:\$FFFF9D) Serial Communication Interface (SCI) 8-24 Freescale Semiconductor # **Triple Timer Module** The timers in the DSP56311 internal triple timer module act as timed pulse generators or as pulse-width modulators. Each timer has a single signal that can function as a GPIO signal or as a timer signal. Each timer can also function as an event counter to capture an event or to measure the width or period of a signal. ### 9.1 Overview The timer module contains a common 21-bit prescaler and three independent and identical general-purpose 24-bit timer/event counters, each with its own register set. Each timer has the following capabilities: - Uses internal or external clocking - Interrupts the DSP56311 after a specified number of events (clocks) or signals an external device after counting internal events - Triggers DMA transfers after a specified number of events (clocks) occurs - Connects to the external world through one bidirectional signal, designated TIO[0–2] for timers 0–2. When TIO is configured as an input, the timer functions as an external event counter or measures external pulse width/signal period. When TIO is configured as an output, the timer functions as a timer, a watchdog timer, or a pulse-width modulator. When the timer does not use TIO, it can be used as a GPIO signal (also called TIO[0–2]). # 9.1.1 Triple Timer Module Block Diagram **Figure 9-1** shows a block diagram of the triple timer module. This module includes a 24-bit Timer Prescaler Load Register (TPLR), a 24-bit Timer Prescaler Count Register (TPCR), and three timers. Each timer can use the prescaler clock as its clock source. Figure 9-1. Triple Timer Module Block Diagram ### 9.1.2 Individual Timer Block Diagram **Figure 9-2** shows the structure of an individual timer block. The DSP56311 treats each timer as a memory-mapped peripheral with four registers occupying four 24-bit words in the X data memory space. The three timers are identical in structure and function. Either standard polled or interrupt programming techniques can be used to service the timers. A single, generic timer is discussed in this chapter. Each timer includes the following: - 24-bit counter - 24-bit read/write Timer Control and Status Register (TCSR) - 24-bit read-only Timer Count Register (TCR) - 24-bit write-only Timer Load Register (TLR) - 24-bit read/write Timer Compare Register (TCPR) - Logic for clock selection and interrupt/DMA trigger generation. The timer mode is controlled by the TC[3–0] bits which are TCSR[7–4]. For a listing of the timer modes and descriptions of their operations, see **Section 9.3**, *Operating Modes*, on page 9-5. 9-2 Freescale Semiconductor Figure 9-2. Timer Module Block Diagram # 9.2 Operation This section discusses the following timer basics: - Reset - Initialization - **■** Exceptions ### 9.2.1 Timer After Reset A hardware RESET signal or software **reset** instruction clears the Timer Control and Status Register for each timer, thus configuring each timer as a GPIO. A timer is active only if the timer enable bit 0 (TCSR[TE]) in the specific timer TCSR is set. ### 9.2.2 Timer Initialization To initialize a timer, do the following: - **1.** Ensure that the timer is not active either by sending a reset or clearing the TCSR[TE] bit. - 2. Configure the control register (TCSR) to set the timer operating mode. Set the interrupt enable bits as needed for the application. #### **Triple Timer Module** - **3.** Configure other registers: Timer Prescaler Load Register (TPLR), Timer Load Register (TLR), and Timer Compare Register (TCPR) as needed for the application. - **4.** Enable the timer by setting the TCSR[TE] bit. ### 9.2.3 Timer Exceptions Each timer can generate two different exceptions: - Timer Overflow (highest priority) Occurs when the timer counter reaches the overflow value. This exception sets the TOF bit. TOF is cleared when a value of one is written to it or when the timer overflow exception is serviced. - Timer Compare (lowest priority) Occurs when the timer counter reaches the value given in the Timer Compare Register (TCPR) for all modes except measurement modes. In measurement modes 4–6, a compare exception occurs when the appropriate transition occurs on the TIO signal. The Compare exception sets the TCF bit. TCF is cleared when a value of one is written to it or when the timer compare interrupt is serviced. To configure a timer exception, perform the following steps. The example at the right of each step shows the register settings for configuring a Timer 0 compare interrupt. The order of the steps is optional except that the timer should not be enabled (step 2e) until all other exception configuration is complete: - **1.** Configure the interrupt service routine (ISR): - a. Load vector base address register VBA (b23-8) - b. Define I\_VEC to be equal to the VBA value (if that is nonzero). If it is defined, I\_VEC must be defined for the assembler before the interrupt equate file is included. - c. Load the exception vector table entry: two-word fast interrupt, or jump/branch to subroutine (long interrupt). p:TIMOC - **2.** Configure the interrupt trigger: 9-4 a. Enable and prioritize overall peripheral interrupt functionality. IPRP (TOL[1-0]) b. Enable a specific peripheral interrupt. TCSR0 (TCIE) c. Unmask interrupts at the global level. SR (I[1-0]) d. Configure a peripheral interrupt-generating function. TCSR0 (TC[7-4]) e. Enable peripheral and associated signals. TCSR0 (TE) DSP56311 User's Manual, Rev. 2 # 9.3 Operating Modes Each timer has operating modes that meet a variety of system requirements, as follows: ### ■ Timer - GPIO, mode 0: Internal timer interrupt generated by the internal clock - Pulse, mode 1: External timer pulse generated by the internal clock - Toggle, mode 2: Output timing signal toggled by the internal clock - Event counter, mode 3: Internal timer interrupt generated by an external clock ### ■ Measurement - Input width, mode 4: Input pulse width measurement - Input period, mode 5: Input signal period measurement - Capture, mode 6: Capture external signal - PWM, mode 7: Pulse width modulation - Watchdog - Pulse, mode 9: Output pulse, internal clock - Toggle, mode 10: Output toggle, internal clock **Note:** To ensure proper operation, the TCSR TC[3–0] bits should be changed only when the timer is disabled (that is, when TCSR[TE] is cleared). ### 9.3.1 Triple Timer Modes For all triple timer modes, the following points are true: - The TCSR[TE] bit is set to clear the counter and enable the timer. Clearing TCSR[TE] disables the timer. - The value to which the timer is to count is loaded into the TCPR. (This is true for all modes except the measurement modes (modes 4 through 6). - The counter is loaded with the TLR value on the first clock. - If the counter overflows, TCSR[TOF] is set, and if TCSR[TOIE] is set, an overflow interrupt is generated. - You can read the counter contents at any time from the Timer Count Register (TCR). # 9.3.1.1 Timer GPIO (Mode 0) | Bit Settings | | | | Mode Characteristics | | | | | | |--------------|-----|-----|-----|----------------------|------|----------|------|----------|--| | TC3 | TC2 | TC1 | TC0 | Mode | Name | Function | TIO | Clock | | | 0 | 0 | 0 | 0 | 0 | GPIO | Timer | GPIO | Internal | | In Mode 0, the timer generates an internal interrupt when a counter value is reached, if the timer compare interrupt is enabled (see **Figure 9-3** and **Figure 9-4**). When the counter equals the TCPR value, TCSR[TCF] is set and a compare interrupt is generated if the TCSR[TCIE] bit is #### **Triple Timer Module** set. If the TCSR[TRM] bit is set, the counter is reloaded with the TLR value at the next timer clock and the count is resumed. If TCSR[TRM] is cleared, the counter continues to increment on each timer clock signal. This process repeats until the timer is disabled. ### Mode 0 (internal clock, no timer output): TRM = 1 Figure 9-3. Timer Mode (TRM = 1) ### Mode 0 (internal clock, no timer output): TRM = 0 Figure 9-4. Timer Mode (TRM = 0) DSP56311 User's Manual, Rev. 2 9-6 Freescale Semiconductor ### **9.3.1.2 Timer Pulse (Mode 1)** | Bit Settings | | | | Mode Characteristics | | | | | |--------------|-----|-----|-----|----------------------|-------------|----------|--------|----------| | TC3 | TC2 | TC1 | TC0 | Mode | Name | Function | TIO | Clock | | 0 | 0 | 0 | 1 | 1 | Timer Pulse | Timer | Output | Internal | In Mode 1, the timer generates an external pulse on its TIO signal when the timer count reaches a pre-set value. The TIO signal is loaded with the value of the TCSR[INV] bit. When the counter matches the TCPR value, TCSR[TCF] is set and a compare interrupt is generated if the TCSR[TCIE] bit is set. The polarity of the TIO signal is inverted for one timer clock period. If TCSR[TRM] is set, the counter is loaded with the TLR value on the next timer clock and the count is resumed. If TCSR[TRM] is cleared, the counter continues to increment on each timer clock. This process repeats until TCSR[TE] is cleared (disabling the timer). The TLR value in the TCPR sets the delay between starting the timer and generating the output pulse. To generate successive output pulses with a delay of X clock cycles between signals, set the TLR value to X/2 and set the TCSR[TRM] bit. This process repeats until the timer is disabled. ### Mode 1 (internal clock): TRM = 1 Figure 9-5. Pulse Mode (TRM = 1) Figure 9-6. Pulse Mode (TRM = 0) # 9.3.1.3 Timer Toggle (Mode 2) | Bit Settings | | | | Mode Characteristics | | | | | | |--------------|-----|-----|-----|----------------------|--------|----------|--------|----------|--| | ТС3 | TC2 | TC1 | TC0 | Mode | Name | Function | TIO | Clock | | | 0 | 0 | 1 | 0 | 2 | Toggle | Timer | Output | Internal | | In Mode 2, the timer periodically toggles the polarity of the TIO signal. When the timer is enabled, the TIO signal is loaded with the value of the TCSR[INV] bit. When the counter value matches the value in the TCPR, the polarity of the TIO output signal is inverted. TCSR[TCF] is set, and a compare interrupt is generated if the TCSR[TCIE] bit is set. If the TCSR[TRM] bit is set, the counter is loaded with the value of the TLR when the next timer clock is received, and the count resumes. If the TRM bit is cleared, the counter continues to increment on each timer clock. This process repeats until the timer is cleared (disabling the timer). The TCPR[TLR] value sets the delay between starting the timer and toggling the TIO signal. To generate output signals with a delay of X clock cycles between toggles, set the TLR value to X/2, and set the TCSR[TRM] bit. This process repeats until the timer is disabled (that is, TCSR[TE] is cleared). DSP56311 User's Manual, Rev. 2 9-8 Freescale Semiconductor 9-9 Figure 9-7. Toggle Mode, TRM = 1 **Figure 9-8.** Toggle Mode, TRM = 0 Freescale Semiconductor #### 9.3.1.4 Timer Event Counter (Mode 3) | | Bit Settings | | | | Mode Characteristics | | | | | |-----|--------------|-----|-----|------|----------------------|----------|-------|----------|--| | ТС3 | TC2 | TC1 | TC0 | Mode | Name | Function | TIO | Clock | | | 0 | 0 | 1 | 1 | 3 | Event Counter | Timer | Input | External | | In Mode 3, the timer counts external events and issues an interrupt (if interrupt enable bits are set) when the timer counts a preset number of events. The timer clock signal can be taken from either the TIO input signal or the prescaler clock output. If an external clock is used, it must be internally synchronized to the internal clock, and its frequency must be less than the DSP56311 internal operating frequency divided by 4. The value of the TCSR[INV] bit determines whether low-to-high (0 to 1) transitions or high-to-low (1 to 0) transitions increment the counter. If the INV bit is set, high-to-low transitions increment the counter. If the INV bit is cleared, low-to-high transitions increment the counter. When the counter matches the value contained in the TCPR, TCSR[TCF] is set and a compare interrupt is generated if the TCSR[TCIE] bit is set. If the TCSR[TRM] bit is set, the counter is loaded with the value of the TLR when the next timer clock is received, and the count is resumed. If the TCSR[TRM] bit is cleared, the counter continues to increment on each timer clock. This process repeats until the timer is disabled. NOTE: If INV = 1, counter is clocked on 1-to-0 clock transitions, instead of 0-to-1 transitions. **Figure 9-9.** Event Counter Mode, TRM = 1 NOTE: If INV = 1, counter is clocked on 1-to-0 clock transitions, instead of 0-to-1 transitions. **Figure 9-10.** Event Counter Mode, TRM = 0 ### 9.3.2 Signal Measurement Modes The following signal measurement and pulse width modulation modes are provided: - Measurement input width (Mode 4) - Measurement input period (Mode 5) - Measurement capture (Mode 6) - Pulse width modulation (PWM) mode (Mode 7) The external signal synchronizes with the internal clock that increments the counter. This synchronization process can cause the number of clocks measured for the selected signal value to vary from the actual signal value by plus or minus one counter clock cycle. Freescale Semiconductor 9-11 #### 9.3.2.1 Measurement Input Width (Mode 4) | | Bit Se | ettings | | | Mod | Mode Characteristics | | | | |-----|--------|---------|-----|------|-------------|----------------------|-------|----------|--| | тсз | TC2 | TC1 | TC0 | Mode | Name | Function | TIO | Clock | | | 0 | 1 | 0 | 0 | 4 | Input width | Measurement | Input | Internal | | In Mode 4, the timer counts the number of clocks that occur between opposite edges of an input signal. After the first appropriate transition (as determined by the TCSR[INV] bit) occurs on the TIO input signal, the counter is loaded with the TLR value. If TCSR[INV] is set, the timer starts on the first high-to-low (1 to 0) signal transition on the TIO signal. If the INV bit is cleared, the timer starts on the first low-to-high (that is, 0 to 1) transition on the TIO signal. When the first transition opposite in polarity to the INV bit setting occurs on the TIO signal, the counter stops. TCSR[TCF] is set and a compare interrupt is generated if the TCSR[TCIE] bit is set. The value of the counter (which measures the width of the TIO pulse) is loaded into the TCR, which can be read to determine the external signal pulse width. If the TCSR[TRM] bit is set, the counter is loaded with the TLR value on the first timer clock received following the next valid transition on the TIO input signal, and the count resumes. If TCSR[TRM] is cleared, the counter continues to increment on each timer clock. This process repeats until the timer is disabled. **Figure 9-11.** Pulse Width Measurement Mode, TRM = 1 9-13 **Figure 9-12.** Pulse Width Measurement Mode, TRM = 0 #### 9.3.2.2 Measurement Input Period (Mode 5) | | Bit Se | ttings | | | Мос | de Characteristics | | | | |-----|--------|--------|-----|------|--------------|--------------------|-------|----------|--| | TC3 | TC2 | TC1 | TC0 | Mode | Name | Function | TIO | Clock | | | 0 | 1 | 0 | 1 | 5 | Input period | Measurement | Input | Internal | | In Mode 5, the timer counts the period between the reception of signal edges of the same polarity across the TIO signal. The value of the INV bit determines whether the period is measured between consecutive low-to-high (0 to 1) transitions of TIO or between consecutive high-to-low (1 to 0) transitions of TIO. If INV is set, high-to-low signal transitions are selected. If INV is cleared, low-to-high signal transitions are selected. After the first appropriate transition occurs on the TIO input signal, the counter is loaded with the TLR value. On the next signal transition of the same polarity that occurs on TIO, TCSR[TCF] is set, and a compare interrupt is generated if the TCSR[TCIE] bit is set. The contents of the counter load into the TCR. The TCR then contains the value of the time that elapsed between the two signal transitions on the TIO signal. After the second signal transition, if the TCSR[TRM] bit is set, the TCSR[TE] bit is set to clear the counter and enable the timer. The counter is repeatedly loaded and incremented until the timer is disabled. If the TCSR[TRM] bit is cleared, the counter continues to increment until it overflows. DSP56311 User's Manual, Rev. 2 9-14 Figure 9-13. Period Measurement Mode, TRM = 1 Figure 9-14. Period Measurement Mode, TRM = 0 Freescale Semiconductor #### 9.3.2.3 Measurement Capture (Mode 6) | | Bit Se | ettings | | | Мо | de Characteristics | | | |-----|--------|---------|-----|------|---------|--------------------|-------|----------| | TC3 | TC2 | TC1 | TC0 | Mode | Name | Function | TIO | Clock | | 0 | 1 | 1 | 0 | 6 | Capture | Measurement | Input | Internal | In Mode 6, the timer counts the number of clocks that elapse between when the timer starts and when an external signal is received. At the first appropriate transition of the external clock detected on the TIO signal, TCSR[TCF] is set and, if the TCSR[TCIE] bit is set, a compare interrupt is generated. The counter halts. The contents of the counter are loaded into the TCR. The value of the TCR represents the delay between the setting of the TCSR[TE] bit and the detection of the first clock edge signal on the TIO signal. The value of the INV bit determines whether a high-to-low (1 to 0) or low-to-high (0 to 1) transition of the external clock signals the end of the timing period. If the INV bit is set, a high-to-low transition signals the end of the timing period. NOTE: If INV = 1, a 1-to-0 edge on TIO loads TCR with count and stops the counter. **Figure 9-15.** Capture Measurement Mode, TRM = 0 #### 9.3.3 Pulse Width Modulation | | Bit Se | ttings | | | Mode Characteristics | | | | | |-----|--------|--------|-----|------|------------------------|----------|--------|----------|--| | ТС3 | TC2 | TC1 | TC0 | Mode | Name | Function | TIO | Clock | | | 0 | 1 | 1 | 1 | 7 | Pulse width modulation | PWM | Output | Internal | | In Mode 7, the timer generates periodic pulses of a preset width. When the counter equals the value in the TCPR, the TIO output signal is toggled and TCSR[TCF] is set. The contents of the counter are placed into the TCR. If the TCSR[TCIE] bit is set, a compare interrupt is generated. The counter continues to increment on each timer clock. If counter overflow occurs, the TIO output signal is toggled, TCSR[TOF] is set, and an overflow interrupt is generated if the TCSR[TOIE] bit is set. If the TCSR[TRM] bit is set, the counter is loaded with the TLR value on the next timer clock and the count resumes. If the TCSR[TRM] bit is cleared, the counter continues to increment on each timer clock. This process repeats until the timer is disabled. When the TCSR[TE] bit is set and the counter starts, the TIO signal assumes the value of INV. On each subsequent toggle of the TIO signal, the polarity of the TIO signal is reversed. For example, if the INV bit is set, the TIO signal generates the following signal: 1010. If the INV bit is cleared, the TIO signal generates the following signal: 0101. The value of the TLR determines the output period (\$FFFFF – TLR + 1). The timer counter increments the initial TLR value and toggles the TIO signal when the counter value exceeds \$FFFFFF. The duty cycle of the TIO signal is determined by the value in the TCPR. When the value in the TLR increments to a value equal to the value in the TCPR, the TIO signal is toggled. The duty cycle is equal to (\$FFFFFF – TCPR) divided by (\$FFFFFF – TLR + 1). For a 50 percent duty cycle, the value of TCPR is equal to (\$FFFFFF + TLR + 1)/2. **Note:** The value in TCPR must be greater than the value in TLR. 9-16 Freescale Semiconductor 9-17 Period = \$FFFFFF - TLR + 1 Duty cycle = (\$FFFFFF - TCPR) Ensure that TCPR > TLR for correct functionality # Mode 7 (internal clock): TRM = 1 N = write preload first event M = write compare ΤE Clock -(CLK/2 or prescale CLK) **TLR** 0 M + 10 N + 1Counter (TCR) TCPR М TCF (Compare Interrupt if TCIE = 1) TCF (Overflow Interrupt if TDIE = 1) TIO pin (INV = 0)TIO pin (INV = 1) Figure 9-16. Pulse Width Modulation Toggle Mode, TRM = 1 Pulse width —Period — Freescale Semiconductor NOTE: On overflow, TCR is loaded with the value of TLR. Figure 9-17. Pulse Width Modulation Toggle Mode, TRM = 0 # 9.3.4 Watchdog Modes The following watchdog timer modes are provided: - Watchdog Pulse - Watchdog Toggle 9-18 DSP56311 User's Manual, Rev. 2 Freescale Semiconductor ### 9.3.4.1 Watchdog Pulse (Mode 9) | | Bit Se | ttings | | | Мо | ode Characteristics | | | | |-----|--------|--------|-----|------|-------|---------------------|--------|----------|--| | TC3 | TC2 | TC1 | TC0 | Mode | Name | Function | TIO | Clock | | | 1 | 0 | 0 | 1 | 9 | Pulse | Watchdog | Output | Internal | | In Mode 9, the timer generates an external signal at a preset rate. The signal period is equal to the period of one timer clock. After the counter reaches the value in the TCPR, if the TCSR[TRM] bit is set, the counter is loaded with the TLR value on the next timer clock and the count resumes. Therefore TRM = 1 is not useful for watchdog functions. If the TCSR[TRM] bit is cleared, the counter continues to increment on each subsequent timer clock. This process repeats until the timer is disabled (that is, TCSR[TE] is cleared). If the counter overflows, a pulse is output on the TIO signal with a pulse width equal to the timer clock period. If the INV bit is set, the pulse polarity is high (logical 1). If INV is cleared, the pulse polarity is low (logical 0). The counter reloads when the TLR is written with a new value while the TCSR[TE] bit is set. In Mode 9, internal logic preserves the TIO value and direction for an additional 2.5 internal clock cycles after the hardware RESET signal is asserted. This convention ensures that a valid RESET signal is generated when the TIO signal resets the DSP56311. Figure 9-18. Watchdog Pulse Mode Freescale Semiconductor 9-19 ### 9.3.4.2 Watchdog Toggle (Mode 10) | | Bit Se | ettings | | | Мо | de Characteristics | | | |-----|--------|---------|-----|------|--------|--------------------|--------|----------| | TC3 | TC2 | TC1 | TC0 | Mode | Name | Function TIO | | Clock | | 1 | 0 | 1 | 0 | 10 | Toggle | Watchdog | Output | Internal | In Mode 10, the timer toggles an external signal after a preset period. The TIO signal is set to the value of the INV bit. When the counter equals the value in the TCPR, TCSR[TCF] is set, and a compare interrupt is generated if the TCSR[TCIE] bit is also set. If the TCSR[TRM] bit is set, the counter loads with the TLR value on the next timer clock and the count resumes. Therefore, TRM = 1 is not useful for watchdog functions. If the TCSR[TRM] bit is cleared, the counter continues to increment on each subsequent timer clock. When a counter overflow occurs, the polarity of the TIO output signal is inverted. The counter is reloaded whenever the TLR is written with a new value while the TCSR[TE] bit is set. This process repeats until the timer is disabled. In Mode 10, internal logic preserves the TIO value and direction for an additional 2.5 internal clock cycles after the hardware RESET signal is asserted. This convention ensures that a valid reset signal is generated when the TIO signal resets the DSP56311. TIO can connect to the RESET pin, internal hardware preserves the TIO value and direction for an additional 2.5 clocks to ensure a reset of valid length. Figure 9-19. Watchdog Toggle Mode #### 9.3.4.3 Reserved Modes Modes 8, 11, 12, 13, 14, and 15 are reserved. DSP56311 User's Manual, Rev. 2 ### 9.3.5 Special Cases The following special cases apply during wait and stop state. - *Timer behavior during wait*. Timer clocks are active during the execution of the **wait** instruction and timer activity is undisturbed. If a timer interrupt is generated, the DSP56311 leaves the wait state and services the interrupt. - *Timer behavior during stop*. During execution of the **stop** instruction, the timer clocks are disabled, timer activity stops, and the TIO signals are disconnected. Any external changes that happen to the TIO signals are ignored when the DSP56311 is in stop state. To ensure correct operation, disable the timers before the DSP56311 is placed in stop state. ### 9.3.6 DMA Trigger Each timer can also trigger DMA transfers if a DMA channel is programmed to be triggered by a timer event. The timer issues a DMA trigger on every event in all modes of operation. To ensure that all DMA triggers are serviced, provide for the preceding DMA trigger to be serviced before the DMA channel receives the next trigger. # 9.4 Triple Timer Module Programming Model The timer programming model in **Figure 9-20** shows the structure of the timer registers. #### 9.4.1 Prescaler Counter The prescaler counter is a 21-bit counter that decrements on the rising edge of the prescaler input clock. The counter is enabled when at least one of the three timers is enabled (that is, one or more of the timer enable bits are set) and is using the prescaler output as its source (that is, one or more of the PCE bits are set). Freescale Semiconductor 9-21 Figure 9-20. Timer Module Programming Model # 9.4.2 Timer Prescaler Load Register (TPLR) The TPLR is a read/write register that controls the prescaler divide factor (that is, the number that the prescaler counter loads and begins counting from) and the source for the prescaler input clock. Figure 9-21. Timer Prescaler Load Register (TPLR) DSP56311 User's Manual, Rev. 2 9-22 Freescale Semiconductor Table 9-1. Timer Prescaler Load Register (TPLR) Bit Definitions | Bit Number | Bit Name | Reset Value | | Des | cription | |------------|----------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 23 | | 0 | Reserved. Write to | zero for future cor | mpatibility. | | 22–21 | PS[1-0] | 0 | is not affected by the signal. If the prescript incremented by signiternally synchron must be lower than (that is, CLK/4). Note: To ensure prescaler | of the prescaler of<br>the TCSR settings<br>aler source clock is<br>gnal transitions on<br>tized to the interna<br>in the DSP56311 in<br>the proper operation, | ock. The prescaler's use of a TIO signal of the timer of the corresponding TIO is external, the prescaler counter is the TIO signal. The external clock is I clock. The external clock frequency ternal operating frequency divided by 4 is change the PS[1–0] bits only when the d. Disable the prescaler counter by of three timers. | | | | | PS1 | PS0 | Prescaler Clock Source | | | | | 0 | 0 | Internal CLK/2 | | | | | 0 | 1 | TIO0 | | | | | 1 | 0 | TIO1 | | | | | 1 | 1 | TIO2 | | 20–0 | PL[20-0] | 0 | counter when the disabled to enable | caler preload value<br>counter value react<br>d. If PL[20-0] = N,<br>e generating a pres | , which is loaded into the prescaler hes 0 or the counter switches state from then the prescaler counts N+1 source scaler clock pulse. Therefore, the ue) + 1. | ### 9.4.3 Timer Prescaler Count Register (TPCR) The TPCR is a read-only register that reflects the current value in the prescaler counter. Reserved bit; read as 0; write to 0 for future compatibility Figure 9-22. Timer Prescaler Count Register (TPCR) Table 9-2. Timer Prescaler Count Register (TPCR) Bit Definitions | Bit Number | Bit Name | Reset Value | Description | |------------|----------|-------------|-----------------------------------------------------------------------------| | 23–21 | | 0 | Reserved. Write to zero for future compatibility. | | 20–0 | PC[20-0] | 0 | Prescaler Counter Value Contain the current value of the prescaler counter. | DSP56311 User's Manual, Rev. 2 Freescale Semiconductor 9-23 # 9.4.4 Timer Control/Status Register (TCSR) The TCSR is a read/write register controlling the timer and reflecting its status. | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | |----|----|-----|-----|----|----|----|----|-----|----|----|----| | | | TCF | TOF | | | | | PCE | | DO | DI | | | | | | | | | | | | | | | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Reserved. Read as 0. Write to 0 for future compatibility Figure 9-23. Timer Control/Status Register (TCSR) Table 9-3. Timer Control/Status Register (TCSR) Bit Definitions | Bit Number | Bit Name | Reset Value | Description | |------------|----------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 23–22 | | 0 | Reserved. Write to zero for future compatibility. | | 21 | TCF | 0 | Timer Compare Flag Indicate that the event count is complete. In timer, PWM, and watchdog modes, the TCF bit is set after (M – N + 1) events are counted. (M is the value in the compare register and N is the TLR value.) In measurement modes, the TCF bit is set when the measurement completes. Writing a one to the TCF bit clears it. A zero written to the TCF bit has no effect. The bit is also cleared when the timer compare interrupt is serviced. The TCF bit is cleared by a hardware RESET signal, a software RESET instruction, the STOP instruction, or by clearing the TCSR[TE] bit to disable the timer. Note: The TOF and TCF bits are cleared by a 1 written to the specific bit. To ensure that only the target bit is cleared, do not use the BSET command. The proper way to clear these bits is to write 1, using a MOVEP instruction, to the flag to be cleared and 0 to the other flag. | | 20 | TOF | 0 | Timer Overflow Flag Indicates that a counter overflow has occurred. This bit is cleared by writing a one to the TOF bit. Writing a zero to TOF has no effect. The bit is also cleared when the timer overflow interrupt is serviced. The TOF bit is cleared by a hardware RESET signal, a software RESET instruction, the STOP instruction, or by clearing the TCSR[TE] bit to disable the timer. | | 19–16 | | 0 | Reserved. Write to zero for future compatibility. | | 15 | PCE | 0 | Prescaler Clock Enable Selects the prescaler clock as the timer source clock. When PCE is cleared, the timer uses either an internal (CLK/2) signal or an external (TIO) signal as its source clock. When PCE is set, the prescaler output is the timer source clock for the counter, regardless of the timer operating mode. To ensure proper operation, the PCE bit is changed only when the timer is disabled. The PS[1–0] bits of the TPLR determine which source clock is used for the prescaler. A timer can be clocked by a prescaler clock that is derived from the TIO of another timer. | | 14 | | 0 | Reserved. Write to zero for future compatibility. | 9-24 Freescale Semiconductor Table 9-3. Timer Control/Status Register (TCSR) Bit Definitions (Continued) | Bit Number | Bit Name | Reset Value | Description | |------------|----------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 13 | DO | 0 | Data Output The source of the TIO value when it is a data output signal. The TIO signal is a data output when the GPIO mode is enabled and DIR is set. A value written to the DO bit is written to the TIO signal. If the INV bit is set, the value of the DO bit is inverted when written to the TIO signal. When the INV bit is cleared, the value of the DO bit is written directly to the TIO signal. When GPIO mode is disabled, writing to the DO bit has no effect. | | 12 | DI | 0 | Data Input Reflects the value of the TIO signal. If the INV bit is set, the value of the TIO signal is inverted before it is written to the DI bit. If the INV bit is cleared, the value of the TIO signal is written directly to the DI bit. | | 11 | DIR | 0 | Direction Determines the behavior of the TIO signal when it functions as a GPIO signal. When DIR is set, the TIO signal is an output; when DIR is cleared, the TIO signal is an input. The TIO signal functions as a GPIO signal only when the TC[3–0] bits are cleared. If any of the TC[3–0] bits are set, then the GPIO function is disabled, and the DIR bit has no effect. | | 10 | | 0 | Reserved. Write to zero for future compatibility. | | 9 | TRM | 0 | Timer Reload Mode Controls the counter preload operation. In timer (0–3) and watchdog (9–10) modes, the counter is preloaded with the TLR value after the TCSR[TE] bit is set and the first internal or external clock signal is received. If the TRM bit is set, the counter is reloaded each time after it reaches the value contained by the TCR. In PWM mode (7), the counter is reloaded each time counter overflow occurs. In measurement (4–5) modes, if the TRM and the TCSR[TE] bits are set, the counter is preloaded with the TLR value on each appropriate edge of the input signal. If the TRM bit is cleared, the counter operates as a free running counter and is incremented on each incoming event. | | 8 | INV | 0 | Inverter Affects the polarity definition of the incoming signal on the TIO signal when TIO is programmed as input. It also affects the polarity of the output pulse generated on the TIO signal when TIO is programmed as output. See Table 9-4, Inverter (INV) Bit Operation, on page 9-27. The INV bit does not affect the polarity of the prescaler source when the TIO is input to the prescaler. Note: The INV bit affects both the timer and GPIO modes of operation. To ensure correct operation, change this bit only when one or both of the following conditions is true: the timer is disabled (the TCSR[TE] bit is cleared). The timer is in GPIO mode. | Freescale Semiconductor 9-25 Table 9-3. Timer Control/Status Register (TCSR) Bit Definitions (Continued) | Bit Number | Bit Name | Reset Value | Description | | | | | | | | |------------|----------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|---------|---------|----------------|--------------------------|------------|--------------| | 7–4 | TC[3-0] | 0 | Timer Control Control the source of the timer clock, the behavior of the TIO signal, and the Timer mode of operation. Section 9.3, Operating Modes, on page 9-5 describes the timer operating modes in detail. To ensure proper operation, the TC[3–0] bits should be changed only when the timer is disabled (that is, when the TCSR[TE] bit is cleared). Note: If the clock is external, the counter is incremented by the transitions on the TIO signal. The external clock is internally synchronized to the internal clock, and its frequency should be lower than the internal operating frequency divided by 4 (that is, CLK/4). | | | | | | | | | | | | | Bit Se | ttings | | | Mode Character | ristics | | | | | | тС3 | TC2 | TC1 | TC0 | Mode<br>Number | Mode<br>Function | TIO | Clock | | | | | 0 | 0 | 0 | 0 | 0 | Timer and<br>GPIO | GPIO<br>1 | Internal | | | | | 0 | 0 | 0 | 1 | 1 | Timer pulse | Outpu<br>t | Internal | | | | | 0 | 0 | 1 | 0 | 2 | Timer toggle | Outpu<br>t | Internal | | | | | 0 | 0 | 1 | 1 | 3 | Event counter | Input | Externa<br>I | | | | | 0 | 1 | 0 | 0 | 4 | Input width measurement | Input | Internal | | | | | 0 | 1 | 0 | 1 | 5 | Input period measurement | Input | Internal | | | | | 0 | 1 | 1 | 0 | 6 | Capture event | Input | Internal | | | | | 0 | 1 | 1 | 1 | 7 | Pulse width modulation | Outpu<br>t | Internal | | | | | 1 | 0 | 0 | 0 | 8 | Reserved | _ | _ | | | | | 1 | 0 | 0 | 1 | 9 | Watchdog<br>pulse | Outpu<br>t | Internal | | | | | 1 | 0 | 1 | 0 | 10 | Watchdog<br>Toggle | Outpu<br>t | Internal | | | | | 1 | 0 | 1 | 1 | 11 | Reserved | _ | _ | | | | | 1 | 1 | 0 | 0 | 12 | Reserved | _ | _ | | | | | 1 | 1 | 0 | 1 | 13 | Reserved | _ | _ | | | | | 1 | 1 | 1 | 0 | 14 | Reserved | _ | _ | | | | | 1 | 1 | 1 | 1 | 15 | Reserved | | _ | | | | | Note: | The | GPIO fu | ınction | is enabled on | ly if all of the TC[ | 3–0] bits | are 0. | | 3 | | 0 | Reserved. Write to zero for future compatibility. | | | | | | | | 9-26 Freescale Semiconductor Table 9-3. Timer Control/Status Register (TCSR) Bit Definitions (Continued) | Bit Number | Bit Name | Reset Value | Description | | | | | |------------|----------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | 2 | TCIE | 0 | Timer Compare Interrupt Enable Enables/disables the timer compare interrupts. When set, TCIE enables the compare interrupts. In the timer, pulse width modulation (PWM), or watchdog modes, a compare interrupt is generated after the counter value matches the value of the TCPR. The counter starts counting up from the number loaded from the TLR and if the TCPR value is M, an interrupt occurs after (M – N + 1) events, where N is the value of TLR. When cleared, the TCSR[TCIE] bit disables the compare interrupts. | | | | | | 1 | TOIE | 0 | Timer Overflow Interrupt Enable Enables timer overflow interrupts. When set, TOIE enables overflow interrupt generation. The timer counter can hold a maximum value of \$FFFFF. When the counter value is at the maximum value and a new event causes the counter to be incremented to \$000000, the timer generates an overflow interrupt. When cleared, the TOIE bit disables overflow interrupt generation. | | | | | | 0 | TE | 0 | Timer Enable Enables/disables the timer. When set, TE enables the timer and clears the timer counter. The counter starts counting according to the mode selected by the timer control (TC[3–0]) bit values. When clear, TE bit disables the timer. Note: When all three timers are disabled and the signals are not in GPIO mode, all three TIO signals are tri-stated. To prevent undesired spikes on the TIO signals when you switch from tri-state into active state, these signals should be tied to the high or low signal state by pull-up or pull-down resistors. | | | | | Table 9-4. Inverter (INV) Bit Operation | Mode | TIO Programi | med as Input | TIO Programmed as Output | | | | |------|-------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|-------------------------------------------------|-----------------------------------------------------|--|--| | | INV = 0 | INV = 1 | INV = 0 | INV = 1 | | | | 0 | GPIO signal on the TIO signal read directly. | GPIO signal on the TIO signal inverted. | Bit written to GPIO put on TIO signal directly. | Bit written to GPIO inverted and put on TIO signal. | | | | 1 | Counter is incremented on the <b>rising</b> edge of the signal from the TIO signal. | Counter is incremented on the <b>falling</b> edge of the signal from the TIO signal. | _ | | | | | 2 | Counter is incremented on the <b>rising</b> edge of the signal from the TIO signal. | Counter is incremented on the <b>falling</b> edge of the signal from the TIO signal. | Initial output put on TIO signal directly. | Initial output inverted and put on TIO signal. | | | | 3 | Counter is incremented on the <b>rising</b> edge of the signal from the TIO signal. | Counter is incremented on the <b>falling</b> edge of the signal from the TIO signal. | _ | _ | | | | 4 | Width of the <b>high</b> input pulse is measured. | Width of the <b>low</b> input pulse is measured. | _ | _ | | | | 5 | Period is measured between the <b>rising</b> edges of the input signal. | Period is measured between the <b>falling</b> edges of the input signal. | _ | _ | | | Freescale Semiconductor 9-27 **Table 9-4.** Inverter (INV) Bit Operation (Continued) | Mode | TIO Program | med as Input | TIO Programmed as Output | | | | |------|--------------------------------------------------------------------------------|--------------------------------------------------------------------------|------------------------------------------------------------|------------------------------------------------------------|--|--| | Wode | INV = 0 | INV = 1 | INV = 0 | INV = 1 | | | | 6 | Event is captured on the <b>rising</b> edge of the signal from the TIO signal. | Event is captured on the falling edge of the signal from the TIO signal. | _ | _ | | | | 7 | _ | _ | Pulse generated by the timer has <b>positive</b> polarity. | Pulse generated by the timer has <b>negative</b> polarity. | | | | 9 | _ | _ | Pulse generated by the timer has <b>positive</b> polarity. | Pulse generated by the timer has <b>negative</b> polarity. | | | | 10 | _ | _ | Pulse generated by the timer has <b>positive</b> polarity. | Pulse generated by the timer has <b>negative</b> polarity. | | | ### 9.4.5 Timer Load Register (TLR) The TLR is a 24-bit write-only register. In all modes, the counter is preloaded with the TLR value after the TCSR[TE] bit is set and a first event occurs. - In timer modes, if the TCSR[TRM] bit is set, the counter is reloaded each time after it reaches the value contained by the timer compare register and the new event occurs. - In measurement modes, if TCSR[TRM] and TCSR[TE] are set, the counter is reloaded with the value in the TLR on each appropriate edge of the input signal. - In PWM modes, if TCSR[TRM] is set, the counter is reloaded each time after it overflows and the new event occurs. - In watchdog modes, if TCSR[TRM] is set, the counter is reloaded each time after it reaches the value contained by the timer compare register and the new event occurs. In this mode, the counter is also reloaded whenever the TLR is written with a new value while TCSR[TE] is set. - In all modes, if TCSR[TRM] is cleared (TRM = 0), the counter operates as a free-running counter. ### 9.4.6 Timer Compare Register (TCPR) The TCPR is a 24-bit read/write register that contains the value to be compared to the counter value. These two values are compared every timer clock after TCSR[TE] is set. When the values match, the timer compare flag bit is set and an interrupt is generated if interrupts are enabled (that is, the timer compare interrupt enable bit in the TCSR is set). The TCPR is ignored in measurement modes. 9-28 Freescale Semiconductor # 9.4.7 Timer Count Register (TCR) The TCR is a 24-bit read-only register. In timer and watchdog modes, the contents of the counter can be read at any time from the TCR register. In measurement modes, the TCR is loaded with the current value of the counter on the appropriate edge of the input signal, and its value can be read to determine the width, period, or delay of the leading edge of the input signal. When the timer is in measurement mode, the TIO signal is used for the input signal. Freescale Semiconductor 9-29 **Triple Timer Module** 9-30 Freescale Semiconductor # **Enhanced Filter Coprocessor** The enhanced filter coprocessor (EFCOP) peripheral module functions as a general-purpose, fully programmable filter. It has optimized modes of operation to perform single-channel and multichannel real and complex finite impulse response (FIR) filtering with and without adaptive FIR filtering and decimation or single-channel and multichannel infinite impulse response (IIR) filtering. EFCOP filter operations complete concurrently with DSP56300 core operations, with minimal CPU intervention. For optimal performance, the EFCOP has one dedicated Filter Multiplier Accumulator (FMAC) unit. Thus, for filtering, the combination Core/EFCOP offers dual MAC capabilities. Its dedicated modes make the EFCOP a very flexible filter coprocessor with operations optimized for cellular base station applications. The EFCOP architecture also allows adaptive FIR filtering in which the filter coefficient update is performed using any fixed-point standard or non-standard adaptive algorithms—for example, the well-known Least Mean Square (LMS) algorithm, the Normalized LMS, and customized update algorithms. In a transceiver base station, the EFCOP can perform complex matched filtering to maximize the signal-to-noise ratio (SNR) within an equalizer. In a transcoder base station or a mobile switching center, the EFCOP can perform all types of FIR and IIR filtering within a vocoder, as well as LMS-type echo cancellation. This chapter describes the EFCOP features, architecture, operation, and programming model. ### 10.1 Features - Fully programmable real/complex filter machine with 24-bit resolution - FIR filter options - Four modes of operation with optimized performance: - Mode 0, FIR machine with real taps - Mode 1, FIR machine with complex taps - Mode 2, Complex FIR machine generating pure real/imaginary outputs alternately - Mode 3—Magnitude (calculate the square of each input sample) - 4-bit decimation factor in FIR filters providing up to 1:16 decimation ratio - Easy to use adaptive mode supporting true or delayed LMS-type algorithms - K-constant input register for coefficient updates (in adaptive mode) - IIR filter options: - Direct form 1 (DFI) and direct form 2 (DFII) configurations - Three optional output scaling factors (1, 8, or 16) #### **Enhanced Filter Coprocessor** - Multichannel mode to process multiple, equal-length filter channels (up to 64) simultaneously with minimal core intervention - Optional input scaling for both FIR and IIR filters - Two filter initialization modes - No initialization - Data initialization - Sixteen-bit arithmetic mode support - Three rounding options available: - No rounding - Convergent rounding - Two's complement rounding - Arithmetic saturation mode support for bit-exact applications - Sticky saturation status bit indication - Sticky data/coefficient transfer contention status bit - 4-word deep input data buffer for maximum performance - EFCOP-shared and core-shared 12 K-word filter data memory bank and 12 K-word filter coefficient memory bank - Two memory bank base address pointers, one for data memory (shared with X memory) and one for coefficient memory (shared with Y memory) - I/O data transfers via core or DMA with minimal core intervention - Core-concurrent operation with minimal core intervention ### **10.2 Architecture Overview** As **Figure 10-1** shows, the EFCOP comprises these main functional blocks: - Peripheral module bus (PMB) interface, including: - Data input buffer - Constant input buffer - Output buffer - Filter counter - Filter data memory (FDM) bank - Filter coefficient memory (FCM) bank - Filter multiplier accumulator (FMAC) machine - Address generator - Control logic 10-2 Freescale Semiconductor Figure 10-1. EFCOP Block Diagram #### 10.2.1 PMB Interface The PMB interface block contains control and status registers, buffers the internal bus from the PMB, decodes and generates addresses, and controls the handshake signals required for DMA and interrupt operations. The block generates interrupt and DMA trigger signals for data transfers. The interface registers accessible to the DSP56300 core through the PMB are summarized in **Table 10-1**. Table 10-1. EFCOP Registers Accessible Through the PMB | Register Name | Description | | | | | |--------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Filter Data Input Register (FDIR) | A 4-word-deep 24-bit-wide FIFO used for DSP-to-EFCOP data transfers. Data from the FDIR is transferred to the FDM for filter processing. | | | | | | Filter Data Output<br>Register (FDOR) | A 24-bit-wide register used for EFCOP-to-DSP data transfers. Data is transferred to FDOR after processing of all filter taps is completed for a specific set of input samples. | | | | | | Filter K-Constant Input<br>Register (FKIR) | A 24-bit register for DSP-to-EFCOP constant transfers. | | | | | | Filter Count (FCNT)<br>Register | A 24-bit register that specifies the number of filter taps. The count stored in the FCNT register is used by the EFCOP address generation logic to generate correct addressing to the FDM and FCM. | | | | | | EFCOP Control Status<br>Register (FCSR) | A 24-bit read/write register used by the DSP56300 core to program the EFCOP and to examine the status of the EFCOP module. | | | | | DSP56311 Reference Manual, Rev. 2 Freescale Semiconductor 10-3 Table 10-1. EFCOP Registers Accessible Through the PMB (Continued) | Register Name | Description | | | | | |-------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | EFCOP ALU Control<br>Register (FACR) | A 24-bit read/write register used by the DSP56300 core to program the EFCOP data ALU operating modes. | | | | | | EFCOP Data Buffer Base<br>Address (FDBA) | A 16-bit read/write register used by the DSP56300 core to indicate the EFCOP the data buffer base start address pointer in FDM RAM. | | | | | | EFCOP Coefficient Buffer<br>Base Address (FCBA) | A 16-bit read/write register by which the DSP56300 core indicates the EFCOP coefficient buffer base start address pointer in FCM RAM. | | | | | | Decimation/<br>Channel Count Register<br>(FDCH) | A 24-bit register that sets the number of channels in multichannel mode and the filter decimation ratio. The EFCOP address generation logic uses this information to supply the correct addressing to the FDM and FCM. | | | | | ### 10.2.2 EFCOP Memory Banks The EFCOP contains two memory banks: - Filter Data Memory (FDM). This 24-bit-wide memory bank is mapped as X memory and stores input data samples for EFCOP filter processing. The FDM is written via a 4-word FIFO (FDIR), and its addressing is generated by the EFCOP address generation logic. The input data samples are read sequentially from the FDM into the MAC. The FDM is accessible for writes by the core, and the DMA controller and is shared with the 12 K lowest locations (\$0-\$2FFF) of the on-chip internal X memory. - Filter Coefficient Memory (FCM). This 24-bit-wide memory bank is mapped as Y memory and stores filter coefficients for EFCOP filter processing. The FCM is written via the DSP56300 core, and the EFCOP address generation logic generates its addressing. The filter coefficients are read sequentially from the FCM into the MAC. The FCM is accessible for writes only by the core. The FCM is shared with the 12 K lowest locations (\$0-\$2FFF) of the on-chip internal Y memory. **Note:** The filter coefficients, H(n), are stored in "reverse order," where H(N-1) is stored at the lowest address of the FCM register as shown in **Figure 10-2**. Figure 10-2. Storage of Filter Coefficients 10-4 Freescale Semiconductor The EFCOP connects to the shared memory in place of the DMA bus. Simultaneous core and EFCOP accesses to the same memory module block (1024 locations) of shared memory are not permitted. It is your responsibility to prevent such simultaneous accesses. **Figure 10-3** illustrates the memory shared between the core and the EFCOP. Figure 10-3. EFCOP Memory Organization ### 10.2.3 Filter Multiplier and Accumulator (FMAC) The FMAC machine can perform a 24-bit $\times$ 24-bit multiplication with accumulation in a 56-bit accumulator. The FMAC operates a pipeline: the multiplication is performed in one clock cycle, and the accumulation occurs in the following clock cycle. Throughput is one MAC result per clock cycle. The two MAC operands are read from the FDM and from the FCM. The full 56-bit width of the accumulator is used for intermediate results during the filter calculations. For operations with saturation mode disabled, the final result is rounded according to the selected rounding mode and limited to the most positive number (\$7FFFFF, if overflow occurred) or most negative number (\$800000, if underflow occurred) after processing of all filter taps is completed. In saturation mode, the result is limited to the most positive number (\$7FFFFF, if overflow occurred), or the most negative number (\$800000, if underflow occurred) after each MAC operation. The 24-bit result from the FMAC is stored in the EFCOP output buffer, FDOR. Operating in sixteen-bit arithmetic mode, the FMAC performs a 16-bit $\times$ 16-bit multiplication with accumulation into a 40-bit accumulator. As with 24-bit operations, if saturation mode is disabled, the result is rounded according to the selected rounding mode and limited to the most positive number (\$7FFF, if overflow occurred) or the most negative number (\$8000, if underflow occurred) after processing of all filter taps is completed. In saturation mode, the result is limited to the most positive number (\$7FFF, if overflow occurred) or the most negative number (\$8000, Freescale Semiconductor 10-5 #### **Enhanced Filter Coprocessor** if underflow occurred) after every MAC operation. The 16-bit result from the FMAC is stored in the EFCOP output buffer, FDOR. # **10.3 EFCOP Operation** DSP56311 EFCOP operation is determined by the control bits in the EFCOP Control/Status Register (FCSR), described in **Section 10.4.5**. Further filtering operations are enabled via the appropriate bits in the FACR and FDCH registers. After the FCSR is configured to the mode of choice, enable the EFCOP by setting FCSR[FEN]. **Note:** To ensure proper EFCOP operation, most FCSR bits must be changed only while the EFCOP is enabled. **Table 10-2** summarizes the EFCOP operating modes. **Table 10-2.** EFCOP Operating Modes | | FCSR Bits | | | | | | | |-----------------------------------------------------|-----------|------------|------------------------|------------------------|----------|----------|--| | Mode Description <sup>3</sup> | 6<br>FMLC | 5–4<br>FOM | 3<br>FUPD <sup>2</sup> | 2<br>FADP <sup>2</sup> | 1<br>FLT | 0<br>FEN | | | EFCOP Disabled <sup>1</sup> | х | х | х | х | х | 0 | | | FIR, Real, single channel | 0 | 00 | 0 | 0 | 0 | 1 | | | FIR, Real, adaptive, single channel | 0 | 00 | 0 | 1 | 0 | 1 | | | FIR, Real, coeff. update, single channel | 0 | 00 | 1 | 0 | 0 | 1 | | | FIR, Real, adaptive + coeff. update, single channel | 0 | 00 | 1 | 1 | 0 | 1 | | | FIR, Real, multichannel | 1 | 00 | 0 | 0 | 0 | 1 | | | FIR, Real, adaptive, multichannel | 1 | 00 | 0 | 1 | 0 | 1 | | | FIR, Real, coeff. update, multichannel | 1 | 00 | 1 | 0 | 0 | 1 | | | FIR, Real, adaptive + coeff. update, multichannel | 1 | 00 | 1 | 1 | 0 | 1 | | | FIR, Full Complex, single channel | 0 | 01 | 0 | 0 | 0 | 1 | | | FIR, Complex Alternating, single channel | 0 | 10 | 0 | 0 | 0 | 1 | | | FIR, Magnitude, single channel | 0 | 11 | 0 | 0 | 0 | 1 | | | IIR, Real, single channel | 0 | 00 | 0 | 0 | 1 | 1 | | | IIR, Real, multichannel | 1 | 00 | 0 | 0 | 1 | 1 | | Notes: 1. An x indicates that the specified value can be 1 or 0. - 2. If the user sets the FUPD bit, the EFCOP updates the coefficients and clears the FUPD bit. The adaptive mode (that is, FADP = 1) sets the FUPD bit, which causes the EFCOP to update the coefficients and then automatically clear the FUPD bit. Therefore, the value assigned to the FUPD bit in this table refers only to its initial setting and not its dynamic state during operation. - 3. All bit combinations not defined by this table are reserved for future development. 10-6 Freescale Semiconductor ### 10.3.1 EFCOP Operation Summary The EFCOP is very easy to use. To define the type of filtering to perform, you need only set the following registers (the settings in the FDCH and FACR are optional) and then enable the EFCOP by setting FCSR[FEN]: - FCNT - FDBA - FCBA - FCSR Polling, DMA, or interrupts can then be used to write data to the FDIR and read data from the FDOR. As **Table 10-2** shows, the EFCOP operates in many different modes based on the settings of the control registers. However, the EFCOP performs only two basic types of processing, FIR filter type and IIR filter type processing. Various sub-options are available with each filter type, as described in the following sections. #### 10.3.2 EFCOP Initialization Before the first sample is processed, the EFCOP filter must be initialized; that is, the input samples for times before n = 0 (assuming that time starts at 0) must be loaded into the FDM. The method by which this is done depends on the Filter Type selected. #### 10.3.2.1 FIR Initialization The number of samples needed to initialize the filter is the number of filter coefficients minus one. To select Initialization mode, clear the FCSR[FPRC] bit. If FCSR[FPRC] is set, initialization is disabled and the EFCOP assumes that the core wrote the initial input values to the FDM before the EFCOP was enabled. Thus, the first value written to FDIR is the first sample to be filtered. If FCSR[FPRC] is clear, initialization mode is enabled and the EFCOP initializes the FDM by receiving the number of coefficients minus one samples through the FDIR. After samples are loaded, the next value written to the FDIR is the first sample to be filtered. #### 10.3.2.2 IIR Initialization Initialization is always disabled with the IIR filter type, and the FCSR[FPRC] bit is ignored. Thus, the DSP56300 core must write the initial input values before the EFCOP is enabled. The first value written to FDIR is always the first sample to be filtered. Freescale Semiconductor 10-7 ### 10.3.3 FIR Filter Type To select the FIR filter type clear FCSR[FLT] and perform the processing shown in **Figure 10-4** based on the equation shown below. The EFCOP takes an input, x(n), from the FDIR, saves the $$w(n) = \sum_{i=0}^{N} B_i x(n-i)$$ input while shifting the previous inputs down in the FDM, multiplies each input in the FDM by the corresponding coefficient, $B_i$ , stored in the FCM, accumulates the multiplication results, and places accumulation result, w(n), in the FDOR. This is done for each sample input to the FDIR. Figure 10-4. FIR Filter Type Processing ### 10.3.3.1 FIR Operating Modes There are four operating modes available with the FIR filter type: - Real - Complex - Alternating complex - Magnitude mode. #### 10.3.3.1.1 Real Mode Real mode performs FIR type filtering with real data and is selected by clearing both FOM bits in the FCSR. One sample, the real input, is written to the FDIR, and the EFCOP processes the data. Then one sample, the real output, is read from the FDOR. Four options are available with the real FIR filter type: coefficient update, adaptive mode, multichannel mode, and decimation. The first 10-8 Freescale Semiconductor #### DSP56311 Reference Manual, Rev. 2 three options can be used individually or together. Decimation cannot be used with the adaptive and multichannel mode options #### 10.3.3.1.2 Complex Mode Complex mode performs FIR type filtering with complex data based on the following equations: $$Re(F(n)) = \sum_{i=0}^{N-1} Re(H(i)) \cdot Re(D(n-i)) - Im(H(i)) \cdot Im(D(n-i))$$ $$Im(F(n)) = \sum_{i=0}^{N-1} Re(H(i)) \cdot Im(D(n-i)) + Im(H(i)) \cdot Re(D(n-i))$$ where H(n) is the coefficients, D(n) is the input data, and F(n) is the output data at time n. Two samples, the real part then the imaginary part of the input, are written to the FDIR. The EFCOP processes the data, and then two samples—the real and then the imaginary part of the output—are read from the FDOR. Complex mode is selected by setting the FCSR[FOM] bits to 01. In Complex mode, the number written to the FCNT register should be twice the number of filter coefficients. Also, the coefficients are stored in the FCM with the real part of the coefficient in the memory location preceding the memory location holding the imaginary part of the coefficient. Complex mode can be used with the decimation option. ### 10.3.3.1.3 Alternating Complex Mode Alternating Complex mode performs FIR type filtering with complex data, providing alternating real and complex results based on the following equations $$Re(F(n|_{even})) = \sum_{i=0}^{N-1} Re(H(i)) \cdot Re(D(n-i)) - Im(H(i)) \cdot Im(D(n-i))$$ $$Im(F(n|_{odd})) = \sum_{i=0}^{N-1} Re(H(i)) \cdot Im(D(n-i)) + Im(H(i)) \cdot Re(D(n-i))$$ where H(n) is the coefficients, D(n) is the input data, and F(n) is the output data at time n. Two samples, the real part then the imaginary part of the input, are written to the FDIR. The EFCOP processes the data. Then one sample, alternating between the real part and the imaginary part of the output, is read from the FDOR. Alternating Complex mode is selected by setting the FCSR[FOM] bits to 10. In Alternating Complex mode, the number written to the FCNT register should be twice the number of filter Freescale Semiconductor 10-9 #### **Enhanced Filter Coprocessor** coefficients. Also, the coefficients should be stored in the FCM with the real part of the coefficient in the memory location preceding the memory location holding the imaginary part of the coefficient. Alternating Complex mode can be used with the decimation option. #### 10.3.3.1.4 Magnitude Mode Magnitude mode calculates the magnitude of an input signal based on the following equation: $$F(n) = \sum_{i=0}^{N-1} D(n-i)^2$$ where D(n) is the input data and F(n) is the output data at time n. One sample, the real input, is written to the FDIR. The EFCOP processes the data. Then one sample, the real magnitude of the input signal, is read from the FDOR. Magnitude mode is selected by setting both the FCSR[FOM] bits. Magnitude mode can be used with the decimation option. ### 10.3.3.2 FIR Filter Type Processing Options There are four processing option available for the FIR filter type: - Coefficient Update - Adaptive Mode - Multichannel Mode - Decimation ### 10.3.3.2.1 Coefficient Update Option The Coefficient Update option is only available in Real operating mode. If the user sets the FUPD bit, the EFCOP updates the coefficients and clears the FUPD bit. When used with adaptive mode, this only sets the initial update, since the mode sets the FUPD bit dynamically during normal operation to update the coefficients. ### 10.3.3.2.2 Adaptive Mode Option Adaptive mode is only available in Real operating mode. It provides a way to update the coefficients based on filter input, x(n), using the following equation, $$h_{n+1}(i) = h_n(i) + K_e(n)x(n-i)$$ where $h_n(i)$ is the *i*th coefficient at time n. The coefficients are updated when FSCR[FUPD] is set. The EFCOP checks to see if a value has been written to the FKIR. If no value is written, the EFCOP halts processing until a value is written to the FKIR. When a value is written to the FKIR, the EFCOP updates all the coefficients based on the above equation using the value in the 10-10 Freescale Semiconductor FKIR for $K_e(n)$ . The EFCOP automatically clears FSCR[FUPD] when the coefficient update is complete. If the coefficients are to be updated after every input sample, Adaptive mode is enabled by setting the FCSR[FADP]. In Adaptive mode, the EFCOP automatically sets the FUDP bit after each input sample is processed. This allows for continuous processing using interrupts that includes a filter session and a coefficient update session with minimal core intervention. #### 10.3.3.2.3 Multichannel Mode Option Multichannel mode is only available in Real operating mode. It allows several channels of data to be processed concurrently and is selected by setting the FCSR[FMLC]. The number of channels to process is one plus the number in the FDCH[FDCM] bits. For each time period, the EFCOP expects to receive the samples for each channel sequentially. This is repeated for consecutive time periods. Filtering can be done with the same filter or different filters for each channel by using the FCSR[FSCO] bit. If FCSR[FSCO] is set, the same set of coefficients are used for all channels. If FSCO is clear, the coefficients for each filter are stored sequentially in memory for each channel. #### 10.3.3.2.4 Decimation Option Decimation can be used with any four of the available FIR filter type modes. It cannot be used in conjunction with Adaptive and Multichannel modes. Decimation decreases (downsamples) the sampling rate. The decimation ratio defines the number of input samples per output sample. The decimation ratio is one plus the number in the FDCH[FDCM] bits. The decimation ratio can be programmed from 1 to 16. For Real and Magnitude modes the decimation ratio number of samples must be written to the FDIR before an output sample is read from the FDOR. For Complex mode, two times the decimation ratio number of samples (one for the real part and one for the imaginary part of the input) must be written to the FDIR before two output samples (one for the real part and one for the imaginary part of the output) can be read from the FDOR. For Alternating Complex mode, two times the decimation ratio number of samples must be written to the FDIR (one for the real part and one for the imaginary part of the input) before one output sample (alternating between the real part and the imaginary part of the output) can be read from the FDOR. # 10.3.4 IIR Filter Type To select the IIR filter type, set the FCSR[FLT] bit and perform the processing shown in **Figure 10-5** based on the equation shown here. The EFCOP multiplies each previous output value in the $$y(n) = S\left(w(n) + \sum_{j=1}^{M} A_j y(n-j)\right)$$ DSP56311 Reference Manual, Rev. 2 Freescale Semiconductor 10-11 #### **Enhanced Filter Coprocessor** FDM by the corresponding coefficient, A, stored in the FCM; accumulates the multiplication results; adds the input, w(n), from the FDIR (which is optionally not scaled by S, depending on the FACR[FISL] bit setting); places the accumulation result, y(n), in the FDOR; and saves the output while shifting the previous outputs down in the FDM. This is done for each sample input to the FDIR. To process a complete IIR filter, a FIR filter type session followed by an IIR filter type session is needed. Figure 10-5. IIR Filter Type Processing The IIR filter type only operates in Real mode. Thus, the FCSR[FOM] bits are ignored when the IIR filter type is in use. Real mode performs IIR type filtering with real data. One sample, the real input, is written to the FDIR, and the EFCOP processes the data. Then one sample, the real output, is read from the FDOR. The default operation is single-channel, but the user can also select the Multi-channel Mode option. Multichannel mode for IIR filter type works exactly the same as it does for FIR filter type, as explained in **Section 10.3.3.2.3**, *Multichannel Mode Option*, on page 10-11. The Coefficient Update, Adaptive mode, and Decimation options are not available with the IIR filter type. ## 10.3.5 EFCOP Data Transfer Examples This section describes how to transfer data to and from the EFCOP using an FIR filter configuration. Here, we provide background information to help you understand the examples in **Section 10.3.6**, *EFCOP Operation Examples*, on page 10-14. The examples employ the following notations: $\blacksquare$ D(n): Data sample at time n ■ H(n): Filter coefficient at time n 10-12 Freescale Semiconductor - $\blacksquare$ F(n): Output result at time n - #filter\_count: Number of coefficient values in the coefficient memory bank FCM; it is equal to the initial value written to the FCNT register plus 1. - Compute: Perform all calculations to determine one filter output F(n) for a specific set of input data samples To transfer data to/from the EFCOP input/output registers, the Filter Data Input Register (FDIR) and the Filter Data Output Register (FDOR) are triggered by three different methods: - Direct Memory Access (DMA) - Interrupts - Polling Two FCSR bits (FDIBE and FDOBF) indicate the status of the FDIR and the FDOR, respectively. All three data transfer methods use these two FCSR bits as their control mechanism. If FDIBE is set, the input buffer is empty; if FDOBF is set, the output buffer is full. Because these bits come into full operation only when the EFCOP is enabled (FCSR:FEN is set), the polling, DMA, or interrupt methods can be initialized either before or after the EFCOP is enabled. No service request is issued until the EFCOP is enabled, since FDIBE and FDOBF are cleared while the EFCOP is in the Individual Reset state. The most straightforward EFCOP data transfer method uses the core processor to poll the status flags, monitoring for input/output service requests. The disadvantage of this approach is that it demands large amounts of (if not all of) the core's processing time. The interrupt and DMA methods are more efficient in their use of the core processor. Interrupts intervene on the core processor infrequently to service input/output data. DMA can operate concurrently with the processor core and demands only minimal core resource for setup. DMA transfers are recommended when the EFCOP is in FIR/IIR filtering mode since the core can operate independently of the EFCOP while DMA transfers data to the FDIR and from the FDOR. Since the EFCOP input buffer (FDIR) is four words deep, the DMA can input in blocks of up to four words. A combination of DMA transfer for input and an interrupt request for processing the output is recommended for adaptive FIR mode. This combination gives the following benefits: - Input data transfers to the FDIR can occur independently of the core. - There is minimal intervention of the core while the weight update multiplier is updated. If the initialization mode is enabled (that is, if the FCSR[FPRC] bit is cleared), the core can initialize the coefficient bank while the DMA controller concurrently transfers initial data values to the data bank. The EFCOP state machine starts computation as soon as #filter\_count data samples are input. If no initialization mode is used (the FCSR[FPRC] bit is set), the EFCOP starts computation as soon as the first data sample is available in the input buffer. The filter coefficient bank must therefore be initialized before an input data transfer starts. The DMA input channel Freescale Semiconductor #### **Enhanced Filter Coprocessor** can continue transferring data whenever the input FIFO becomes empty, while the EFCOP state machine takes data words from the FIFO whenever required. ### 10.3.6 EFCOP Operation Examples The following sections provide examples of how to use the EFCOP in Real FIR Filter and Adaptive FIR filter mode. **Section 10.3.6.4**, *Verification for Filter Examples*, on page 10-32 lists the programming inputs and outputs for the examples in the following sections. #### 10.3.6.1 Real FIR Filter In this example, an N tap FIR filter is represented as follows: $$F(n) = \sum_{i=0}^{N-1} H(i) \cdot D(n-i)$$ The filter is implemented with three different data transfers using the EFCOP in data initialization mode: - **1.** DMA input/DMA output. - **2.** DMA input/polling output. - **3.** DMA input/interrupt output. This transfer combination is only one of many possible combinations.<sup>1</sup> # 10.3.6.1.1 DMA Input/DMA Output A 20-tap FIR filter using a 28-input sample signal is implemented in the following stages: Set-up: - 1. Set the filter count register (FCNT) to the length of the filter coefficients -1 (that is, N-1). - **2.** Set the Data and Coefficient Base Address pointers (FDBA, FCBA). - **3.** Set the operation mode (FCSR[5:4] = FOM[00]). - **4.** Set Initialization mode (FCSR[7] = FPRC = 0). DSP56311 Reference Manual, Rev. 2 10-14 Freescale Semiconductor <sup>1.</sup> For information on DMA transfers, refer to the Freescale application note entitled *Using the DSP56300 Direct Memory Access Controller* (APR23/D). ## **5.** Set DMA registers: DMA input: A two-dimensional (2D) DMA transfer fills up the FDM bank via channel 0. The DMA input control registers are initialized as shown in **Table 10-3**. Table 10-3. DMA Channel 0 Register Initialization | Register Setting | Description | |---------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------| | DCR0 bit values are as follows: | DMA Control Register 0 | | DIE = 0 | Disables end-of-transfer interrupt. | | DTM = 2 | Chooses line transfer triggered by request; DE auto clear on end of transfer. | | DPR = 2 | Priority 2 | | DCON = 0 | Disables continuous mode. | | DRS = \$15 | Chooses DMA to trigger on EFCOP input buffer empty. | | D3D = 0 | Chooses non-3D mode. | | DAM = \$20 | Sets the following DMA Address Mode: - source address - 2D - counter mode B - offset DOR0 - destination address - no update, no offset | | DDS = 1 | Destination in Y memory space (because the EFCOP is in Y memory). | | DSS = 0 | Source in X memory space. | | DOR0=1 | DMA Offset Register 0 | | DCO0= \$006003 | DMA Counter Register 0 Gives transfer of 7 * 4 = 28 items (input sequence length). | | DSR0 = Address of source data | DMA Source Address Register 0 | | DDR0 = \$FFFFB0 | DMA Destination Address Register for Channel 0 | DMA output: Channel 1 is used, with a configuration similar to that of the DMA input channel, except for a 1D transfer. The DMA output control registers are initialized as shown in **Table 10-4**. Table 10-4. DMA Channel 1 Register Initialization | Register Setting | Description | |---------------------------------|-------------------------------------------------------------------------------| | DCR1 bit values are as follows: | DMA Control Register 1 | | DIE = 0 | Disables end-of-transfer interrupt. | | DTM = 1 | Chooses word transfer triggered by request, DE auto clear on end of transfer. | | DPR = 3 | Priority 3. | DSP56311 Reference Manual, Rev. 2 **Table 10-4.** DMA Channel 1 Register Initialization (Continued) | Register Setting | Description | |--------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------| | DCON = 0 | Disables continuous mode. | | DRS = \$16 | Chooses DMA to trigger on EFCOP output buffer full. | | D3D = 0 | Chooses non-3D mode. | | DAM = \$2C | Sets the following DMA address mode source address - no update, no offset destination address - 1D, post-increment by 1, no offset. | | DDS = 0 | Destination in X memory space. | | DSS = 1 | Source in Y memory space (because EFCOP is in Y memory). | | DCO1 = \$12 | DMA Counter Register 1: Gives transfer of 9 items. | | DSR1 = address of FDOR = \$FFFFFB1 | DMA Source Address Register 1 | | DDR1 = address of destination memory space | DMA Destination Address Register 1 | Setting the DCO0 and DCO1 must be considered carefully. These registers must be loaded with one less than the number of items to be transferred. Also, the following equality must hold: DCO1=input length - filter length. #### **6.** Initialization: - Enable DMA channel 1 (output) DCR1[23] DE=1 - Enable EFCOP FCSR[0] FEN=1 - Enable DMA channel 0. (input) DCR0[23] DE=1 ## **7.** Processing: - Whenever the Input Data Buffer (FDIR) is empty (that is, FDIBE = 1), the EFCOP triggers DMA input to transfer up to four new data words to FDIR. - Compute F(n); The result is stored in FDOR, and this triggers the DMA for an output data transfer. 10-16 Freescale Semiconductor The filter coefficients are stored in "reverse order," as Figure 10-6 shows. Figure 10-6. Real FIR Filter Data Stream **Example 10-1.** Real FIR Filter Using DMA Input/DMA Output ``` INCLUDE 'ioequ.asm' ; equates Start equ$00100 ; main program starting address FCON $001 ; EFCOP FSCR register contents: equ ; enable the EFCOP FIR_LEN ; EFCOP FIR length 20 equ SRC_ADDRS $3040; ; DMA source address point to DATA bank equ $3000; address at which to begin output DST_ADDRS equ $006003; DMA0 count (7*4 word transfers) SRC COUNT equ DST_COUNT equ ; number of outputs generated. 0; Input samples Start Address x:$0 FDBA_ADDRS equ FCBA ADDRS 0; Coeff. Start Address y:$0 equ ; main program ORG p:Start move#FDBA ADDRS,r0 ; FDM memory area move#0,x0 rep #DST_COUNT ``` DSP56311 Reference Manual, Rev. 2 ``` movex0, x: (r0) + ; clear FDM memory area ; ** DMA channel 1 initialization - output from EFCOP ** #M_FDOR,x:M_DSR1 ; DMA source address points to the EFCOP FDIR movep #DST_ADDRS,x:M_DDR1 ; Init DMA destination address. movep #DST_COUNT,x:M_DCO1 ; Init DMA count. movep movep #$8EB2C1, x:M_DCR1; Start DMA 1 with FDOBF request. ; ** EFCOP initialization ** movep #FIR_LEN-1, y:M_FCNT; FIR length #FDBA_ADDRS,y:M_FDBA; FIR input samples Start Address movep #FCBA_ADDRS,y:M_FCBA ; FIR Coeff. Start Address movep #FCON,y:M_FCSR ; Enable EFCOP movep ; ** DMA channel 0 initialization - input to EFCOP ** #SRC_ADDRS,x:M_DSR0; DMA source address points to the DATA bank. movep movep #M_FDIR, x:M_DDR0; Init DMA destination address. #SRC_COUNT, x:M_DCOO; Init DMA count to line mode. movep #$1,x:M DOR0 ; DMA offset reg. is 1. movep #$94AA04,x:M_DCR0 ; Init DMA control reg to line mode FDIBE request. movep nop nop jclr #0,x:M_DSTR,* jclr #1,x:M_DSTR,* nop nop stop_label nop jmp stop_label org x:SRC_ADDRS INCLUDE 'input.asm' org y:FCBA_ADDRS INCLUDE 'coefs.asm' ``` DSP56311 Reference Manual, Rev. 2 10-18 Freescale Semiconductor ### 10.3.6.1.2 DMA Input/Polling Output The different stages of input/polling are as follows: ### **1.** Set up: - Set the filter count register (FCNT) to the length of the filter coefficients -1 (that is, N-1). - Set the data and coefficient base address pointers (FDBA, FCBA). - Set the operation mode (FCSR[5:4] = FOM[00]), = 1). - Set the initialization mode (FCSR[7] = FPRC = 0). - Set DMA registers: DMA input: as per channel 0 in **Section 10.3.6.1.1** #### **2.** Initialization: - Enable EFCOP FCSR[0] FEN=1. - Enable DMA input channel, DCR0[23] DE=1. ### **3.** Processing: - Whenever the Input Data Buffer (FDIR) is empty (that is, FDIBE = 1), the EFCOP triggers DMA input to transfer up to four new data words to FDM via FDIR. - Compute F(n); the result is stored in FDOR. - The core keeps polling the FCSR[FDOBF] bit and stores the data in memory. **Example 10-2.** Real FIR Filtering using DMA input/Polling output ``` INCLUDE 'ioequ.asm' ..********************************** ; equates Startequ$00100; main program starting address $001; EFCOP FSCR register contents: FCON equ ; enable the EFCOP 20 ; EFCOP FIR length FIR_LEN equ SRC ADDRS $3040; DMA source address point to DATA bank equ DST_ADDRS $3000; address at which to begin output equ $006003; DMA0 count (7*4 word transfers) SRC COUNT equ DST_COUNT ; number of outputs generated. equ 0; Input samples Start Address x:$0 FDBA ADDRS equ FCBA ADDRS equ 0 ; Coeff. Start Address y:$0 ``` DSP56311 Reference Manual, Rev. 2 ``` ; main program ..*************************** ORG p:Start move #0,b #0,a move #DST_COUNT,b0 ; counter for output interrupt move move#FDBA_ADDRS,r0 ; FDM memory area move#0,x0 rep #DST COUNT movex0, x:(r0)+; clear FDM memory area #DST_ADDRS,r0 ; Destination address move ** EFCOP initialization ** #FIR_LEN-1,y:M_FCNT ; FIR length movep movep #FDBA_ADDRS,y:M_FDBA ; FIR input samples Start Address #FCBA_ADDRS,y:M_FCBA ; FIR Coeff. Start Address movep #FCON, y:M_FCSR; Enable EFCOP movep ; ** DMA channel 0 initialization - input to EFCOP ** movep #SRC_ADDRS,x:M_DSR0; DMA source address points to the DATA bank. #M_FDIR,x:M_DDR0 ; Init DMA destination address. movep movep #SRC_COUNT, x:M_DCOO; Init DMA count to line mode. movep #$1,x:M_DOR0; DMA offset reg. is 1. #$94AA04,x:M_DCR0; Init DMA control reg to line mode FDIBE request. movep nop nop #DST COUNT, endd do nop jclr #15,y:M_FCSR,* movep y:M_FDOR, x:(r0)+ endd nop nop stop label ``` DSP56311 Reference Manual, Rev. 2 10-20 Freescale Semiconductor ``` nop jmp stop_label org x:SRC_ADDRS INCLUDE \input.asm' org y:FCBA_ADDRS INCLUDE \coefs.asm' ``` ### 10.3.6.1.3 DMA Input/Interrupt Output The different stages of DMA input and interrupt output are as follows: ### **1.** Set up: - Set the filter count register (FCNT) to the length of the filter coefficients -1 (that is, N-1). - Set the Data and Coefficient Base Address pointers (FDBA, FCBA). - Set the operation mode (FCSR[5:4] = FOM[00],). - Set Initialization mode (FCSR[7] = FPRC = 0). - Set Filter Data Output Interrupt Enable FSCR[11]=FDOIE=1. - Set DMA register with DMA input as per channel 0 in **Section 10.3.6.1.1**. #### **2.** Initialization: - Enable interrupts in the Interrupt Priority Register IPRP[10:11]=E0L=11. - Enable interrupts in the Status Register SR[8:9]=00. - Enable EFCOP FCSR[0]=FEN=1. - Enable the DMA input channel, DCR0[23]=DE=1. ### **3.** Processing: - Whenever the Input Data Buffer (FDIR) is empty (that is, FDIBE = 1), the EFCOP triggers DMA, which loads the next input into the FDIR. - Compute F(n); the result is stored in FDOR; The core is interrupted when FDOBF is set and stores the data in memory. ### **Example 10-3.** Real FIR Filter DMA Input/Interrupt Output DSP56311 Reference Manual, Rev. 2 ``` ; enable output interrupt ; enable the EFCOP 20; EFCOP FIR length FIR_LEN equ SRC_ADDRS equ $3040; DMA source address point to DATA bank DST_ADDRS equ $3000; address at which to begin output SRC_COUNT equ $006003; DMA0 count (7*4 word transfers) DST COUNT equ 8; number of outputs generated. FDBA ADDRS equ 0 ; Input samples Start Address x:$0 FCBA_ADDRS equ 0 ; Coeff. Start Address y:$0 org P:$0 jmpStart ORG p:$6a >kdo jsr nop nop ; main program ORG p:Start ; ** interrupt initialization ** bset #10,x:M IPRP; bset #11,x:M_IPRP; enable EFCOP interrupts in IPRP #8,SR bclr bclr #9,SR ; enable interrupts in SR move #0,b #0,a move #DST_COUNT,b0 ; counter for output interrupt move move#FDBA_ADDRS,r0 ; FDM memory area move#0,x0 rep #DST COUNT movex0,x:(r0)+; clear FDM memory area #DST_ADDRS,r0; Destination address ; ** EFCOP initialization ** ``` 10-22 Freescale Semiconductor ``` #FIR_LEN-1,y:M_FCNT ; FIR length movep #FDBA_ADDRS,y:M_FDBA; FIR input samples Start Address movep #FCBA_ADDRS,y:M_FCBA ; FIR Coeff. Start Address movep #FCON,y:M_FCSR ; Enable EFCOP movep ; ** DMA channel 0 initialization - input to EFCOP ** movep #SRC ADDRS,x:M DSR0; DMA source address points to the DATA bank. movep #M_FDIR,x:M_DDR0 ; Init DMA destination address. #SRC_COUNT, x:M_DCO0; Init DMA count to line mode. movep #$1,x:M_DOR0; DMA offset reg. is 1. movep #$94AA04,x:M_DCR0; Init DMA control reg to line mode FDIBE request. movep nop nop wait1 #11, y:M_FCSR, * ; Wait until FDOIE is cleared. do #40, endd nop endd nop nop stop_label gon jmp stop_label kdo ; Interrupt handler for EFCOP output movep y:M_FDOR, x:(r0)+; Get y(k) from FDOR ; Store in destination memory space. nop dec b jne cont nop ; Disable output interrupt bclr #11,y:M_FCSR cont rti ``` #### DSP56311 Reference Manual, Rev. 2 ``` nop nop org x:SRC_ADDRS INCLUDE'input.asm' org y:FCBA_ADDRS INCLUDE 'coefs.asm' ``` ## 10.3.6.2 Real FIR Filter With Decimation by M An N tap real FIR filter with decimation by M of a sequence of real numbers is represented by, $$F(n|_{\mathbf{M}}) = \sum_{i=0}^{N-1} H(i) \cdot D(n-i)$$ A DMA data transfer occurs in the following stages for both input and output. The stages are the similar to the ones described in **Section 10.3.6.1.1**. The difference is: set FDCH[11:8] = FDCM = M. ### Processing: { - 1. Whenever the Input Data Buffer (FDIR) is empty (that is, FDIBE = 1), the EFCOP triggers DMA input to transfer up to four new data words to FDM via FDIR. - 2. Compute F(n); the result is stored in FDOR; the EFCOP triggers DMA output for an output data transfer. - **3.** Repeat M times: Get new data word; EFCOP increments data memory pointer.} Figure 10-7. Real FIR Filter Data Stream With Decimation by M DSP56311 Reference Manual, Rev. 2 ### 10.3.6.3 Adaptive FIR Filter An adaptive FIR filter is represented in **Figure 10-8**. The goal of the FIR filter is to adjust the filter coefficients so that the output, F(n), becomes as close as possible to the desired signal, R(n)—that is, $E(n) \rightarrow 0$ . Figure 10-8. Adaptive FIR Filter The adaptive FIR filter typically comprises four stages, which are performed for each input sample at time n: ■ **Stage 1.** The FIR filter output value is calculated for the EFCOP FIR session according to this equation: $$F(n) = \sum_{i=0}^{N-1} H_n(i)D(n-i)$$ where $H_n(i)$ are the filter coefficients at time n, D(n) is the input signal and F(n) is the filter output at time n. This stage requires N MAC operations, calculated by the EFCOP FMAC unit. ■ **Stage 2.** The core calculates the error signal, E(n), in software according to the following equation: $$E(n) = R(n) - F(n)$$ where R(n) is the desired signal at time n. This stage requires a single arithmetic operation. ■ Stage 3. The core calculates the weight multiplier, Ke(n), in software according to the following equation: $$K_e(n) = K * E(n)$$ where K is the convergence factor of the algorithm. After calculating the weight multiplier, K<sub>e</sub>, the core must write it into the FKIR. ■ **Stage 4.** The coefficients are updated by the EFCOP update session: $$H_{n+1}(i) = H_n(i) + K_e D(n-i)$$ where $H_{n+1}(i)$ are the adaptive filter coefficients at time n+1, $K_e(n)$ is the weight multiplier at time n, and D(n) is the input signal. This stage starts immediately after $K_e(n)$ is written in the FKIR (if Adaptive mode is enabled). ## 10.3.6.3.1 Implementation Using Polling Figure 10-9 shows a flowchart for an adaptive FIR filter that uses polling to transfer data. Figure 10-9. Adaptive FIR Filter Using Polling DSP56311 Reference Manual, Rev. 2 10-26 Freescale Semiconductor ## 10.3.6.3.2 Implementation Using DMA Input and Interrupt Output Figure 10-10 shows a flowchart for an adaptive FIR filter that uses DMA and an interrupt to transfer data. Figure 10-10. Adaptive FIR Filter Using DMA Input and Interrupt Output ## 10.3.6.3.3 Updating an FIR Filter The following example shows an FIR adaptive filter that is updated using the LMS algorithm. **Example 10-4.** FIR Adaptive Filter Update Using the LMS Algorithm ; enable output interrupt ``` ; Choose adaptive real FIR mode ; enable the EFCOP FIR LEN equ 20 ; EFCOP FIR length ; Desired signal R(n) DES_ADDRS $3200 equ ; Reference signal D(n) SRC_ADDRS $3100 equ DST_ADDRS ; address at which to begin output (signal F(n)) equ $3000 ; DMA0 count (7*4 word transfers) SRC_COUNT equ $06003 DST COUNT equ ; number of outputs generated. MU2 equ $100000 ; stepsize mu = 0.0625 (that is 2mu = 0.125) FDBA_ADDRS 0 ; Input samples Start Address x:$0 equ FCBA_ADDRS 0 ; Coeff. Start Address y:$0 equ org p:$0 Start jmp ORG p:$6a isr >kdo nop nop ; main program ORG p:Start ; ** interrupt initialization ** bset #10,x:M IPRP bset #11,x:M_IPRP ; enable EFCOP interrupts in IPRP bclr #8,SR ; bclr #9,SR ; enable interrupts in SR ``` DSP56311 Reference Manual, Rev. 2 10-28 Freescale Semiconductor ``` #0,b move #0,a move #DST_COUNT,b0 ; counter for output interrupt move ; ** FDM memory initialization ** move #FDBA ADDRS,r0 ; FDM memory area \#0,x0 move #FIR LEN rep x0,x:(r0)+ move ; clear FDM memory area ; ** address register initialization ** ; Destination address #DST_ADDRS,r0 move ; Desired signal address move #DES ADDRS,r1 #FIR_LEN-1 rep ; Set reference pointer correctly move (r1) + ; ** EFCOP initialization ** #FIR_LEN-1,y:M_FCNT movep ; FIR length #FDBA_ADDRS,y:M_FDBA ; FIR input samples Start Address movep ; FIR Coeff. Start Address #FCBA_ADDRS,y:M_FCBA movep #FCON, y:M_FCSR ; Enable EFCOP movep ; ** DMA channel 0 initialization - input to EFCOP ** #SRC_ADDRS,x:M_DSR0 ; DMA source address points to the DATA bank. movep ; Init DMA destination address. movep #M_FDIR,x:M_DDR0 #SRC COUNT, x:M DCO0 ; Init DMA count to line mode. movep #$1,x:M_DOR0 ; DMA offset reg. is 1. movep #$94AA04,x:M_DCR0 ; Init DMA control reg to line mode FDIBE request. movep ``` DSP56311 Reference Manual, Rev. 2 ``` nop nop wait1 #11,y:M_FCSR,* ; Wait until FDOIE is cleared. do #40, endd nop endd nop nop stop_label nop jmp stop_label kdo ; Interrupt handler for EFCOP output movep y:M_FDOR,x:(r0) ; Get F(n) from FDOR ; Store in destination memory space. ;***** Calculate Ke ****** x:(r1)+,a ; Retrieve desired value R(n) move x:(r0)+,y0 move ; ; calculate E(n) = R(n) - F(n) sub y0,a #MU2,y0 move ; a,y1 move ; calculate Ke = mu * 2 * E(n) y0,y1,a mpy ********* movepa1,y:M_FKIR ; store Ke in FKIR ``` #### DSP56311 Reference Manual, Rev. 2 10-30 Freescale Semiconductor ``` dec b jne cont nop bclr #11,y:M_FCSR ; Disable output interrupt cont rti nop nop nop ORG y:FCBA_ADDRS dc $000000 $000000 dc dc $000000 dc $000000 $000000 dc dс $000000 $000000 dc $000000 dc dc $000000 $000000 dc dc $000000 dc $000000 dc $000000 dc $000000 dс $000000 $000000 dc $000000 dc dc $000000 dc $000000 $000000 dc $000000 dc ``` DSP56311 Reference Manual, Rev. 2 ``` ORG x:SRC_ADDRS INCLUDE 'input.asm'; Reference signal D(n) ORG x:DES_ADDRS INCLUDE 'desired.asm'; Desired signal R(n) ``` ## 10.3.6.4 Verification for Filter Examples The following sections provide input and output program listings for the examples given in **Section 10.3.6.1** through **Section 10.3.6.3**. ## 10.3.6.4.1 Input Sequence (input.asm) | dc | \$00000 | |----|----------| | dc | \$37cc8a | | dc | \$343fae | | dc | \$0b63b1 | | dc | \$0595b4 | | dc | \$38f46e | | dc | \$6a4ea2 | | dc | \$5e8562 | | dc | \$2beda5 | | dc | \$1b3cd0 | | dc | \$42f452 | | dc | \$684ca0 | | dc | \$5093b0 | | dc | \$128ab8 | | dc | \$f74ee1 | | dc | \$15c13a | | dc | \$336e48 | | dc | \$15e98e | | dc | \$d428d2 | | dc | \$b76af5 | | dc | \$d69eb3 | | dc | \$f749b6 | | dc | \$dee460 | | | | DSP56311 Reference Manual, Rev. 2 10-32 Freescale Semiconductor dc \$a43601dc \$903d59dc \$b9999adc \$e5744e ### 10.3.6.4.2 Filter Coefficients (coefs.asm) - dc \$F8125C - dc \$F77839 - dc \$F4E9EE - dc \$F29373 - dc \$F2DC9A - dc \$F51D6E - dc \$F688CE - dc \$F6087E - dc \$F5B5D3 - dc \$F7E65E - dc \$FBE0F8 - dc \$FEC8B7 - dc \$FF79F5 - dc \$000342 - dc \$02B24F - dc \$06C977 - dc \$096ADD - dc \$097556 - dc \$08FD54 - dc \$0A59A5 ## 10.3.6.4.3 Output Sequence for Examples 10-1, 10-2, and 10-3 \$d69ea9 \$ccae36 \$c48f2a \$be8b28 \$bad8c5 \$b9998c \$bad8cb \$be8b2d \$c7b906 DSP56311 Reference Manual, Rev. 2 ## 10.3.6.4.4 Desired Signal for Example 10-4 dc \$000000 dc \$0D310F dс \$19EA7C dc \$25B8E2 dc \$30312E dc \$38F46D dс \$3FB327 dc \$443031 dс \$4642D6 dс \$45D849 dс \$42F452 dc \$3DB126 dc \$363E7F dc \$2CDFE8 dc \$21EA5B dс \$15C13A dc \$08D2CE dс \$FB945D dс \$EE7E02 dc \$E2066F dc \$D69EB2 dс \$CCAE3C dc \$C48F2F dc \$BE8B32 dс \$BAD8D3 dc \$B99999 dс \$BAD8D3 dc \$BE8B32 ## 10.3.6.4.5 Output Sequence for Example 10-4 \$000000 \$f44c4c \$ee54b3 \$e7cd6b \$daed26 DSP56311 Reference Manual, Rev. 2 10-34 Freescale Semiconductor \$cc1071 \$c7db1c \$cdfe45 ## 10.4 EFCOP Programming Model This section documents the registers for configuring and operating the EFCOP. The EFCOP registers available to the DSP programmer are listed in **Table 10-5**. The following paragraphs describe these registers in detail. | Address | EFCOP Register Name | |-----------|-------------------------------------------| | Y:\$FFFB0 | Filter data input register (FDIR) | | Y:\$FFFB1 | Filter data output register (FDOR) | | Y:\$FFFB2 | Filter K-constant register (FKIR) | | Y:\$FFFB3 | Filter count register (FCNT) | | Y:\$FFFB4 | Filter control status register (FCSR) | | Y:\$FFFB5 | Filter ALU control register (FACR) | | Y:\$FFFB6 | Filter data buffer base address (FDBA) | | Y:\$FFFB7 | Filter coefficient base address (FCBA) | | Y:\$FFFB8 | Filter decimation/channel register (FDCH) | Table 10-5. EFCOP Registers and Base Addresses ## 10.4.1 Filter Data Input Register (FDIR) Note: The EFCOP registers are mapped onto Y data memory space. The FDIR is a 4-word deep, 24-bit wide FIFO for DSP-to-EFCOP data transfers. Up to four data samples can be written into the FDIR at the same address. Data from the FDIR is transferred to the FDM for filter processing. For proper operation, write data to the FDIR only if the FDIBE status bit is set, indicating that the FIFO is empty. A write to the FDIR clears the FDIBE bit. Data transfers can be triggered by an interrupt request (for core transfers) or a DMA request (for DMA transfers). The FDIR is accessible for writes by the DSP56300 core and the DMA controller. ## 10.4.2 Filter Data Output Register (FDOR) The FDOR is a 24-bit read-only register for EFCOP-to-DSP data transfers. The result of the filter processing is transferred from the FMAC to the FDOR. For proper operation, read data from the FDOR only if the FDOBF status bit is set, indicating that the FDOR contains data. A read from the FDOR clears the FDOBF bit. Data transfers can be triggered by an interrupt request (for core transfers) or a DMA request (DMA transfers). The FDOR is accessible for reads by the DSP56300 core and the DMA controller. ## 10.4.3 Filter K-Constant Input Register (FKIR) The Filter K-Constant Input Register (FKIR) is a 24-bit write-only register for DSP-to-EFCOP data transfers in adaptive mode where the value stored in FKIR represents the weight update multiplier. FKIR is accessible only to the DSP core for reads or writes. When adaptive mode is enabled, the EFCOP immediately starts the coefficient update if a K-Constant value is written to FKIR. If no value is written to FKIR for the current data sample, the EFCOP halts processing until the K-Constant is written to FKIR. After the weight update multiplier is written to FKIR, the EFCOP transfers it to the FMAC unit and starts updating the filter coefficients according to the following equation: New\_coefficients = Old\_coefficients + FKIR \* Input\_buffer ## 10.4.4 Filter Count (FCNT) Register The FCNT register is a read/write register that selects the filter length (number of filter taps). Always write the initial count into the FCNT register before you enable the EFCOP (that is, before you set FEN). The number stored in FCNT is used to generate the correct addressing for the FDM and for the FCM. **Note:** To ensure correct operation, never change the contents of the FCNT register unless the EFCOP is in the individual reset state (that is, FEN = 0). In the individual reset state (that is, FEN = 0), the EFCOP module is inactive, but the contents of the FCNT register are preserved. = Reserved bit; read as 0; write with 0 for future compatibility Table 10-6. Filter Count FCNT Register Bits | Bit # | Abbr. | Description | |-------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 23–12 | | These bits are reserved and unused. They read as 0; write with 0 for future compatibility. | | 11-0 | FCNT | Filter Count The actual value written to the FCNT register must be the number of coefficient values minus one. The number of coefficient values is the number of locations used in the FCM. For a real FIR filter, the number of coefficient values is identical to the number of filter taps. For a complex FIR filter, the number of coefficient values is twice the number of filter taps. | 10-36 Freescale Semiconductor ## 10.4.5 EFCOP Control Status Register (FCSR) The FCSR is a read/write register by which the DSP56300 core controls the main operation modes of the EFCOP and monitors the EFCOP status. = Reserved bit; read as 0; write with 0 for future compatibility Table 10-7. FCSR Bits | Bit<br>Number | Bit Name | Reset<br>Value | Description | |---------------|----------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 23–16 | | 0 | These bits are reserved and unused. They read as 0; write with 0 for future compatibility. | | 15 | FDOBF | 0 | Filter Data Output Buffer Full When set, this read-only status bit indicates that the FDOR is full and the DSP can read data from the FDOR. The FDOBF bit is set when a result from FMAC is transferred to the FDOR. For proper operation, read data from the FDOR only if the FDOBF status bit is set. When FDOBF is set, the EFCOP generates an FDOBF interrupt request to the DSP56300 core if that interrupt is enabled (that is, FDOIE = 1). A DMA request is always generated when the FDOBF bit is set, but a DMA transfer takes place only if a DMA channel is activated and triggered by this event. A read from the FDOR clears the FDOBF bit. | | 14 | FDIBE | 0 | Filter Data Input Buffer Empty When set, this read-only status bit indicates that the FDIR is empty and the DSP can write data to the FDIR. The FDIBE bit is set when all four FDIR locations are empty. For proper operation, write data to the FDIR only if FDIBE is set. After the EFCOP is enabled by setting FEN, FDIBE is set, indicating that the FDIR is empty. When FDIBE is set, the EFCOP generates an FDIR empty interrupt request to the DSP56300 core, if enabled (that is, FDIIE = 1). A DMA request is always generated when the FDIBE bit is set, but a DMA transfer takes place only if a DMA channel is activated and triggered by this event. A write to the FDIR clears the FDIBE bit. | | 13 | FCONT | 0 | Filter Contention When set, this read-only status bit indicates an attempt by both the DSP56300 core and the EFCOP to access the same 1024-word bank in either the shared FDM or FCM. A dual access could result in faulty data output in the FDOR. Once set, the FCONT bit is a sticky bit that can only be cleared by a hardware RESET signal, a software RESET instruction, or an individual reset. | | 12 | FSAT | 0 | Filter Saturation When set, this read-only status bit indicates that an overflow or underflow occurred in the MAC result. When an overflow occurs, the FSAT bit is set, and the result is saturated to the most positive number (that is, \$7FFFFF). When an underflow occurs, the FSAT bit is set, and the result is saturated to the most negative number (that is, \$800000). FSAT is a sticky status bit that is set by hardware and can be cleared only by a hardware RESET signal, a software RESET instruction, or an individual reset. | DSP56311 Reference Manual, Rev. 2 Table 10-7. FCSR Bits (Continued) | Bit<br>Number | Bit Name | Reset<br>Value | Description | |---------------|----------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 11 | FDOIE | 0 | Filter Data Output Interrupt Enable This read/write control bit enables the filter data output interrupt. If FDOIE is cleared, the filter data output interrupt is disabled, and the FDOBF status bit should be polled to determine whether the FDOR is full. If both FDOIE and FDOBF are set, the EFCOP requests a data output buffer full interrupt service from the DSP56300 core. A DMA transfer is enabled if a DMA channel is activated and triggered by this event. For proper operation, enable the interrupt service routine and the corresponding interrupt for core processing <i>or</i> enable the DMA transfer and configure the proper trigger for the selected channel. <i>Never</i> enable both simultaneously. | | 10 | FDIIE | 0 | Filter Data Input Interrupt Enable This read/write control bit enables the data input buffer empty interrupt. If FDIIE is cleared, the data input buffer empty interrupt is disabled, and the FDIBE status bit should be polled to determine whether the FDIR is empty. If both FDIIE and FDIBE are set, the EFCOP requests a data input buffer empty interrupt service from the DSP56300 core. DMA transfer is enabled if a DMA channel is activated and triggered by this event. For proper operation, enable the interrupt service routine and the corresponding interrupt for core processing <i>or</i> enable the DMA transfer and configure the proper trigger for the selected channel. <i>Never</i> enable both simultaneously. | | 9 | | 0 | Reserved. It is read as 0 and write with 0 for future compatibility. | | 8 | FSCO | 0 | Filter Shared Coefficients Mode This read/write control bit is valid only when the EFCOP is operating in multichannel mode (that is, FMLC is set). When FSCO is set, the EFCOP uses the coefficients in the same memory area (that is, the same coefficients) to implement the filter for each channel. This mode is used when several channels are filtered through the same filter. When the FSCO bit is cleared, the EFCOP filter coefficients are stored sequentially in memory for each channel. To ensure proper operation, never change the FSCO bit unless the EFCOP is in individual reset state (that is, FEN = 0). | | 7 | FPRC | 0 | Filter Processing (FPRC) State Initialization Mode This read/write control bit defines the EFCOP processing initialization mode. When this bit is cleared, the EFCOP starts processing after a state initialization. (The EFCOP machine starts computing once the FDM bank contains N input samples for an N tap filter). When this bit is set, the EFCOP starts processing with no state initialization. (The EFCOP machine starts computing as soon as the first data sample is available in the input buffer.) To ensure proper operation, never change the FPRC bit unless the EFCOP is in individual reset state (that is, FEN = 0). | | 6 | FMLC | 0 | Filter Multichannel (FMLC) Mode This read/write control bit enables multichannel mode, allowing the EFCOP to process several filters (defined by FCHL[5:0] bits in FDCH register) concurrently by sequentially entering a different sample to each filter. If FMLC is cleared, multichannel mode is disabled, and the EFCOP operates in single filter mode. To ensure proper operation, never change the FMLC bit unless the EFCOP is in individual reset state (that is, FEN = 0). | 10-38 Freescale Semiconductor Table 10-7. FCSR Bits (Continued) | Bit<br>Number | Bit Name | Reset<br>Value | Description | |---------------|--------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5–4 | FOM[1-0<br>] | 0 | Filter Operation Mode This pair of read/write control bits defines one of four operation modes if the FIR filter is selected (that is, FLT is cleared): • FOM = 00—Mode 0: Real FIR filter • FOM = 01—Mode 1: Full complex FIR filter • FOM = 10—Mode 2: Complex FIR filter with alternate real and imaginary outputs • FOM = 11—Mode 3: Magnitude To ensure proper operation, never change the FOM bits unless the EFCOP is in the individual reset state (that is, FEN = 0). | | 3 | FUPD | 0 | Filter Update This read/write control/status bit enables the EFCOP to start a single coefficient update session. Upon completion of the session, the FUPD bit is automatically cleared. FUPD is automatically set when the EFCOP is in adaptive mode (that is, FADP = 1). | | 2 | FADP | 0 | Filter Adaptive (FADP) Mode This read/write control bit enables adaptive mode. Adaptive mode is an efficient way to implement a LMS-type filter, and therefore it is used when the EFCOP operates in FIR filter mode (FLT = 0). In adaptive mode, processing of every input data sample consists of FIR processing followed by a coefficient update. When FADP is set, the EFCOP completes the FIR processing on the current data sample and immediately starts the coefficient update assuming that a K-constant value is written to the FKIR. If no value is written to the FKIR for the current data sample, the EFCOP halts processing until the K-constant is written to the FKIR. During the coefficient update, the FUPD bit is automatically set to indicate an update session. After completion of the update, the EFCOP starts processing the next data sample. | | 1 | FLT | 0 | Filter (FLT) Type This read/write control bit selects one of two available filter types: • FLT = 0—FIR filter • FLT = 1—IIR filter Note: To ensure proper operation, never change the FLT bit unless the EFCOP is in the individual reset state (that is, FEN = 0). | | 0 | FEN | 0 | Filter Enable This read/write control bit enables the operation of the EFCOP. When FEN is cleared, operation is disabled and the EFCOP is in the individual reset state. In the individual reset state, the EFCOP is inactive; internal logic and status bits assume the same state as that produced by a hardware RESET signal or a software RESET instruction; the contents of the FCNT, FDBA, and FCBA registers are preserved; and the control bits in FCSR and FACR remain unchanged. | ## 10.4.6 EFCOP ALU Control Register (FACR) The FACR is a read/write register by which the DSP56300 core controls the main operation modes of the EFCOP ALU. Table 10-8. EFCOP ALU Control Register (FACR) Bits | Bit<br>Number | Bit Name | Reset<br>Value | Description | |---------------|----------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 23–16 | | 0 | Reserved. They read as 0; write with 0 for future compatibility. | | 15–12 | | 0 | Reserved for internal use. Written as 0 for proper operation. | | 11–7 | | 0 | Reserved and unused. They read as 0; write with 0 for future compatibility. | | 6 | FISL | 0 | Filter Input Scale When set, this read/write control bit directs the EFCOP ALU to scale the IIR feedback terms but not the IIR input. When cleared, the EFCOP ALU scales both the IIR feedback terms and the IIR input. The scaling value in both cases is determined by the FSCL[1:0] bits. | | 5 | FSA | 0 | Filter Sixteen-bit Arithmetic (FSA) Mode When set, this read/write control bit enables FSA mode. In this mode, the rounding of the arithmetic operation is performed on Bit 31 of the 56-accumulator instead of the usual bit 23 of the 56-bit accumulator. The scaling of the EFCOP data ALU is affected accordingly. | | 4 | FSM | 0 | Filter Saturation Mode When set, this read/write control bit selects automatic saturation on 48 bits for the results going to the accumulator. A special circuit inside the EFCOP MAC unit then saturates those results. The purpose of this bit is to provide arithmetic saturation mode for algorithms that do not recognize or cannot take advantage of the extension accumulator. | | 3–2 | FRM[1-0] | 0 | Filter Rounding Mode These read/write control bits select the type of rounding performed by the EFCOP data ALU during arithmetic operation: • FRM = 00—Convergent rounding • FRM = 01—Two's complement rounding • FRM = 10—Truncation (no rounding) • FRM = 11—Reserved for future expansion These bits affect operation of the EFCOP data ALU. | 10-40 Freescale Semiconductor | Bit<br>Number | Bit Name | Reset<br>Value | Description | |---------------|-----------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1-0 | FSCL[1-0] | 0 | Filter Scaling (FSCL) These read/write control bits select the scaling factor of the FMAC result: • FSCL = 00—Scaling factor = 1 (no shift) • FSCL = 01—Scaling factor = 8 (3-bit arithmetic left shift) • FSCL = 10—Scaling factor = 16 (4-bit arithmetic left shift) • FSCL = 11—Reserved for future expansion To ensure proper operation, never change the FSCL bits unless the EFCOP is in the individual reset state (that is, FEN = 0). | ## 10.4.7 EFCOP Data Base Address (FDBA) The FDBA is a 16-bit read/write counter register used as an address pointer to the EFCOP FDM bank. FDBA points to the location to write the next data sample. The FDBA points to a modulo delay buffer of size M, defined by the filter length (M = FCNT[11:0] + 1). The address range of this modulo delay buffer is defined by lower and upper address boundaries. The lower address boundary is the FDBA value with 0 in the k-LSBs, where $2^k \ge M \ge 2^{k-1}$ ; it therefore must be a multiple of $2^k$ . The upper boundary is equal to the lower boundary plus (M – 1). Since $M \supseteq^k$ , once M has been chosen (that is, FCNT has been assigned), a sequential series of data memory blocks (each of length $2^k$ ) will be created where multiple circular buffers for multichannel filtering can be located. If $M < 2^k$ , there will be a space between sequential circular buffers of $2^k - M$ . The address pointer is not required to start at the lower address boundary or to end on the upper address boundary. It can point anywhere within the defined modulo address range. If the data address pointer (FDBA) increments and reaches the upper boundary of the modulo buffer, it will wrap around to the lower boundary. ## 10.4.8 EFCOP Coefficient Base Address (FCBA) The FCBA is a 16-bit read/write counter register used as an address pointer to the EFCOP FCM bank. FCBA points to the first location of the coefficient table. The FCBA points to a modulo buffer of size M, defined by the filter length (M = FCNT[11:0] + 1). The address range of this modulo buffer is defined by lower and upper address boundaries. The lower address boundary is the FCBA value with 0 in the k-LSBs, where $2^k \ge M \ge 2^{k-1}$ ; it therefore must be a multiple of $2^k$ . The upper boundary is equal to the lower boundary plus (M – 1). Since $M \le 2^k$ , once M has been chosen (that is, FCNT has been assigned), a sequential series of coefficient memory blocks (each of length $2^k$ ) is created where multiple circular buffers for multichannel filtering can be located. If $M < 2^k$ , there will be a space between sequential circular buffers of $2^k - M$ . The FCBA address pointer must be assigned to the lower address boundary (that is, it must have 0 in its k-LSBs). In a compute session, the coefficient address pointer always starts at the lower boundary and ends at the upper address boundary. Therefore, a FCBA read always gives the value of the lower address boundary. ## 10.4.9 Decimation/Channel Count Register (FDCH) The FDCH is a read/write register that sets the number of channels used in multichannel mode (FCHL) and sets the decimation ratio in FIR filter mode. FDCH must be written before the FEN enables the EFCOP. FDCH should be changed only when the EFCOP is in individual reset state (FEN = 0); otherwise, improper operation may result. The number stored in FCHL is used by the EFCOP address generation logic to generate the correct address for the FDM bank and for the FCM bank in multichannel mode. When the EFCOP enable bit (FEN) is cleared, the EFCOP is in individual reset state. In this state, the EFCOP is inactive, and the contents of FDCH register are preserved. Reserved bit; read as 0; write with 0 for future compatibility **Table 10-9.** Decimation/Channel Count Register (FDCH) Bits | Bit<br>Number | Bit Name | Reset<br>Value | Description | | |---------------|-----------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 23–12 | | 0 | These bits are reserved and unused. They read as 0; write with 0 for future compatibility. | | | 11–8 | FDCM[3-0] | 0 | Filter Decimation These read/write control bits select the decimation function. There are 16 decimation factor options (from 1 to 16). To ensure proper operation, never change the FDCM bits unless the EFCOP is in the individual reset state (FEN = 0). | | | 7–6 | | 0 | Reserved and unused. They read as 0; write with 0 for future compatibility. | | | 5–0 | FCHL[5-0] | 0 | Filter Channels These read/write control bits determine the number of filter channels to process simultaneously (from 1 to 64) in multichannel mode. The number represented by the FCHL bits is one less than the number of channels to be processed; that is, if FCHL = 0, then 1 channel is processed; if FCHL =1, then 2 channels are processed; and so on. To ensure proper operation, never change the FCHL bits unless the EFCOP is in the individual reset state (FEN = 0). | | DSP56311 Reference Manual, Rev. 2 ## 10.4.10 EFCOP Interrupt Vectors **Table 10-10** shows the EFCOP interrupt vectors, and **Table 10-11** shows the DMA request sources. Table 10-10. EFCOP Interrupt Vectors | Interrupt<br>Address | Interrupt Vector | Priority | Interrupt<br>Enable | Interrupt<br>Conditions | |----------------------|-------------------------|----------|---------------------|-------------------------| | VBA + \$68 | Data input buffer empty | Highest | FDIIE | FDIBE = 1 | | VBA + \$6A | Data output buffer full | Lowest | FDOIE | FDOBF = 1 | Table 10-11. EFCOP DMA Request Sources | Requesting Device Number | Request Conditions | Peripheral Request MDRQ | |--------------------------|--------------------|-------------------------| | EFCOP input buffer empty | FDIBE = 1 | MDRQ11 | | EFCOP output buffer full | FDOBF = 1 | MDRQ12 | DSP56311 Reference Manual, Rev. 2 10-44 Freescale Semiconductor # **Bootstrap Program** A This appendix lists the bootstrap program and equates for the DSP56311. Freescale posts updates to the bootstrap program on the Worldwide Web at the web site listed on the back cover of this manual. ## A.1 Bootstrap Code ``` ; BOOTSTRAP CODE FOR DSP56311 - (C) Copyright 1999 Motorola Inc. Revised March, 18 1999. Bootstrap through the Host Interface, External EPROM or SCI. This is the Bootstrap program contained in the DSP56311 192-word Boot ROM. This program can load any program RAM segment from an external EPROM, from the Host Interface or from the SCI serial interface. ; If MD:MC:MB:MA=x000, then the Boot ROM is bypassed and the DSP56311 ; starts fetching instructions, beginning with address $C00000 (MD=0) ; or $008000 (MD=1) assuming that an external memory of SRAM type is ; used. The accesses are performed using 31 wait states with no address attributes selected (default area). ; Operation modes MD:MC:MB:MA=0001-0111 are reserved. ; If MD:MC:MB:MA=1001, then it loads a program RAM segment from consecutive ; byte-wide P memory locations, starting at P:$D00000 (bits 7-0). ; The memory is selected by the Address Attribute AA1 and is accessed with ; 31 wait states. ; The EPROM bootstrap code expects to read 3 bytes ; specifying the number of program words, 3 bytes specifying the address ; to start loading the program words, and then 3 bytes for each program ; word to be loaded. The number of words, the starting address, and the ; program words are read least significant byte first followed by the ; mid and then by the most significant byte. ; The program words are condensed into 24-bit words and stored in ; contiguous PRAM memory locations starting at the specified starting address. ; After the program words are read, program execution starts from the same ; address where loading started. ``` #### **Bootstrap Program** ``` ; If MD:MC:MB:MA=1010, then the program RAM is loaded from the SCI interface. ; The number of program words to be loaded and the starting address must ; be specified. The SCI bootstrap code expects to receive 3 bytes ; specifying the number of program words, 3 bytes specifying the address ; to start loading the program words, and then 3 bytes for each program ; word to be loaded. The number of words, the starting address, and the ; program words are received least significant byte first followed by the ; mid and then by the most significant byte. After the ; program words are received, program execution starts in the same address where ; loading started. The SCI is programmed to work in asynchronous mode ; with 8 data bits, 1 stop bit, and no parity. The clock source is ; external and the clock frequency must be 16x the baud rate. ; After each byte is received, it is echoed back through the SCI transmitter. ; Operation mode MD:MC:MB:MA=1011 is reserved. ; If MD:MC:MB:MA=1100, then the program RAM is loaded from the Host ; Interface programmed to operate in the ISA mode. ; The HOST ISA bootstrap code expects to read a 24-bit word ; specifying the number of program words, a 24-bit word specifying the address ; to start loading the program words, and then a 24-bit word for each program ; word to be loaded. The program words are stored in ; contiguous PRAM memory locations starting at the specified starting address. ; After the program words are read, program execution starts from the same ; address where loading started. ; The Host Interface bootstrap load program can be stopped by ; setting the Host Flag 0 (HF0). This starts execution of the loaded ; program from the specified starting address. ; If MD:MC:MB:MA=1101, then the program RAM is loaded from the Host ; Interface programmed to operate in the HC11 non-multiplexed mode. ; The HOST HC11 bootstrap code expects to read a 24-bit word ; specifying the number of program words, a 24-bit word specifying the address ; to start loading the program words, and then a 24-bit word for each program ; word to be loaded. The program words is stored in ; contiguous PRAM memory locations starting at the specified starting address. ; After the program words are read, program execution starts from the same ; address where loading started. ; The Host Interface bootstrap load program can be stopped by ; setting the Host Flag 0 (HF0). This starts execution of the loaded ; program from the specified starting address. ; If MD:MC:MB:MA=1110, then the program RAM is loaded from the Host ``` A-2 Freescale Semiconductor ``` ; Interface programmed to operate in the 8051 multiplexed bus mode, ; in double-strobe pin configuration. ; The HOST 8051 bootstrap code expects accesses that are byte wide. ; The HOST 8051 bootstrap code expects to read 3 bytes forming a 24-bit word ; specifying the number of program words, 3 bytes forming a 24-bit word ; specifying the address to start loading the program words, and then 3 bytes ; forming 24-bit words for each program word to be loaded. ; The program words are stored in contiguous PRAM memory locations ; starting at the specified starting address. ; After the program words are read, program execution starts from the same ; address where loading started. ; The Host Interface bootstrap load program can be stopped by setting the ; Host Flag 0 (HF0). This starts execution of the loaded program from ; the specified starting address. The base address of the HI08 in multiplexed mode is 0x80 and is not ; modified by the bootstrap code. All the address lines are enabled ; and should be connected accordingly. ; If MD:MC:MB:MA=1111, then the program RAM is loaded from the Host ; Interface programmed to operate in the MC68302 (IMP) bus mode, ; in single-strobe pin configuration. ; The HOST MC68302 bootstrap code expects accesses that are byte wide. ; The HOST MC68302 bootstrap code expects to read 3 bytes forming a 24-bit word ; specifying the number of program words, 3 bytes forming a 24-bit word ; specifying the address to start loading the program words, and then 3 bytes ; forming 24-bit words for each program word to be loaded. ; The program words are stored in contiguous PRAM memory locations ; starting at the specified starting address. ; After the program words are read, program execution starts from the same ; address where loading started. ; The Host Interface bootstrap load program can be stopped by setting the ; Host Flag 0 (HF0). This starts execution of the loaded program from ; the specified starting address. page 132,55,0,0,0 opt mex ; ; ; ; BOOT $D00000 ; this is the location in P memory equ ; on the external memory bus ; where the external byte-wide ; EPROM would be located $D00409 ; AAR1 selects the EPROM as CE~ AARV eau ; mapped as P from $D00000 to ; $DFFFFF, active low ;; ``` DSP56311 User's Manual, Rev. 2 #### **Bootstrap Program** ``` M_SSR EQU $FFFF93 ; SCI Status Register M STXL EQU $FFFF95 ; SCI Transmit Data Register (low) M_SRXL EQU $FFFF98 ; SCI Receive Data Register (low) ; SCI Clock Control Register M_SCCR EQU $FFFF9B M SCR EQU $FFFF9C ; SCI Control Register ; Port E Control register M PCRE EQU $FFFF9F M AAR1 EQU $FFFFF8 ; Address Attribute Register 1 M HPCR EQU $FFFFC4 ; Host Polarity Control Register M_HSR EQU $FFFFC3 ; Host Status Register ; Host Receive Register M HRX EQU $FFFFC6 ; Host Receive Data Full HRDF EQU $0 ; Host Flag 0 HF0 EQU $3 EQU $6 ; Host Enable HEN ORG PL:$ff0000,PL:$ff0000 ; bootstrap code starts at $ff0000 START clr a #$0,r5 ; clear a and init R5 with 0 ; If MD:MC:MB:MA=0xxx go to OMR0XXX jclr #3,omr,OMR0XXX ; If MD:MC:MB:MA=10xx, go load from EPROM/SCI jclr #2,omr,EPRSCILD jclr #1,omr,OMR1IS0 ; IF MD:MC:MB:MA=110x, go to look for ISA/HC11 jclr #0,omr, I8051HOSTLD; If MD:MC:MB:MA=1110, go load from 8051 Host ; If MD:MC:MB:MA=1111, go load from MC68302 Host ; This routine loads a program through the HI08 host port. ; The program is downloaded from the host MCU with the following rules: ; 1) 3 bytes - Define the program length. ; 2) 3 bytes - Define the address to which to start loading the program. ; 3) 3n bytes (while n is any integer number) ; The program words is strobed in contiguous PRAM memory locations starting ; at the specified starting address. ; After the program words are read, program execution starts from the same ; address where loading started. ; The host MCU can terminate the loading process by setting the HF1=0 and HF0=1. ; When the downloading is terminated, the program starts executing the ; loaded program from the specified starting address. ; The HI08 boot ROM program enables the following buses to download programs ; through the HI08 port: 1 - ISA - Dual-strobe non-multiplexed bus with negative strobe pulses dual positive request 2 - HC11 - Single strobe non-multiplexed bus with positive strobe pulse single negative request. 4 - i8051 - Dual strobe multiplexed bus with negative strobe pulses dual negative request. 5 - MC68302 - Single strobe non-multiplexed bus with negative strobe pulse single negative request. MC68302HOSTLD #%000000000111000,x:M HPCR movep ``` A-4 Freescale Semiconductor ``` ; Configure the following conditions: = 0 Negative host acknowledge ; HAP = 0 Negative host request ; HCSP = 0 Negative chip select input ; HD/HS = 0 Single strobe bus (R/W\sim and DS) ; HMUX = 0 Non multiplexed bus ; HASP = 0 (address strobe polarity has no meaning in non-multiplexed bus) ; HDSP = 0 Negative data strobes polarity ; HROD = 0 Host request is active when enabled ; spare = 0 This bit should be set to 0 for future compatability ; HEN = 0 When the HPCR register is modified HEN should be cleared ; HAEN = 1 Host acknowledge is enabled ; HREN = 1 Host requests are enabled ; HCSEN = 1 Host chip select input enabled ; HA9EN = 0 (address 9 enable bit has no meaning in non-multiplexed bus) ; HA8EN = 0 (address 8 enable bit has no meaning in non-multiplexed bus) ; HGEN = 0 Host GPIO pins are disabled bra <HI08CONT OMR1TS0 jset #0,omr,HC11HOSTLD ; If MD:MC:MB:MA=1101, go load from HC11 Host ; If MD:MC:MB:MA=1100, go load from ISA HOST TSAHOSTLD #%010100000011000,x:M HPCR moven ; Configure the following conditions: ; HAP = 0 Negative host acknowledge ; HRP = 1 Positive host request ; HCSP = 0 Negative chip select input ; HD/HS = 1 Dual strobes bus (RD and WR) ; HMUX = 0 Non multiplexed bus ; HASP = 0 (address strobe polarity has no meaning in non-multiplexed bus) ; HDSP = 0 Negative data strobes polarity ; HROD = 0 Host request is active when enabled ; spare = 0 This bit should be set to 0 for future compatability ; HEN = 0 When the HPCR register is modified HEN should be cleared ; HAEN = 0 Host acknowledge is disabled ; HREN = 1 Host requests are enabled ; HCSEN = 1 Host chip select input enabled ; HA9EN = 0 (address 9 enable bit has no meaning in non-multiplexed bus) ; HA8EN = 0 (address 8 enable bit has no meaning non-multiplexed bus) ; HGEN = 0 Host GPIO pins are disabled <HI08CONT bra HC11HOSTLD #%000001000011000,x:M_HPCR ; Configure the following conditions: ``` DSP56311 User's Manual, Rev. 2 ``` = 0 Negative host acknowledge = 0 Negative host request ; HRP ; HCSP = 0 Negatice chip select input ; HD/HS = 0 Single strobe bus (R/W~ and DS) ; HMUX = 0 Non-multiplexed bus ; HASP = 0 (address strobe polarity has no meaning in non-multiplexed bus) ; HDSP = 1 Negative data strobes polarity ; HROD = 0 Host request is active when enabled ; spare = 0 This bit should be set to 0 for future compatability = 0 When the HPCR register is modified HEN should be cleared ; HAEN = 0 Host acknowledge is disabled ; HREN = 1 Host requests are enabled ; HCSEN = 1 Host chip select input enabled ; HA9EN = 0 (address 9 enable bit has no meaning in non-multiplexed bus) ; HA8EN = 0 (address 8 enable bit has no meaning in non-multiplexed bus) ; HGEN = 0 Host GPIO pins are disabled bra <HI08CONT I8051HOSTLD #%0001110000011110,x:M HPCR movep ; Configure the following conditions: ; HAP = 0 Negative host acknowledge = 0 Negative host request ; HRP ; HCSP = 0 Negative chip select input ; HD/HS = 1 Dual strobes bus (RD and WR) ; HMUX = 1 Multiplexed bus ; HASP = 1 Positive address strobe polarity ; HDSP = 0 Negative data strobes polarity ; HROD = 0 Host request is active when enabled ; spare = 0 This bit should be set to 0 for future compatability = 0 When the HPCR register is modified HEN should be cleared ; HAEN = 0 Host acknowledge is disabled ; HREN = 1 Host requests are enabled ; HCSEN = 1 Host chip select input enabled ; HA9EN = 1 Enable address 9 input ; HA8EN = 1 Enable address 8 input ; HGEN = 0 Host GPIO pins are disabled HI08CONT bset #HEN,x:M HPCR ; Enable the HI08 to operate as host ; interface (set HEN=1) jclr #HRDF,x:M_HSR,* ; wait for the program length to be ; written movep x:M HRX, a0 jclr #HRDF, x:M HSR, * ; wait for the program starting address ; to be written movep x:M HRX,r0 move r0,r1 a0,HI08LOOP ; set a loop with the downloaded length do ``` DSP56311 User's Manual, Rev. 2 A-6 Freescale Semiconductor ``` HI08LL #HRDF,x:M_HSR,HI08NW ; If new word was loaded then jump to jset ; read that word jclr #HF0,x:M_HSR,HI08LL ; If HF0=0 then continue with the ; downloading enddo ; Must terminate the do loop bra <HI08LOOP WM80IH ; Move the new word into its destination x:M_HRX,p:(r0)+ movep ; location in the program RAM ; pipeline delay nop HI08LOOP bra <FINISH EPRSCILD ; If MD:MC:MB:MA=1001, go load from EPROM jclr #1,omr,EPROMLD ; If MD:MC:MB:MA=1011, reserved, default to SCI ; This is the routine that loads from the SCI. ; MD:MC:MB:MA=1010 - external SCI clock SCILD movep #$0302,X:M_SCR ; Configure SCI Control Reg movep #$C000, X:M SCCR ; Configure SCI Clock Control Reg ; Configure SCLK, TXD and RXD movep #7,X:M_PCRE do #6, LOOP6 ; get 3 bytes for number of ; program words and 3 bytes ; for the starting address ; Wait for RDRF to go high jclr #2,X:M SSR,* ; Put 8 bits in A2 movep X:M_SRXL,A2 jclr #1,X:M SSR,* ; Wait for TDRE to go high movep A2,X:M STXL ; echo the received byte asr #8,a,a LOOP6 ; starting address for load move a1,r0 move a1,r1 ; save starting address do a0, LOOP7 ; Receive program words do #3,_LOOP8 jclr #2,X:M_SSR,* ; Wait for RDRF to go high movep X:M_SRXL,A2 ; Put 8 bits in A2 jclr #1,X:M SSR,* ; Wait for TDRE to go high movep a2,X:M STXL ; echo the received byte asr #8,a,a LOOP8 movem a1,p:(r0)+ ; Store 24-bit result in P mem. ; pipeline delay nop LOOP7 bra <FINISH ; Boot from SCI done ; This is the routine that loads from external EPROM. ; MD:MC:MB:MA=1001 ``` #### **Bootstrap Program** ``` EPROMI<sub>D</sub> move #BOOT,r2 ; r2 = address of external EPROM movep #AARV,X:M_AAR1 ; aarl configured for SRAM types of access do #6, LOOP9 ; read number of words and starting address movem p:(r2)+,a2 ; Get the 8 LSB from ext. P mem. asr #8,a,a ; Shift 8 bit data into A1 LOOP9 ; starting address for load move a1,r0 ; save it in r1 move a1,r1 ; a0 holds the number of words do a0,_LOOP10 ; read program words ; Each instruction has 3 bytes do #3,_LOOP11 ; Get the 8 LSB from ext. P mem. movem p:(r2)+,a2 ; Shift 8 bit data into A1 asr #8,a,a ; Go get another byte. LOOP11 movem a1,p:(r0)+ ; Store 24-bit result in P mem. ; pipeline delay ; and go get another 24-bit word. LOOP10 ; Boot from EPROM done ; This is the exit handler that returns execution to normal ; expanded mode and jumps to the RESET vector. andi #$0,ccr ; Clear CCR as if RESET to 0. jmp(r1) ; Then go to starting Prog addr. ; The following modes are reserved, some of which are used for internal testing ; Can be implemented in future. OMR0XXX jclr #2,omr,RESERVED ; MD:MC:MB:MA=00xx is reserved jclr #1,omr,RESERVED ; MD:MC:MB:MA=010x is reserved jclr #0,omr,RESERVED ; MD:MC:MB:MA=0110 is reserved ; MD:MC:MB:MA=0111 is reserved RESERVED <* bra end ``` ### A.2 Internal I/O Equates ``` :********************************* ; ; EQUATES for DSP56311 I/O registers and ports ; ; Last update: February 20 1999 ``` DSP56311 User's Manual, Rev. 2 A-8 Freescale Semiconductor ``` 132,55,0,0,0 page opt mex ioequ ident 1,0 ;----- EQUATES for I/O Port Programming ;----- ; Register Addresses ; Host port GPIO direction Register $FFFFC9 M HDDR EQU ; Host port GPIO data Register M HDR EQU $FFFFC8 ; Port C Control Register $FFFFBF M PCRC EQU $FFFFBE ; Port C Direction Register M_PRRC EQU ; Port C GPIO Data Register M_PDRC EQU $FFFFBD M_PCRD EQU $FFFFAF M_PRRD EQU $FFFFAE M_PDRD EQU $FFFFAD ; Port D Control register ; Port D Direction Data Register ; Port D GPIO Data Register ; Port E Control register M PCRE EQU $FFFF9F ; Port E Direction Register ; Port E Data Register M_PRRE EQU $FFFF9E M_PDRE EQU $FFFF9D M OGDB EQU $FFFFFC ; OnCE GDB Register ;----- EQUATES for Host Interface ;----- ; Register Addresses M_HCR EQU $FFFFC2 ; Host Control Register ; Host Status Register M HSR EQU $FFFFC3 M HPCR EQU $FFFFC4 ; Host Polarity Control Register M_HBAR EQU ; Host Base Address Register $FFFFC5 M_HRX EQU $FFFFC6 ; Host Receive Register M_HTX EQU $FFFFC7 ; Host Transmit Register ; HCR bits definition M_HRIE EQU $0 ; Host Receive interrupts Enable ; Host Transmit Interrupt Enable M HTIE EQU $1 M_HCIE EQU $2 M_HF2 EQU $3 ; Host Command Interrupt Enable ; Host Flag 2 M HF3 EQU $4 ; Host Flag 3 HSR bits definition M_HRDF EQU $0 ; Host Receive Data Full M_HTDE EQU $1 ; Host Receive Data Empty M HCP EQU $2 ; Host Command Pending ``` ``` M HFO $3 EOU ; Host Flag 0 M HF1 EQU $4 ; Host Flag 1 HPCR bits definition M HGEN EQU $0 ; Host Port GPIO Enable M_HA8EN EQU $1 ; Host Address 8 Enable M_HA9EN EQU $2 ; Host Address 9 Enable ; Host Chip Select Enable M_HCSEN EQU $3 M HREN EQU $4 ; Host Request Enable ; Host Acknowledge Enable M HAEN EQU $5 ; Host Enable M_HEN EQU $6 M_HOD EQU $8 ; Host Request Open Drain mode M HDSP EQU $9 ; Host Data Strobe Polarity M_HASP EQU $A ; Host Address Strobe Polarity M_HMUX EQU $B ; Host Multiplexed bus select M HD HS EQU $C ; Host Double/Single Strobe select M_HCSP EQU $D ; Host Chip Select Polarity ; Host Request Polarity M_HRP EQU $E M_HAP EQU $F ; Host Acknowledge Polarity ;----- ; EQUATES for Serial Communications Interface (SCI) ;----- Register Addresses M_STXH EQU $FFFF97 ; SCI Transmit Data Register (high) M_STXM EQU $FFFF96 ; SCI Transmit Data Register (middle) M_STXL EQU $FFFF95 ; SCI Transmit Data Register (low) M_SRXH EQU $FFFF9A ; SCI Receive Data Register (high) M_SRXM EQU $FFFF99 ; SCI Receive Data Register (middle) M_SRXL EQU $FFFF98 ; SCI Receive Data Register (low) M_STXA EQU $FFFF94 ; SCI Receive Data Register (low) M_STXA EQU $FFFF94 ; SCI Transmit Address Register M_SCR EQU $FFFF9C ; SCI Control Register M_SSR EQU $FFFF93 ; SCI Status Register M_SCR EQU $FFFF9C M_SSR EQU $FFFF93 M_SCCR EQU $FFFF9B ; SCI Status Register ; SCI Clock Control Register SCI Control Register Bit Flags M WDS EQU $7 ; Word Select Mask (WDS0-WDS3) M WDS0 EQU 0 ; Word Select 0 1 ; Word Select 1 M WDS1 EQU 2 M_WDS2 EQU ; Word Select 2 ; SCI Shift Direction M SSFTD EQU 3 ; Send Break M_SBK EQU 4 ; Wakeup Mode Select M WAKE EQU 5 ; Receiver Wakeup Enable 6 M RWU EQU ; Wired-OR Mode Select 7 M WOMS EOU ; SCI Receiver Enable M SCRE EQU 8 M_SCTE EQU 9 M_ILIE EQU 10 ; SCI Transmitter Enable ; Idle Line Interrupt Enable M SCRIE EQU 11 ; SCI Receive Interrupt Enable ``` **Bootstrap Program** DSP56311 User's Manual, Rev. 2 A-10 Freescale Semiconductor ``` M_SCTIE EQU 12 M_TMIE EQU 13 M_TTD 50-- ; SCI Transmit Interrupt Enable ; Timer Interrupt Enable ; Timer Interrupt Rate M TIR EQU 14 M_SCKP EQU 15 M_REIE EQU 16 ; SCI Clock Polarity ; SCI Error Interrupt Enable (REIE) SCI Status Register Bit Flags M TRNE EQU 0 ; Transmitter Empty M TDRE EQU 1 ; Transmit Data Register Empty ; Receive Data Register Full M RDRF EQU 2 M_IDLE EQU 3 M_OR EQU 4 ; Idle Line Flag ; Overrun Error Flag M PE EQU 5 ; Parity Error M FE EQU 6 ; Framing Error Flag M_R8 EQU 7 ; Received Bit 8 (R8) Address SCI Clock Control Register M CD EQU $FFF ; Clock Divider Mask (CD0-CD11) M_COD EQU 12 M_SCP EQU 13 M_RCM EQU 14 M_TCM EQU 15 ; Clock Out Divider ; Clock Prescaler ; Receive Clock Mode Source Bit ; Transmit Clock Source Bit ;----- EQUATES for Synchronous Serial Interface (SSI) ;----- Register Addresses Of SSIO M_TX00 EQU $FFFFBC ; SSI0 Transmit Data Register 0 M_TX01 EQU $FFFFBB ; SSI0 Transmit Data Register 1 M_TX02 EQU $FFFFBA ; SSI0 Transmit Data Register 2 M_TSR0 EQU $FFFFB9 ; SSI0 Time Slot Register M_RX0 EQU $FFFFB8 ; SSI0 Receive Data Register M_SSISR0 EQU $FFFFB7 ; SSI0 Status Register M_SSISRO EQU $FFFFB7 ; SSIO Status Register M_CRBO EQU $FFFFB6 ; SSIO Control Register B M_CRAO EQU $FFFFB5 ; SSIO Control Register A M_TSMAO EQU $FFFFB4 ; SSIO Transmit Slot Mask Register A M_TSMBO EQU $FFFFB3 ; SSIO Transmit Slot Mask Register B M_RSMAO EQU $FFFFB2 ; SSIO Receive Slot Mask Register A M_RSMBO EQU $FFFFB1 ; SSIO Receive Slot Mask Register B Register Addresses Of SSI1 { t M\_TX10} EQU $FFFFAC ; SSI1 Transmit Data Register 0 $FFFFAB ; SSI1 Transmit Data Register 1 $FFFFAA ; SSI1 Transmit Data Register 2 $FFFFA9 ; SSI1 Time Slot Register $FFFFA8 ; SSI1 Receive Data Register $FFFFA7 ; SSI1 Status Register M_TX11 EQU M TX12 EQU M TSR1 EOU M RX1 EQU M_SSISR1 EQU $FFFFA7 ; SSI1 Control Register B $FFFFA6 M_CRB1 EQU M CRA1 EQU $FFFFA5 ; SSI1 Control Register A ``` ``` M TSMA1 EOU $FFFFA4 ; SSI1 Transmit Slot Mask Register A ; SSI1 Transmit Slot Mask Register B M TSMB1 EQU $FFFFA3 M RSMA1 EQU $FFFFA2 ; SSI1 Receive Slot Mask Register A M_RSMB1 EQU $FFFFA1 ; SSI1 Receive Slot Mask Register B SSI Control Register A Bit Flags ; Prescale Modulus Select Mask (PMO-PM7) M PM EQU $FF M PSR EQU 11 ; Prescaler Range EQU $1F000 ; Frame Rate Divider Control Mask (DC0-DC7) M DC ; Alignment Control (ALC) M ALC EQU 18 ; Word Length Control Mask (WL0-WL7) $380000 M WL EQU M_SSC1 EQU ; Select SC1 as TR #0 drive enable (SSC1) SSI Control Register B Bit Flags M OF $3 ; Serial Output Flag Mask EQU M OFO EOU 0 ; Serial Output Flag 0 ; Serial Output Flag 1 M OF1 EQU 1 ; Serial Control Direction Mask M SCD EQU $1C ; Serial Control O Direction M SCD0 EQU 2 ; Serial Control 1 Direction M SCD1 EQU 3 ; Serial Control 2 Direction 4 M SCD2 EQU ; Clock Source Direction M SCKD EQU 5 ; Shift Direction M SHFD EQU ; Frame Sync Length Mask (FSL0-FSL1) $180 M_FSL EQU ; Frame Sync Length 0 EQU M FSL0 7 ; Frame Sync Length 1 8 M FSL1 EQU ; Frame Sync Relative Timing M FSR EOU 9 ; Frame Sync Polarity 10 11 M FSP EQU ; Clock Polarity M_CKP EQU 12 M SYN EQU ; Sync/Async Control ; SSI Mode Select M MOD EQU 13 $1C000 ; SSI Transmit enable Mask M SSTE EQU ; SSI Transmit #2 Enable M SSTE2 EQU 14 ; SSI Transmit #1 Enable M SSTE1 EQU 15 ; SSI Transmit #0 Enable M_SSTE0 EQU 16 17 18 ; SSI Receive Enable M SSRE EQU ; SSI Transmit Interrupt Enable M SSTIE EQU ; SSI Receive Interrupt Enable M SSRIE EQU 19 ; SSI Transmit Last Slot Interrupt Enable M STLIE EQU 20 ; SSI Receive Last Slot Interrupt Enable M_SRLIE EQU 21 M STEIE EQU 22 ; SSI Transmit Error Interrupt Enable M SREIE EQU 23 ; SSI Receive Error Interrupt Enable SSI Status Register Bit Flags $3 ; Serial Input Flag Mask M IF EQU M IFO EQU 0 ; Serial Input Flag 0 EQU 1 ; Serial Input Flag 1 M IF1 ; Transmit Frame Sync Flag 2 M TFS EQU ; Receive Frame Sync Flag M RFS EQU 3 ; Transmitter Underrun Error FLag 4 M TUE EQU 5 ; Receiver Overrun Error Flag M_ROE EQU M TDE EQU 6 ; Transmit Data Register Empty ``` **Bootstrap Program** DSP56311 User's Manual, Rev. 2 A-12 Freescale Semiconductor ``` M RDF EQU 7 ; Receive Data Register Full ; SSI Transmit Slot Mask Register A M SSTSA EQU $FFFF ; SSI Transmit Slot Bits Mask A (TS0-TS15) ; SSI Transmit Slot Mask Register B M_SSTSB EQU $FFFFF ; SSI Transmit Slot Bits Mask B (TS16-TS31) SSI Receive Slot Mask Register A M_SSRSA EQU $FFFF ; SSI Receive Slot Bits Mask A (RS0-RS15) ; SSI Receive Slot Mask Register B M_SSRSB EQU $FFFF ; SSI Receive Slot Bits Mask B (RS16-RS31) ;----- EQUATES for Exception Processing ;----- Register Addresses $FFFFFF ; Interrupt Priority Register Core $FFFFFE ; Interrupt Priority Register Peripheral M_IPRC EQU $FFFFF M IPRP EQU ; Interrupt Priority Register Core (IPRC) $7 ; IRQA Mode Mask M IAL EQU 0 M IALO EQU ; IRQA Mode Interrupt Priority Level (low) 1 ; IRQA Mode Interrupt Priority Level (high) M_IAL1 EQU ; IRQA Mode Trigger Mode M_IAL2 EQU 2 ; IRQB Mode Mask M IBL EQU $38 ; IRQB Mode Interrupt Priority Level (low) M_IBL0 EQU 3 ; IRQB Mode Interrupt Priority Level (high) M_IBL1 EQU 4 5 ; IRQB Mode Trigger Mode M IBL2 EQU ; IRQC Mode Mask M_ICL EQU $1C0 ; IRQC Mode Interrupt Priority Level (low) M ICLO EQU 6 ; IRQC Mode Interrupt Priority Level (high) M_ICL1 EQU 7 ; IRQC Mode Trigger Mode M_ICL2 EQU 8 ; IRQD Mode Mask M_IDL EQU $E00 M_IDL0 EQU 9 M_IDL1 EQU 10 ; IRQD Mode Interrupt Priority Level (low) ; IRQD Mode Interrupt Priority Level (high) ; IRQD Mode Trigger Mode M IDL2 EQU 11 M_DOL EQU $3000 M_DOLO EQU 12 M_DOL1 EQU 13 $3000 12 13 ; DMA0 Interrupt priority Level Mask ; DMA0 Interrupt Priority Level (low) ; DMA0 Interrupt Priority Level (high) $C000 ; DMA1 Interrupt Priority Level Mask M D1L EQU M_D1L0 EQU 14 ; DMA1 Interrupt Priority Level (low) M_D1L1 EQU 15 M_D2L EQU $30000 ; DMA1 Interrupt Priority Level (high) ; DMA2 Interrupt priority Level Mask M_D2L0 EQU ; DMA2 Interrupt Priority Level (low) 16 ``` ``` Bootstrap Program EOU ; DMA2 Interrupt Priority Level (high) M D2L1 17 $C0000 M D3L EQU ; DMA3 Interrupt Priority Level Mask ; DMA3 Interrupt Priority Level (low) M D3L0 EQU 19 $300000 ; DMA3 Interrupt Priority Level (high) M_D3L1 EQU ; DMA4 Interrupt priority Level Mask M D4L EQU ; DMA4 Interrupt Priority Level (low) M D4L0 EQU ; DMA4 Interrupt Priority Level (high) M D4L1 EQU 21 M_D5L EQU $C00000 M_D5L0 EQU 22 ; DMA5 Interrupt priority Level Mask ; DMA5 Interrupt Priority Level (low) M_D5L1 EQU ; DMA5 Interrupt Priority Level (high) 23 ; Interrupt Priority Register Peripheral (IPRP) M HPL EQU $3 ; Host Interrupt Priority Level Mask M_HPLO EQU 0 ; Host Interrupt Priority Level (low) ; Host Interrupt Priority Level (high) M HPL1 EQU 1 $C ; SSIO Interrupt Priority Level Mask M SOL EQU , Devel Mask , DSIU Interrupt Priority Level (low) ; SSIO Interrupt Priority Level (high) ; SSI1 Interrupt Priority Level Mask ; SSI1 Interrupt Priority Icrael M SOLO EQU 2 M SOL1 EQU 3 EQU $30 M S1L M_S1L0 EQU 4 M S1L1 EQU 5 ; SSI1 Interrupt Priority Level (high) M_SCL EQU $C0 M_SCL0 EQU 6 ; SCI Interrupt Priority Level Mask ; SCI Interrupt Priority Level (low) ; SCI Interrupt Priority Level (high) M SCL1 EQU 7 ; TIMER Interrupt Priority Level Mask ; TIMER Interrupt Priority Level (low) : TIMER Interrupt Priority Level (high EQU $300 EQU 8 $300 M_TOL ; TIMER Interrupt Priority Level (low) M TOLO EQU ; TIMER Interrupt Priority Level (high) M_T0L1 EQU 9 ; EFCOP Interrupt Priority Level Mask M_EPL EQU $C00 M_EPL0 EQU 10 M_EPL1 EQU 11 $C00 ; EFCOP Interrupt Priority Level (low) ; EFCOP Interrupt Priority Level (high) ;----- EQUATES for TIMER Register Addresses Of TIMERO $FFFF8F ; TIMERO Control/Status Register $FFFF8E ; TIMERO Load Reg $FFFF8D ; TIMERO Compare Register M_TCSR0 EQU M_TLR0 EQU M TCPR0 EQU ; TIMERO Compare Register M TCRO EQU $FFFF8C ; TIMERO Count Register Register Addresses Of TIMER1 ; TIMER1 Control/Status Register $FFFF8B M_TCSR1 EQU $FFFF8A $FFFF89 ; TIMER1 Load Reg M TLR1 EQU ; TIMER1 Compare Register M TCPR1 EQU M_TCR1 EQU $FFFF88 ; TIMER1 Count Register Register Addresses Of TIMER2 ``` A-14 Freescale Semiconductor ``` $FFFF87 $FFFF86 ; TIMER2 Control/Status Register M_TCSR2 EQU ; TIMER2 Load Reg M_TLR2 EQU ; TIMER2 Compare Register M TCPR2 EQU $FFFF85 ; TIMER2 Count Register M_TCR2 EQU $FFFF84 ; TIMER Prescaler Load Register M TPLR EQU $FFFF83 M TPCR EQU $FFFF82 ; TIMER Prescaler Count Register Timer Control/Status Register Bit Flags M TE EQU 0 ; Timer Enable M TOIE EQU 1 ; Timer Overflow Interrupt Enable ; Timer Compare Interrupt Enable M_TCIE EQU 2 ; Timer Control Mask (TC0-TC3) M TC EQU $F0 M INV EQU 8 ; Inverter Bit ; Timer Restart Mode M_TRM EQU 9 M_DIR EQU 11 M_DI EQU 12 ; Direction Bit ; Data Input ; Data Output M DO EQU 13 M_PCE EQU 15 M_TOF EQU 20 M_TCF EQU 21 ; Prescaled Clock Enable ; Timer Overflow Flag ; Timer Compare Flag ; Timer Prescaler Register Bit Flags M PS EQU $600000 ; Prescaler Source Mask M_PS0 EQU 21 M PS1 EQU ; Timer Control Bits ; Timer Control 0 M TCO EQU 4 M_TC1 EQU 5 M_TC2 EQU 6 ; Timer Control 1 ; Timer Control 2 ; Timer Control 3 M TC3 EQU 7 ;----- EQUATES for Direct Memory Access (DMA) ;----- Register Addresses Of DMA M_DSTR EQU $FFFFFF4 ; DMA Status Register ; DMA Offset Register 0 ; DMA Offset Register 1 M_DOR0 EQU $FFFFF3 $FFFFF2 M_DOR1 EQU $FFFFF2 M_DOR2 EQU $FFFFF1 ; DMA Offset Register 2 M_DOR3 EQU $FFFFF0 ; DMA Offset Register 3 Register Addresses Of DMA0 M DSR0 EQU $FFFFEF ; DMA0 Source Address Register ``` ``` M DDR0 EOU ; DMA0 Destination Address Register SFFFFEE ; DMA0 Counter M DCOO EQU $FFFFED M DCR0 EQU $FFFFEC ; DMA0 Control Register Register Addresses Of DMA1 EOU $FFFFEB ; DMA1 Source Address Register M DSR1 M DDR1 EQU $FFFFEA ; DMA1 Destination Address Register M_DCO1 EQU $FFFFE9 ; DMA1 Counter M_DCR1 EQU $FFFFE8 ; DMA1 Control Register Register Addresses Of DMA2 M DSR2 EQU $FFFFE7 ; DMA2 Source Address Register M_DDR2 EQU ; DMA2 Destination Address Register $FFFFE6 ; DMA2 Counter M DCO2 EQU $FFFFE5 M DCR2 EQU $FFFFE4 ; DMA2 Control Register Register Addresses Of DMA4 M DSR3 EQU $FFFFE3 ; DMA3 Source Address Register ; DMA3 Destination Address Register M DDR3 EQU $FFFFE2 M DCO3 EQU SFFFFE1 ; DMA3 Counter M DCR3 EQU $FFFFE0 ; DMA3 Control Register Register Addresses Of DMA4 M DSR4 EOU $FFFFDF ; DMA4 Source Address Register M DDR4 EQU $FFFFDE ; DMA4 Destination Address Register ; DMA4 Counter M_DCO4 EQU $FFFFDD M_DCR4 EQU $FFFFDC ; DMA4 Control Register Register Addresses Of DMA5 M DSR5 EQU $FFFFDB ; DMA5 Source Address Register ; DMA5 Destination Address Register M_DDR5 EQU $FFFFDA ; DMA5 Counter M DCO5 EQU $FFFFD9 EQU $FFFFD8 ; DMA5 Control Register M DCR5 DMA Control Register M DSS EQU $3 ; DMA Source Space Mask (DSS0-Dss1) M DSS0 EQU 0 ; DMA Source Memory space 0 ; DMA Source Memory space 1 M DSS1 EQU 1 $C M DDS EQU ; DMA Destination Space Mask (DDS-DDS1) ; DMA Destination Memory Space 0 M DDS0 EQU 2 ; DMA Destination Memory Space 1 M_DDS1 EQU 3 ; DMA Address Mode Mask (DAM5-DAM0) M DAM EQU $3£0 ; DMA Address Mode 0 M DAMO EQU 4 ; DMA Address Mode 1 M DAM1 EOU 5 ; DMA Address Mode 2 M DAM2 EQU 6 ; DMA Address Mode 3 7 M_DAM3 EQU M DAM4 EQU 8 ; DMA Address Mode 4 ; DMA Address Mode 5 M DAM5 EQU 9 ``` **Bootstrap Program** DSP56311 User's Manual, Rev. 2 A-16 Freescale Semiconductor ``` M D3D EQU 10 ; DMA Three Dimensional Mode ; DMA Request Source Mask (DRS0-DRS4) M_DRS EQU $F800 ; DMA Continuous Mode M DCON EQU 16 ; DMA Channel Priority M_DPR EQU $60000 ; DMA Channel Priority Level (low) M DPR0 EQU 17 ; DMA Channel Priority Level (high) M DPR1 EQU 18 $380000 ; DMA Transfer Mode Mask (DTM2-DTM0) M DTM EOU ; DMA Transfer Mode 0 M DTMO EQU 19 ; DMA Transfer Mode 1 M DTM1 EQU 20 ; DMA Transfer Mode 2 M DTM2 EQU 21 ; DMA Interrupt Enable bit M DIE EQU 22 ; DMA Channel Enable bit M DE EQU 23 DMA Status Register ; Channel Transfer Done Status MASK M DTD EQU $3F 0 M DTD0 EQU ; DMA Channel Transfer Done Status 0 ; DMA Channel Transfer Done Status 1 M DTD1 EQU 1 ; DMA Channel Transfer Done Status 2 M DTD2 EQU 2 3 ; DMA Channel Transfer Done Status 3 M_DTD3 EQU ; DMA Channel Transfer Done Status 4 M DTD4 EQU 4 M DTD5 EQU 5 ; DMA Channel Transfer Done Status 5 ; DMA Active State 8 M DACT EQU ; DMA Active Channel Mask (DCH0-DCH2) M_DCH EQU $E00 ; DMA Active Channel 0 M DCH0 EQU 9 ; DMA Active Channel 1 M_DCH1 EQU 10 ; DMA Active Channel 2 M DCH2 EQU 11 ;----- EQUATES for Enhanced Filter Coprocessor (EFCOP) M_{FDIR} EQU $FFFFB0 ; EFCOP Data Input Register M_{FDOR} EQU $FFFFB1 ; EFCOP Data Output Register ; EFCOP Data Output Register ; EFCOP K-Constant Register M_FKIR EQU $FFFFB2 $FFFFB3 ; EFCOP Filter Counter M_FCNT EQU $FFFFB4 ; EFCOP Control Status Register M FCSR EQU ; EFCOP ALU Control Register M FACR EQU $FFFFB5 ; EFCOP Data Base Address M FDBA EQU $FFFFB6 ; EFCOP Coefficient Base Address $FFFFB7 M_FCBA EQU M_FDCH EQU $FFFFB8 ; EFCOP Decimation/Channel Register ;----- EQUATES for Phase Locked Loop (PLL) Register Addresses Of PLL M_PCTL EQU $FFFFFD ; PLL Control Register PLL Control Register ``` #### **Bootstrap Program** ``` ; Multiplication Factor Bits Mask (MF0-MF11) M MF EQU $FFF ; Division Factor Bits Mask (DF0-DF2) M DF EQU $7000 ; XTAL Range select bit M_XTLR EQU 15 M_XTLD EQU 16 M_PSTP EQU 17 ; XTAL Disable Bit ; STOP Processing State Bit ; PLL Enable Bit M_PEN EQU 18 M_PCOD EQU 19 M_PD EQU $F00000 ; PLL Clock Output Disable Bit ; PreDivider Factor Bits Mask (PD0-PD3) ;----- ; EQUATES for BIU ;----- Register Addresses Of BIU M BCR EQU $FFFFFB ; Bus Control Register $FFFFFA $FFFFF9 ; DRAM Control Register M_DCR EQU ; Address Attribute Register 0 M AARO EQU ; Address Attribute Register 1 M AAR1 EQU $FFFFF8 $FFFFF7 ; Address Attribute Register 2 $FFFFF6 ; Address Attribute Register 3 $FFFFF7 M AAR2 EQU M_AAR3 EQU M IDR EQU $FFFFF5 ; ID Register Bus Control Register ; Area 0 Wait Control Mask (BA0W0-BA0W4) M BAOW EOU $1F EQU $3E0 ; Area 1 Wait Control Mask (BA1W0-BA14) M BA1W $1C00 ; Area 2 Wait Control Mask (BA2W0-BA2W2) M_BA2W EQU ; Area 3 Wait Control Mask (BA3W0-BA3W3) M_BA3W EQU $E000 M BDFW EQU $1F0000 ; Default Area Wait Control Mask (BDFW0-BDFW4) ; Bus State 21 M BBS EQU M_BLH EQU ; Bus Lock Hold 22 23 ; Bus Request Hold M BRH EQU DRAM Control Register M BCW EQU ; In Page Wait States Bits Mask (BCW0-BCW1) $3 ; Out Of Page Wait States Bits Mask (BRW0-BRW1) M BRW EQU ŚС M_BPS EQU $300 M_BPLE EQU 11 ; DRAM Page Size Bits Mask (BPS0-BPS1) $300 ; Page Logic Enable M BME EQU 12 ; Mastership Enable ; Refresh Enable M BRE EQU 13 M_BSTR EQU 14 M_BRF EQU $7F8000 ; Software Triggered Refresh ; Refresh Rate Bits Mask (BRF0-BRF7) M BRP EQU 23 ; Refresh prescaler Address Attribute Registers ; ; External Access Type and Pin Definition Bits M BAT EQU $3 Mask (BAT0-BAT1) M BAAP EQU 2 ; Address Attribute Pin Polarity 3 M BPEN EQU ; Program Space Enable ; X Data Space Enable M BXEN EQU 4 ``` DSP56311 User's Manual, Rev. 2 A-18 Freescale Semiconductor ``` M_BYEN EOU 5 ; Y Data Space Enable M BAM EQU ; Address Muxing 6 M BPAC EQU ; Packing Enable M_BNC EQU $F00 ; Number of Address Bits to Compare Mask ; Address to Compare Bits Mask (BAC0-BAC11) M BAC EQU $FFF000 control and status bits in SR M CP EQU $c00000 ; mask for CORE-DMA priority bits in SR EQU 0 M_CA ; Carry ; Overflow M V EQU 1 2 ΜZ EQU ; Zero M N EQU 3 ; Negative M U EQU 4 ; Unnormalized ΜЕ 5 ; Extension EQU МL EQU 6 ; Limit 7 ; Scaling Bit M S EQU ; Interrupt Mask Bit 0 M IO EOU 8 M I1 EQU 9 ; Interrupt Mask Bit 1 10 ; Scaling Mode Bit 0 M_S0 EQU 11 ; Scaling Mode Bit 1 M S1 EQU ; Sixteen_Bit Compatibility M SC EQU 13 M DM EQU 14 ; Double Precision Multiply EQU 15 ; DO-Loop Flag M_LF M FV EQU 16 ; DO-Forever Flag 17 ; Sixteen-Bit Arithmetic M_SA EQU EQU 19 ; Instruction Cache Enable M CE M SM EQU 20 ; Arithmetic Saturation ; Rounding Mode M RM EOU 21 ; bit 0 of priority bits in SR M CPO EQU 22 ; bit 1 of priority bits in SR M_CP1 EQU 23 control and status bits in OMR M CDP $300 ; mask for CORE-DMA priority bits in OMR EQU M MA EQU0 ; Operating Mode A M_MB ; Operating Mode B EQU1 ; Operating Mode C M MC EQU2 ; Operating Mode D M MD EQU3 ; External Bus Disable bit in OMR M EBD EOU 4 M SD EQU 6 ; Stop Delay 7 M MS EQU ; Memory Switch bit in OMR M CDP0 EQU 8 ; bit 0 of priority bits in OMR M CDP1 EQU 9 ; bit 1 of priority bits in OMR 10 M BEN EQU ; Burst Enable ; TA Synchronize Select M_TAS EQU 11 M BRT EQU 12 ; Bus Release Timing ; Address Tracing Enable bit in OMR. M_ATE EQU 15 M XYS EQU 16 ; Stack Extension space select bit in OMR. 17 ; Extended stack UNderflow flag in OMR. M EUN EQU ; Extended stack OVerflow flag in OMR. M EOV EOU 18 M WRP EQU 19 ; Extended WRaP flag in OMR. M_SEN EQU 20 ; Stack Extension Enable bit in OMR. ``` ### A.3 Interrupt Equates ``` EQUATES for 56311 interrupts ; ; Last update: February 20 1999 132,55,0,0,0 opt mex intequ ident 1,0 @DEF(I_VEC) ; leave user definition as is. else I_VEC EOU $0 endif ;------ ; Non-Maskable interrupts I_RESET EQU I_VEC+$00 ; Hardware RESET I_STACK EQU I_VEC+$02 ; Stack Error I_TRAP EQU I_VEC+$08 ; Trap EQU I_VEC+$0A ; Non Maskable Interrupt I_NMI ;----- ; Interrupt Request Pins ;----- I_IRQA EQU I_VEC+$10 ; IRQA I_IRQB EQU I_VEC+$12 ; IRQB I_IRQC EQU I_VEC+$14 ; IRQC I_IRQD EQU I_VEC+$16 ; IRQD ;------ ; DMA Interrupts ;----- EQU I_VEC+$18 ; DMA Channel 0 I_DMA0 I_DMA1 EQU I_VEC+$1A ; DMA Channel 1 I_DMA4 EQU I_VEC+$20 ; DMA Channel 4 EQU I_VEC+$22 I_DMA5 ; DMA Channel 5 ; Timer Interrupts ;----- I_TIMOC EQU I_VEC+$24 ; TIMER 0 compare I_TIM0OF EQU I_VEC+$26 ; TIMER 0 overflow I_TIM1C EQU I_VEC+$28 ; TIMER 1 compare I_TIM1OF EQU I_VEC+$2A ; TIMER 1 overflow I_TIM2C EQU I_VEC+$2C ; TIMER 2 compare ``` A-20 Freescale Semiconductor ``` I_TIM2OF EQU I_VEC+$2E ; TIMER 2 overflow ;------ ; ESSI Interrupts I_SIORD EQU I_VEC+$30 ; ESSIO Receive Data I_SIORDE EQU I_VEC+$32 ; ESSIO Receive Data With Exception Status I_SIOTD EQU I_VEC+$36 ; ESSIO Transmit data I_SIOTDE EQU I_VEC+$38 ; ESSIO Transmit Data With Exception Status I_SIOTLS EQU I_VEC+$3A ; ESSIO Transmit last slot ; ESSI1 Receive Data I SI1RD EQU I VEC+$40 I_SI1RDE EQU I_VEC+$42 ; ESSI1 Receive Data With Exception Status I_SI1RLS EQU I_VEC+$44 ; ESSI1 Receive last slot I_SI1TD EQU I_VEC+$46 ; ESSI1 Transmit data I_SI1TDE EQU I_VEC+$48 ; ESSI1 Transmit Data With Exception Status I SI1TLS EQU I VEC+$4A ; ESSI1 Transmit last slot ;----- ; SCI Interrupts ;----- I_SCIRD EQU I_VEC+$50 ; SCI Receive Data <code>I_SCIRDE EQU I_VEC+$52</code> ; SCI Receive Data With Exception Status I_SCITD EQU I_VEC+$54 ; SCI Transmit Data I_SCIIL EQU I_VEC+$56 ; SCI Idle Line I_SCITM EQU I_VEC+$58 ; SCI Timer ;----- ; HOST Interrupts ;----- I HRDF EQU I_VEC+$60 ; Host Receive Data Full I_HTDE EQU I_VEC+$62 ; Host Transmit Data Empty I HC EQU I_VEC+$64 ; Default Host Command ;----- ; EFCOP Interrupts I_VEC+$68 ; EFCOP Input Buffer Empty I_FDIBE EQU I_VEC+$6A ; EFCOP Output Buffer Full I_FDOBF EQU ;----- ; INTERRUPT ENDING ADDRESS I_INTEND EQU I_VEC+$FF ; last address of interrupt vector space ``` **Bootstrap Program** DSP56311 User's Manual, Rev. 2 A-22 Freescale Semiconductor # **Programming Reference** B This reference for programmers includes a table showing the addresses of all DSP memory-mapped peripherals, an exception priority table, and programming sheets for the major programmable DSP registers. The programming sheets are grouped in the following order: central processor, Phase Lock Loop (PLL), Host Interface (HI08), Enhanced Synchronous Serial Interface (ESSI), Serial Communication Interface (SCI), Timer, and GPIO. Each sheet provides room to write in the value of each bit and the hexadecimal value for each register. You can photocopy these sheets and reuse them for each application development project. For details on the instruction set of the DSP56300 family of DSPs, see the *DSP56300 Family Manual*. - **Table B-2**, *Internal I/O Memory Map (X Data Memory)*, on page B-2 lists the memory addresses of all internal peripherals. - **Table B-4**, *Interrupt Sources*, on page B-8 lists the interrupt starting addresses and sources. - **Table B-5**, *Interrupt Source Priorities Within an IPL*, on page B-10 lists the priorities of specific interrupts within interrupt priority levels. - The programming sheets appear in this manual as figures (listed in **Table B-1**); they show the major programmable registers on the DSP56311. Table B-1. Guide to Programming Sheets | Module | Programming Sheet | Page | |-----------|------------------------------------------------------------|-----------| | Central | Figure B-1, Status Register (SR) | page B-12 | | Processor | Figure B-2, Operating Mode Register (OMR) | page B-13 | | IPR | Figure B-3, Interrupt Priority Register-Core (IPRC) | page B-14 | | | Figure B-4, Interrupt Priority Register-Peripherals (IPRP) | page B-15 | | PLL | Figure B-5, Phase-Lock Loop Control Register (PCTL) | page B-16 | | BIU | Figure B-6, Bus Control Register (BCR) | page B-17 | | | Figure B-7, DRAM Control Register (DCR) | page B-18 | | | Figure B-8, Address Attribute Registers (AAR[3–0]) | page B-19 | | DMA | Figure B-9, DMA Control Registers 5–0 (DCR[5–0]) | page B-20 | ### **Programming Reference** Table B-1. Guide to Programming Sheets (Continued) | HI08 | Figure B-10, Host Transmit Data Register | page B-21 | |--------|-------------------------------------------------------------------------|-----------| | | Figure B-11, Host Base Address and Host Port Control Registers | page B-22 | | | Figure B-12, Host Control Register | page B-23 | | | Figure B-13, Interrupt Control and Command Vector Registers | page B-24 | | | Figure B-14, Interrupt Vector and Host Transmit Data Registers | page B-25 | | ESSI | Figure B-15, ESSI Control Register A (CRA) | page B-26 | | | Figure B-16, ESSI Control Register B (CRB) | page B-27 | | | Figure B-17, ESSI Transmit and Receive Slot Mask Registers (TSM, RSM) | page B-28 | | SCI | Figure B-18, SCI Control Register (SCR) | page B-29 | | | Figure B-19, SCI Clock Control Registers (SCCR) | page B-30 | | Timers | Figure B-20, Timer Prescaler Load Register (TPLR) | page B-31 | | | Figure B-21, Timer Control/Status Register (TCSR) | page B-32 | | | Figure B-22, Timer Load, Compare, and Count Registers (TLR, TCPR, TCR) | page B-33 | | GPIO | Figure B-23, Host Data Direction and Host Data Registers (HDDR, HDR) | page B-34 | | | Figure B-24, Port C Registers (PCRC, PRRC, PDRC) | page B-35 | | | Figure B-25, Port D Registers (PCRD, PRRD, PDRD) | page B-36 | | | Figure B-26, Port E Registers (PCRE, PRRE, PDRE) | page B-37 | | EFCOP | Figure B-27, EFCOP Counter and Control Status Registers (FCNT and FCSR) | page B-38 | | EFCOP | Figure B-28, EFCOP FACR, FDBA, FCBA, and FDCH Registers | page B-39 | ## **B.1 Internal I/O Memory Map** Table B-2. Internal I/O Memory Map (X Data Memory) | Peripheral | 16-Bit Address | 24-Bit Address | Register Name | |------------|----------------|----------------|-----------------------------------------------| | IPR | \$FFFF | \$FFFFF | Interrupt Priority Register Core (IPRC) | | | \$FFFE | \$FFFFE | Interrupt Priority Register Peripheral (IPRP) | | PLL | \$FFFD | \$FFFFD | PLL Control Register (PCTL) | | OnCE | \$FFFC | \$FFFFC | OnCE GDB Register (OGDB) | | BIU | \$FFFB | \$FFFFB | Bus Control Register (BCR) | | | \$FFFA | \$FFFFFA | DRAM Control Register (DCR) | | | \$FFF9 | \$FFFFF9 | Address Attribute Register 0 (AAR0) | | | \$FFF8 | \$FFFFF8 | Address Attribute Register 1 (AAR1) | | | \$FFF7 | \$FFFFF7 | Address Attribute Register 2 (AAR2) | | | \$FFF6 | \$FFFF6 | Address Attribute Register 3 (AAR3) | | | \$FFF5 | \$FFFFF5 | ID Register (IDR) | B-2 Freescale Semiconductor Table B-2. Internal I/O Memory Map (Continued)(X Data Memory) | Peripheral | 16-Bit Address | 24-Bit Address | Register Name | |------------|----------------|----------------|-----------------------------------------| | DMA | \$FFF4 | \$FFFFF4 | DMA Status Register (DSTR) | | | \$FFF3 | \$FFFFF3 | DMA Offset Register 0 (DOR0) | | | \$FFF2 | \$FFFFF2 | DMA Offset Register 1 (DOR1) | | | \$FFF1 | \$FFFFF1 | DMA Offset Register 2 (DOR2) | | | \$FFF0 | \$FFFF0 | DMA Offset Register 3 (DOR3) | | DMA0 | \$FFEF | \$FFFFEF | DMA Source Address Register (DSR0) | | | \$FFEE | \$FFFFEE | DMA Destination Address Register (DDR0) | | | \$FFED | \$FFFFED | DMA Counter (DCO0) | | | \$FFEC | \$FFFFEC | DMA Control Register (DCR0) | | DMA1 | \$FFEB | \$FFFFEB | DMA Source Address Register (DSR1) | | | \$FFEA | \$FFFFEA | DMA Destination Address Register (DDR1) | | | \$FFE9 | \$FFFFE9 | DMA Counter (DCO1) | | | \$FFE8 | \$FFFE8 | DMA Control Register (DCR1) | | DMA2 | \$FFE7 | \$FFFFE7 | DMA Source Address Register (DSR2) | | | \$FFE6 | \$FFFE6 | DMA Destination Address Register (DDR2) | | | \$FFE5 | \$FFFE5 | DMA Counter (DCO2) | | | \$FFE4 | \$FFFE4 | DMA Control Register (DCR2) | | DMA3 | \$FFE3 | \$FFFFE3 | DMA Source Address Register (DSR3) | | | \$FFE2 | \$FFFFE2 | DMA Destination Address Register (DDR3) | | | \$FFE1 | \$FFFE1 | DMA Counter (DCO3) | | | \$FFE0 | \$FFFE0 | DMA Control Register (DCR3) | | DMA4 | \$FFDF | \$FFFFDF | DMA Source Address Register (DSR4) | | | \$FFDE | \$FFFFDE | DMA Destination Address Register (DDR4) | | | \$FFDD | \$FFFFDD | DMA Counter (DCO4) | | | \$FFDC | \$FFFFDC | DMA Control Register (DCR4) | | DMA5 | \$FFDB | \$FFFFDB | DMA Source Address Register (DSR5) | | | \$FFDA | \$FFFFDA | DMA Destination Address Register (DDR5) | | | \$FFD9 | \$FFFFD9 | DMA Counter (DCO5) | | | \$FFD8 | \$FFFFD8 | DMA Control Register (DCR5) | ### **Programming Reference** Table B-2. Internal I/O Memory Map (Continued)(X Data Memory) | Peripheral | 16-Bit Address | 24-Bit Address | Register Name | |------------|----------------|----------------|------------------------------------------| | | \$FFD7 | \$FFFFD7 | Reserved | | | \$FFD6 | \$FFFFD6 | Reserved | | | \$FFD5 | \$FFFFD5 | Reserved | | | \$FFD4 | \$FFFFD4 | Reserved | | | \$FFD3 | \$FFFFD3 | Reserved | | | \$FFD2 | \$FFFFD2 | Reserved | | | \$FFD1 | \$FFFFD1 | Reserved | | | \$FFD0 | \$FFFFD0 | Reserved | | | \$FFCF | \$FFFFCF | Reserved | | | \$FFCE | \$FFFFCE | Reserved | | | \$FFCD | \$FFFFCD | Reserved | | | \$FFCC | \$FFFFCC | Reserved | | | \$FFCB | \$FFFFCB | Reserved | | | \$FFCA | \$FFFFCA | Reserved | | Port B | \$FFC9 | \$FFFFC9 | Host Port GPIO Data Register (HDR) | | | \$FFC8 | \$FFFFC8 | Host Port GPIO Direction Register (HDDR) | | HI08 | \$FFC7 | \$FFFFC7 | Host Transmit Register (HTX) | | | \$FFC6 | \$FFFFC6 | Host Receive Register (HRX) | | | \$FFC5 | \$FFFFC5 | Host Base Address Register (HBAR) | | | \$FFC4 | \$FFFC4 | Host Port Control Register (HPCR) | | | \$FFC3 | \$FFFFC3 | Host Status Register (HSR) | | | \$FFC2 | \$FFFFC2 | Host Control Register (HCR) | | | \$FFC1 | \$FFFFC1 | Reserved | | | \$FFC0 | \$FFFFC0 | Reserved | | Port C | \$FFBF | \$FFFFBF | Port C Control Register (PCRC) | | | \$FFBE | \$FFFFBE | Port C Direction Register (PRRC) | | | \$FFBD | \$FFFFBD | Port C GPIO Data Register (PDRC) | B-4 Freescale Semiconductor Table B-2. Internal I/O Memory Map (Continued)(X Data Memory) | Peripheral | 16-Bit Address | 24-Bit Address | Register Name | |------------|----------------|----------------|----------------------------------------------| | ESSI 0 | \$FFBC | \$FFFFBC | ESSI 0 Transmit Data Register 0 (TX00) | | | \$FFBB | \$FFFFBB | ESSI 0 Transmit Data Register 1 (TX01) | | | \$FFBA | \$FFFFBA | ESSI 0 Transmit Data Register 2 (TX02) | | | \$FFB9 | \$FFFFB9 | ESSI 0 Time Slot Register (TSR0) | | | \$FFB8 | \$FFFFB8 | ESSI 0 Receive Data Register (RX0) | | | \$FFB7 | \$FFFFB7 | ESSI 0 Status Register (SSISR0) | | | \$FFB6 | \$FFFFB6 | ESSI 0 Control Register B (CRB0) | | | \$FFB5 | \$FFFFB5 | ESSI 0 Control Register A (CRA0) | | | \$FFB4 | \$FFFFB4 | ESSI 0 Transmit Slot Mask Register A (TSMA0) | | | \$FFB3 | \$FFFFB3 | ESSI 0 Transmit Slot Mask Register B (TSMB0) | | | \$FFB2 | \$FFFFB2 | ESSI 0 Receive Slot Mask Register A (RSMA0) | | | \$FFB1 | \$FFFFB1 | ESSI 0 Receive Slot Mask Register B (RSMB0) | | | \$FFB0 | \$FFFFB0 | Reserved | | Port D | \$FFAF | \$FFFFAF | Port D Control Register (PCRD) | | | \$FFAE | \$FFFFAE | Port D Direction Register (PRRD) | | | \$FFAD | \$FFFFAD | Port D GPIO Data Register (PDRD) | | ESSI 1 | \$FFAC | \$FFFFAC | ESSI 1 Transmit Data Register 0 (TX10) | | | \$FFAB | \$FFFFAB | ESSI 1 Transmit Data Register 1 (TX11) | | | \$FFAA | \$FFFFAA | ESSI 1 Transmit Data Register 2 (TX12) | | | \$FFA9 | \$FFFFA9 | ESSI 1 Time Slot Register (TSR1) | | | \$FFA8 | \$FFFFA8 | ESSI 1 Receive Data Register (RX1) | | | \$FFA7 | \$FFFFA7 | ESSI 1 Status Register (SSISR1) | | | \$FFA6 | \$FFFFA6 | ESSI 1 Control Register B (CRB1) | | | \$FFA5 | \$FFFFA5 | ESSI 1 Control Register A (CRA1) | | | \$FFA4 | \$FFFFA4 | ESSI 1 Transmit Slot Mask Register A (TSMA1) | | | \$FFA3 | \$FFFFA3 | ESSI 1 Transmit Slot Mask Register B (TSMB1) | | | \$FFA2 | \$FFFFA2 | ESSI 1 Receive Slot Mask Register A (RSMA1) | | | \$FFA1 | \$FFFFA1 | ESSI 1 Receive Slot Mask Register B (RSMB1) | | | \$FFA0 | \$FFFFA0 | Reserved | | Port E | \$FF9F | \$FFFF9F | Port E Control Register (PCRE) | | | \$FF9E | \$FFFF9E | Port E Direction Register (PRRE) | | | \$FF9D | \$FFFF9D | Port E GPIO Data Register (PDRE) | ### **Programming Reference** Table B-2. Internal I/O Memory Map (Continued)(X Data Memory) | Peripheral | 16-Bit Address | 24-Bit Address | Register Name | |--------------|----------------|----------------|------------------------------------------| | SCI | \$FF9C | \$FFFF9C | SCI Control Register (SCR) | | | \$FF9B | \$FFFF9B | SCI Clock Control Register (SCCR) | | | \$FF9A | \$FFFF9A | SCI Receive Data Register—High (SRXH) | | | \$FF99 | \$FFFF99 | SCI Receive Data Register—Middle (SRXM) | | | \$FF98 | \$FFFF98 | SCI Receive Data Register—Low (SRXL) | | | \$FF97 | \$FFFF97 | SCI Transmit Data Register—High (STXH) | | | \$FF96 | \$FFFF96 | SCI Transmit Data Register—Middle (STXM) | | | \$FF95 | \$FFFF95 | SCI Transmit Data Register—Low (STXL) | | | \$FF94 | \$FFFF94 | SCI Transmit Address Register (STXA) | | | \$FF93 | \$FFFF93 | SCI Status Register (SSR) | | | \$FF92 | \$FFFF92 | Reserved | | | \$FF91 | \$FFFF91 | Reserved | | | \$FF90 | \$FFFF90 | Reserved | | Triple Timer | \$FF8F | \$FFFF8F | Timer 0 Control/Status Register (TCSR0) | | | \$FF8E | \$FFFF8E | Timer 0 Load Register (TLR0) | | | \$FF8D | \$FFFF8D | Timer 0 Compare Register (TCPR0) | | | \$FF8C | \$FFFF8C | Timer 0 Count Register (TCR0) | | | \$FF8B | \$FFFF8B | Timer 1 Control/Status Register (TCSR1) | | | \$FF8A | \$FFFF8A | Timer 1 Load Register (TLR1) | | | \$FF89 | \$FFFF89 | Timer 1 Compare Register (TCPR1) | | | \$FF88 | \$FFFF88 | Timer 1 Count Register (TCR1) | | | \$FF87 | \$FFFF87 | Timer 2 Control/Status Register (TCSR2) | | | \$FF86 | \$FFFF86 | Timer 2 Load Register (TLR2) | | | \$FF85 | \$FFFF85 | Timer 2 Compare Register (TCPR2) | | | \$FF84 | \$FFFF84 | Timer 2 Count Register (TCR2) | | | \$FF83 | \$FFFF83 | Timer Prescaler Load Register (TPLR) | | | \$FF82 | \$FFFF82 | Timer Prescaler Count Register (TPCR) | | | \$FF81 | \$FFFF81 | Reserved | | | \$FF80 | \$FFFF80 | Reserved | B-6 Freescale Semiconductor Table B-3. Internal I/O Memory Map (Y Data Memory) | Peripheral | 16-Bit<br>Address | 24-Bit Address | Register Name | |------------------------|-------------------|-----------------------|------------------------------------------| | | \$FFBF | \$FFFFBF | Reserved | | | \$FFBE | \$FFFFBE | Reserved | | | \$FFBD | \$FFFFBD | Reserved | | | \$FFBC | \$FFFBC | Reserved | | | \$FFBB | \$FFFFBB | Reserved | | | \$FFBA | \$FFFFBA | Reserved | | | \$FFB9 | \$FFFFB9 | Reserved | | Enhanced Filter | \$FFB8 | \$FFFFB8 | EFCOP Decimation/Channel (FDCH) Register | | Coprocessor<br>(EFCOP) | \$FFB7 | \$FFFB7 | EFCOP Coefficient Base Address (FCBA) | | | \$FFB6 | \$FFFFB6 | EFCOP Data Base Address (FDBA) | | | \$FFB5 | \$FFFFB5 | EFCOP ALU Control Register (FACR) | | | \$FFB4 | \$FFFFB4 | EFCOP Control Status Register (FCSR) | | | \$FFB3 | \$FFFFB3 | EFCOP Filter Count (FCNT) Register | | | \$FFB2 | \$FFFFB2 | EFCOP K-Constant Register (FKIR) | | | \$FFB1 | \$FFFFB1 | EFCOP Data Output Register (FDOR) | | | \$FFB0 | \$FFFFB0 | EFCOP Data Input Register (FDIR) | | | \$FFAF-<br>\$FF80 | \$FFFFAF—<br>\$FFFF80 | Reserved | # **B.2 Interrupt Sources and Priorities** Table B-4. Interrupt Sources | Interrupt<br>Starting Address | Interrupt<br>Priority Level<br>Range | Interrupt Source | |-------------------------------|--------------------------------------|-------------------------------------------| | VBA:\$00 | 3 | Hardware RESET | | VBA:\$02 | 3 | Stack Error | | VBA:\$04 | 3 | Illegal Instruction | | VBA:\$06 | 3 | Debug Request Interrupt | | VBA:\$08 | 3 | Тгар | | VBA:\$0A | 3 | Non-Maskable Interrupt (NMI) | | VBA:\$0C | 3 | Reserved | | VBA:\$0E | 3 | Reserved | | VBA:\$10 | 0–2 | ĪRQĀ | | VBA:\$12 | 0–2 | ĪRQB | | VBA:\$14 | 0–2 | ĪRQC | | VBA:\$16 | 0–2 | ĪRQD | | VBA:\$18 | 0–2 | DMA Channel 0 | | VBA:\$1A | 0–2 | DMA Channel 1 | | VBA:\$1C | 0–2 | DMA Channel 2 | | VBA:\$1E | 0–2 | DMA Channel 3 | | VBA:\$20 | 0–2 | DMA Channel 4 | | VBA:\$22 | 0–2 | DMA Channel 5 | | VBA:\$24 | 0–2 | Timer 0 Compare | | VBA:\$26 | 0–2 | Timer 0 Overflow | | VBA:\$28 | 0–2 | Timer 1 Compare | | VBA:\$2A | 0–2 | Timer 1 Overflow | | VBA:\$2C | 0–2 | Timer 2 Compare | | VBA:\$2E | 0–2 | Timer 2 Overflow | | VBA:\$30 | 0–2 | ESSI0 Receive Data | | VBA:\$32 | 0–2 | ESSI0 Receive Data With Exception Status | | VBA:\$34 | 0–2 | ESSI0 Receive Last Slot | | VBA:\$36 | 0–2 | ESSI0 Transmit Data | | VBA:\$38 | 0–2 | ESSI0 Transmit Data With Exception Status | | VBA:\$3A | 0–2 | ESSI0 Transmit Last Slot | | VBA:\$3C | 0–2 | Reserved | | VBA:\$3E | 0–2 | Reserved | | VBA:\$40 | 0–2 | ESSI1 Receive Data | DSP56311 User's Manual, Rev. 2 B-8 Freescale Semiconductor Table B-4. Interrupt Sources (Continued) | Interrupt<br>Starting Address | Interrupt<br>Priority Level<br>Range | Interrupt Source | |-------------------------------|--------------------------------------|-------------------------------------------| | VBA:\$42 | 0–2 | ESSI1 Receive Data With Exception Status | | VBA:\$44 | 0–2 | ESSI1 Receive Last Slot | | VBA:\$46 | 0–2 | ESSI1 Transmit Data | | VBA:\$48 | 0–2 | ESSI1 Transmit Data With Exception Status | | VBA:\$4A | 0–2 | ESSI1 Transmit Last Slot | | VBA:\$4C | 0–2 | Reserved | | VBA:\$4E | 0–2 | Reserved | | VBA:\$50 | 0–2 | SCI Receive Data | | VBA:\$52 | 0–2 | SCI Receive Data With Exception Status | | VBA:\$54 | 0–2 | SCI Transmit Data | | VBA:\$56 | 0–2 | SCI Idle Line | | VBA:\$58 | 0–2 | SCI Timer | | VBA:\$5A | 0–2 | Reserved | | VBA:\$5C | 0–2 | Reserved | | VBA:\$5E | 0–2 | Reserved | | VBA:\$60 | 0–2 | Host Receive Data Full | | VBA:\$62 | 0–2 | Host Transmit Data Empty | | VBA:\$64 | 0–2 | Host Command (Default) | | VBA:\$66 | 0–2 | Reserved | | VBA:\$68 | 0–2 | EFCOP Data Input Buffer Empty | | VBA:\$6A | 0–2 | EFCOP Data Output Buffer Full | | VBA:\$6C | 0–2 | Reserved | | VBA:\$6E | 0–2 | Reserved | | : | : | : | | VBA:\$FE | 0–2 | Reserved | Table B-5. Interrupt Source Priorities Within an IPL | Priority | Interrupt Source | | | | | |-----------------------|-------------------------------------------|--|--|--|--| | Level 3 (Nonmaskable) | | | | | | | Highest | Hardware RESET | | | | | | | Stack Error | | | | | | | Illegal Instruction | | | | | | | Debug Request Interrupt | | | | | | | Trap | | | | | | Lowest | Non-Maskable Interrupt | | | | | | | Levels 0, 1, 2 (Maskable) | | | | | | Highest | IRQA (External Interrupt) | | | | | | | IRQB (External Interrupt) | | | | | | | IRQC (External Interrupt) | | | | | | | IRQD (External Interrupt) | | | | | | | DMA Channel 0 Interrupt | | | | | | | DMA Channel 1 Interrupt | | | | | | | DMA Channel 2 Interrupt | | | | | | | DMA Channel 3 Interrupt | | | | | | | DMA Channel 4 Interrupt | | | | | | | DMA Channel 5 Interrupt | | | | | | | Host Command Interrupt | | | | | | | Host Transmit Data Empty | | | | | | | Host Receive Data Full | | | | | | | ESSI0 RX Data with Exception Interrupt | | | | | | | ESSI0 RX Data Interrupt | | | | | | | ESSI0 Receive Last Slot Interrupt | | | | | | | ESSI0 TX Data With Exception Interrupt | | | | | | | ESSI0 Transmit Last Slot Interrupt | | | | | | | ESSI0 TX Data Interrupt | | | | | | | ESSI1 RX Data With Exception Interrupt | | | | | | | ESSI1 RX Data Interrupt | | | | | | | ESSI1 Receive Last Slot Interrupt | | | | | | | ESSI1 TX Data With Exception Interrupt | | | | | | | ESSI1 Transmit Last Slot Interrupt | | | | | | | ESSI1 TX Data Interrupt | | | | | | | SCI Receive Data With Exception Interrupt | | | | | | | SCI Receive Data | | | | | | | SCI Transmit Data | | | | | | | SCI Idle Line | | | | | | <u> </u> | DCD56211 Hear's Manual Poy 2 | | | | | B-10 Freescale Semiconductor ### **Interrupt Sources and Priorities** Table B-5. Interrupt Source Priorities Within an IPL (Continued) | Priority | Interrupt Source | |----------|-------------------------------| | | SCI Timer | | | Timer0 Overflow Interrupt | | | Timer0 Compare Interrupt | | | Timer1 Overflow Interrupt | | | Timer1 Compare Interrupt | | | Timer2 Overflow Interrupt | | | Timer2 Compare Interrupt | | | EFCOP Data Input Buffer Empty | | Lowest | EFCOP Data Output Buffer Full | ## **B.3 Programming Sheets** | Application: | Date: | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|----------------| | | Programmer:_ | | | | _ | Sheet 1 of 2 | | Central Processor Carry Overflow Zero Negative | | | | Unnormalized ( U = Acc(47) xnor Acc(46) ) Extension Limit FFT Scaling ( S = Acc(46) xor Acc(45) ) Interrupt Mask I(1:0) Exceptions Masked I(1:0) Exceptions Masked I(1:0) IPL 0 IP | | | | Sixteen-Bit Compatibilitity Double Precision Multiply Mode Loop Flag DO-Forever Flag Sixteen-Bit Arithmetic Instruction Cache Enable | | | | Arithmetic Saturation Rounding Mode Core Priority CP(1:0) Core Priority 00 0 (lowest) 01 1 10 2 11 3 (highest) | | | | 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 CP1 CP0 RM SM CE * SA FV LF DM SC * S1 S0 I1 I0 S 0 1 1 10 S | 6 5 4 3<br>L E U N | 2 1 0<br>z v c | | | | | | Extended Mode Register (EMR) Mode Register (MR) | Condition Code Reg | jister (CCR) | | Status Register (SR) Read/Write Reset = \$C00300 | <b>★</b> = Reserved, | Program as 0 | Figure B-1. Status Register (SR) B-12 Freescale Semiconductor | entral | Pro | се | SSC | r | 0 | = Sy | nchr | oniza | ition c | itratio<br>disable<br>enable | ed | ıble, | Bit 13 | 3 | Ref | er to | | g Mo | de, B | t 2 of :<br>lits 3–<br>nodes | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|-----|-----|------|------|-------|---------------------------------------|------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|----------------|--------|-------|------------------------------| | 0 = Prior 1 = Prior 1 = Prior Address 0 = Addr 1 = Addr *valid for Stack Exte 0 = Mappe 1 = Mappe Stack Exte 0 = No stac 1 = Stack c Stack Exte 0 = No stac 1 = Stack c Stack Exte 0 = No stac 1 = Stack c Stack Exte 0 = No stac 1 = Stack c Memory S | ension Overf | sm enab<br>sm disab<br>le, Bit 15<br>node disa<br>node ena<br>or less or<br>select, Bi<br>ory<br>ory<br>rflow Flag<br>rflow Flag<br>r Flag, Bi<br>n wrap<br>rap (stick<br>le, Bit 20<br>sabled<br>nabled | abled bled bled bled bled bled bled bled | -21 | | | | 0 | 0 = 1 = TA : 0 = 1 = 1 = Sus Re = Fas | СР | Merronize O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = O = 1 = | Stop 0 = [ 1 = [ 1 | Delay | Enabbisabiny Mcc y Mcc y Mcc y is 12 ch Mc witch witch witch witch re SR TODMA as hiqu as sa as co as lov than le, Bi | les exples explored exples exples explored exples explored ex | kterna<br>xtern<br>Bit 6<br>clock<br>ck cyc<br>Bit 7<br>disable<br>nable<br>8 | cycle<br>cless | s<br>s | | | | | 21 20 19<br>SWOSEN WE | | | | | | | 11 | | 9<br>CPD1 | 8 | 7 | 6 | 5<br><b>*</b> | 4 | 3 | 2 | 1 | 0 | 1 | | O MSW1 MS | JANA SEIN MA | TEUVI | LUIN AYS | AIE | APD | ADE | BKI | TAS | DE | OPU | UPD0 | CIVI | SD | ô | EBD | MD | МС | MB | MA | | Figure B-2. Operating Mode Register (OMR) | oplication: | Date: | |------------------------------------------------------------------------------------------|------------------------------------| | | Programmer: | | | Sheet 1 of 2 | | Interrupt Priority | | | DMA5 IPL | IRQD Mode | | D5L1 D5L0 Enabled IPL 0 0 No — | IDL2 Trigger IDL1 IDL0 Enabled IPL | | 0 1 Yes 0 | 0 Level 0 0 No — | | 1 0 Yes 1 | 1 Neg. Edge 0 1 Yes 0 | | 1 1 Yes 2 | 1 0 Yes 1 | | | 1 1 Yes 2 | | DMA4 IPL D4L1 D4L0 Enabled IPL | | | 0 0 No — | IRQC Mode | | 0 1 Yes 0 | ICL2 Trigger ICL1 ICL0 Enabled IPL | | | 0 Level 0 0 No — | | 1 1 Yes 2 | 1 Neg. Edge 0 1 Yes 0 | | DMA3 IPL | 1 0 Yes 1 | | DIMAS IPL D3L1 D3L0 Enabled IPL | 1 1 Yes 2 | | 0 0 No — | | | | IRQB Mode | | 1 0 Yes 1 | IBL2 Trigger IBL1 IBL0 Enabled IPL | | 1 1 Yes 2 | 0 Level 0 0 No — | | DMA2 IPL | 1 Neg. Edge 0 1 Yes 0 | | | 1 0 Yes 1 | | | 1 1 Yes 2 | | | | | | IRQA Mode | | 1 1 Yes 2 | IAL2 Trigger IAL1 IAL0 Enabled IPL | | DMA1 IPL | 0 Level 0 0 No — | | D1L1 D1L0 Enabled IPL | 1 Neg. Edge 0 1 Yes 0 | | 0 0 No — | 1 0 Yes 1 | | | 1 1 Yes 2 | | | | | L Tes 2 | | | DMA0 IPL | | | D0L1 D0L0 Enabled IPL | | | | | | 0 0 No — | | | | | | 0 1 Yes 0 1 1 O Yes 1 | | | | | | 0 1 Yes 0 1 1 Yes 1 | | | 0 1 Yes 0 1 1 Yes 1 | | | 0 1 Yes 0 1 1 Yes 1 | | | 0 1 Yes 0 1 1 1 Yes 2 | | | 23 22 21 20 19 18 17 16 15 14 15 | 3 12 11 10 9 8 7 6 5 4 3 2 1 | | 0 1 Yes 0 1 1 1 Yes 2 | | | 23 22 21 20 19 18 17 16 15 14 15 | | | 23 22 21 20 19 18 17 16 15 14 15 | | | 23 22 21 20 19 18 17 16 15 14 15 | | Figure B-3. Interrupt Priority Register-Core (IPRC) B-14 Freescale Semiconductor | plication: | | Date: | | |------------------------------------------------------------------------------------------------------------------------------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------| | | | Programmer:_ | | | Triple Timer IPL | ority | ESSI1 IPL | Sheet 1 of 2 | | SCL1 SCL0 0 0 0 1 1 0 1 1 | | S1L1 S1L0 Enabled IPL 0 0 No — 0 1 Yes 0 1 0 Yes 1 1 1 Yes 2 | | | | | Sol Sol Enabled | 1 IPL<br>0<br>1<br>2 | | | | HPL1 HPL0 0 0 0 1 1 0 1 1 | Enabled IPL No — Yes 0 Yes 1 Yes 2 | | | | | | | 23 22 21 20 19 18 17<br>* * * * * * * | | | 3 2 1<br>SOL1 SOL0 HPL1 H | | $\stackrel{\circ}{0}$ $ \stackrel{\circ}{0}$ $ \stackrel{\circ}{0}$ $ \stackrel{\circ}{0}$ $ \stackrel{\circ}{0}$ $ \stackrel{\circ}{0}$ | | | | | \$0 \$0 | \$0 | | | | nterrupt Priority Register<br>Reset = \$000000 | (IPRP) X:\$FFFFF | E Read/Write | | | 422330 | | * = Reserve | ed, Program as | Figure B-4. Interrupt Priority Register-Peripherals (IPRP) | lication:_ | | | | | | | Date: | | | | |-----------------------|------------------|---------------------|---------------------------|--------------------------------|------------------|------------|--------------------|----------------------------------|------------------|----------| | | | | | | | | Progra | ammer:_ | | | | | | | | | | | | | Sheet 1 of | f 1 | | PLL | | | | | | | | | | | | | | | , | VTAL Die | abla Bit ( | VTI D\ | | | | | | Predivision | on Factor Bits ( | PD0-PD3) | | <b>XTAL Disa</b><br>D = Enable | | | | | | | | PD3-PD0 | Predivisi | on Factor PDF | | 1 = EXTAL | | | | | | | | \$0<br>\$1 | | 1<br>2 | | | ernal Sou | | | | | | | \$2<br>• | | 3 | | | | | | | | | | • | | : | | | | | | | | | | \$F | | 16 | | | ystal Ran | _ | | | | | | | | | | | | | eq > 200KHz | | | | | Clock | COutput Di | sable (COD) | | 1 = | External . | Xtai Fre | eq < 200KHz | | | | | | - | Cycle Clock | | | | | | | | | | | : Pin Held In | - | | | | D | ivision Factor E | Bits (DF0-DF2 | ) | | | I | | • | | | | DF2-DF | 0 D | ivision Factor | DF | | | | | | | | | \$0<br>\$1 | | 2 <sup>0</sup><br>2 <sup>1</sup> | | | | | | | | | | \$2<br>• | | 2 <sup>2</sup> | | | | | | P and PEN Relation | | | | • | | • | | | | | PSTP PEN | PLL | During STOP<br>Oscillator | | | \$7 | | 2 <sup>7</sup> | | | | | 0 1 | Disabled | Disabled | | | | | | | | | | 1 0<br>1 1 | Disabled<br>Enabled | Enabled<br>Enabled | | | - | Multiplio | tion Footor P | its MF0-MF11 | | | | | | | | | <b> </b> | MF11-MF0 | | cation Factor N | ИF | | | | | | | | | \$000<br>\$001 | | 1<br>2 | | | | | | | | | | \$002 | | 3 | | | | | | | | | | • | | • | | | | | | | | | | \$FFF | | 4095 | | | | | | | | | L | \$FFF | | 4096 | | | | | | _ | | | | | | | | | | | | | | | | | | | | | $\downarrow$ | | ↓ | | | | | . ↓ | | | | | | \ <b>\</b> | <b>↓</b> | <b>★</b> | | | | | | | _ | | 3 22 21<br>03 PD2 PD1 | | | 15 14 13 | 12 11 | 10 9<br>MF10 MF9 | | 7 6 5 | | 2 1<br>MF2 MF1 I | 0<br>MF0 | | )3 FD2 FD1 | FD0 COD | PEN PSIPAILL | XILN DEZ DET | DEC METT | INIF TO INIF9 | IVIFO | VIE7 WIFO WIF: | 5 IVIF4 IVIF3 | IVIFZ IVIFI I | IVIFU | | | | | | | | 1 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | er (PCTL) | V.¢E | FFFFD I | | /rita | | | | | Figure B-5. Phase-Lock Loop Control Register (PCTL) B-16 Freescale Semiconductor | Application: | Date: | |----------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Programmer: | | | Sheet 1 of 2 | | Bus Interface Unit NOTE: All BCR bits are read/write control bits. | | | Bus Request Hold, Bit 23 0 = \$\overline{BR}\$ pin is asserted only for attempted or pending access 1 = \$\overline{BR}\$ pin is always asserted | Default Area Wait Control, Bits 20–16 Area 3 Wait Control, Bits 15–13 Area 2 Wait Control, Bits 12–10 Area 1 Wait Control, Bits 9–5 Area 0 Wait Control, Bits 4– 0 These read/write control bits define the number of wait states inserted into each external SRAM access to the designated area. The value of these bits should not be programmed as zero. | | Bus State, Bit 21 0 = DSP is not bus master 1 = DSP is bus master | Bits Bit Name # of Wait States | | | | | 23 22 21 20 19 18 17 16 15 14 13 12 11 BRH * BBS BDFW[4-0] BA3W[2-0] BA2W[2-0] | 10 9 8 7 6 5 4 3 2 1 0<br>BA1W[4-0] BA0W[4-0] | | Bus Control Register (BCR) X:\$FFFFB B<br>Reset = \$1FFFFF | Read/Write * = Reserved, Program as 0 | Figure B-6. Bus Control Register (BCR) | Application: | Date: | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------| | | Programmer: | | | Sheet 2 of 3 | | NOTE: All DCR bits are read/write control bits. Refresh Prescaler, Bit 23 0 = Prescaler bypassed 1 = Divide-by-64 prescaler used 1 = Divide-by-64 prescaler used | | | Refresh Request Rate, Bits 22–15 These read/write control bits define the refresh request rate. The bits specify a divide from 1–256 (BRF[7–0] = \$00-\$FF). A refresh request is generated every time the refresh counter reaches zero, if the refresh counter is enabled (i.e., BREN = 1). Bus Refresh Enable, Bit 13 0 = Disable 1 = Enable Bus Mastership Enable, Bit 12 0 = Disable 1 = Enable Bus Page Logic Enable, Bit 11 0 = Disable 1 = Enable Bus DRAM Page 00 = 9-bit column 01 = 10-bit column 10 = 11-bit column 11 = 12-bit c | width, 512<br>n width, 1 K<br>n width, 2 K | | DRAM Control Register (DCR) X:\$FFFFA Read/Write Reset = \$000000 | * - Reserved Program as 0 | Figure B-7. DRAM Control Register (DCR) B-18 Freescale Semiconductor | Application: | Date: | |-----------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Programmer: | | | Sheet 2 of 2 | | Bus Interface Unit | Bus Packing Enable, Bit 7 0 = Disable internal packing/unpacking logic 1 = Enable internal packing/unpacking logic Bus Y Data Memory Enable, Bit 5 0 = Disable AA pin and logic during external Y data space accesses 1 = Enable AA pin and logic during | | Bus Address to Compare, Bits 23–12 BAC[11–0] = address to compare to the external address in order to decide whether to assert the AA pin | external Y data space accesses Bus X Data Memory Enable, Bit 4 0 = Disable AA pin and logic during external X data space accesses 1 = Enable AA pin and logic during external X data space accesses | | Bus Number of Address Bits to Compare, Bits | Bus Program Memory Enable, Bit 3 0 = Disable AA pin and logic during external program space accesses 1 = Enable AA pin and logic during external program space accesses | | BNC[3–0] = number of bits (from BAC bits) that are compared to the external address (Combinations BNC[3–0] = 1111, 1110, 1101 are reserved.) | Bus Address Attribute Polarity, Bit 2 0 = AA signal is active low 1 = AA signal is active high | | | Bus Access Type, Bits 1–0 | | 23 22 21 20 19 18 17 16 15 14 13 | 12 11 10 9 8 7 6 5 4 3 2 1 0 | | BAC11 BAC10 BAC9 BAC8 BAC7 BAC6 BAC5 BAC4 BAC3 BAC2 BAC1 | BACO BNC3 BNC2 BNC1 BNC0 BPAC | | Address Attribute Registers 3 (AAR3) Address Attribute Registers 2 (AAR2) Address Attribute Registers 1 (AAR1) Address Attribute Registers 0 (AAR0) | X:\$FFFF6 Read/Write X:\$FFFF7 Read/Write X:\$FFFF8 Read/Write X:\$FFFF9 Read/Write | | Reset = \$000000 | ★ = Reserved, Program as 0 | Figure B-8. Address Attribute Registers (AAR[3–0]) | ilgqA | ication:_ | | | | | | | | Date | e: | | | | |--------|-------------------|--------------------|--------------------------------------|------------|-----------|--------------|------------|----------------------|------------------|---------------------|----------------|----------------------|-----------| | • • • | | | | | | | | | Proc | ıramr | ner: | | | | | _ | | | | | | | | | ,. a | | She | et 1 of 1 | | | | | | | | | | | | | | | | | l l | | Enable, Bit 23 | | | | | | | | | | DV | 1Δ | | | | annel operatio | | | | | | | | | | | 1/ \ | | 1 = En | ables cha | nnel operation | ו | | | | | | | | | | | | DMA | A Interrup | t Enable, Bit | 22 | | | - | Three | -Dimens | ional Mode, l | 3it 10 | | | | | 0 = 0 | Disables D | OMA Interrupt | | | | | | | ensional mode | | | | | | 1 = E | Enables D | MA interrupt | | | | | l = Th | ree-Dime | nsional mode | enable | ed | | | | | MA Tran | sfer Mode, B | ite 21_10 | | | <b>-</b> 1 T | | 7N/A A 44 | ress Mode, E | ito 0 | 1 | | | | | | | | | | _ | | | e-Dimensiona | | | Modoc (F | 120-0) | | | DTM[2:0] | Triggered By | DE Cleared | _ | sfer Mode | _ | | | = Source | | - | Destinati | , | | | 000 | request<br>request | yes | block tra | | _ | " | | | | | | | | | 010 | request | yes | line tran | | _ | | DAM[5:3]<br>DAM[2:0] | Addressing Mo | | ounter<br>Mode | Offset Re<br>Selecti | | | | 011 | DE | yes | block tra | | | | 000 | 2D | В | wode | DOR0 | OII | | | 100 | request | no | block tra | | | | 001 | 2D | В | | DOR1 | | | | 101 | request | no | word tra | nsfer | | | 010 | 2D | В | | DOR2 | | | | 110 | reserved | | | | | | 011 | 2D | В | | DOR3 | | | | 111 | reserved | | | | _ | | 100 | No update | Α | | None | | | - | | | | | | _ | | 101 | Postincrement-by | /-1 A | | None | | | | DMA Ch | annel Priorit | y, Bits 18–17 | | | | | 110 | reserved | | | | | | - | DPR[1: | 01 ( | Channel Priority | | | | | 111 | reserved | | | | | | | 00 | | rel 0 (lowest) | | | | 7 | hree-Dim | ensional Add | ressing | n Mode | s (D3D=1 | ) | | | 01 | Priority lev | rel 1 | | | | | DAM[5:3] | Addressing | Mode | Off | set Selection | n | | | 10 | Priority lev | rel 2 | | | | | 000 | 2D | | DOR0 | | | | | 11 | Priority lev | rel 3 (highest) | | | | | 001 | 2D | | DOR1 | | | | | | | | | | | | 010 | 2D | | DOR2 | | | | | DMA C | Continuous M | ode Enable, | Bit 16 | | | | 011 | 2D | | DOR3 | | | | | | ables continue | | | | | | 100 | No update | | None | | | | | | ables continuc | ous mode | | | | | 101<br>110 | Postincrement | by-1 | None | DOD1 | | | | | | | · | | | | 111 | 3D | | DOR0: | DOR1 | | | | DI | MA Request S | Source, Bits | 15–11 | | | | | 100 | | 50.12 | 20.10 | J | | | - | BB014 61 | | | | - | | <u> </u> | MA Destinat | | P | :4- 0 0 | | | | <u> </u> | DRS[4:0] | | ting Devic | | _ | | ין ו | MA Destinat | on Sp | ace, в | its 3–2 | | | | | | xternal (IRQA, IR | | | _ | | | DSS[1:0] | DMA | Destina | tion Memor | у | | | 1 II <del></del> | | ransfer done from | | | - | | | | X Memor | • | | | | | 1 II <del></del> | | SSI0 Receive, Tr<br>SSI1 Receive, Tr | | | - | | | | Y Memor | | | | | | | | CI Receive, Trans | | a | - | | | | P Memor<br>Reserved | • | | | | | I I I <del></del> | | imer0, Timer1, Ti | | | <b>┤</b> | | <u> </u> _ | 11 | 100011460 | | | | | | <del> -</del> | + | ost Receive Data | | | ┨ | | - | DMA Source | Snac | a Rita | 1_0 | | | | ⊢ | | ost Transmit Data | | | | | | | | | | | | | <del> </del> | | eserved | х 2рту | | | | | DSS[1:0] | | | urce Memo | ry | | | <del> </del> | | | | | - | | | 00 | | ory Spac | | | | | | | | | | | | - | 01<br>10 | | nory Space | | | | | | | <b>-</b> | | | | | - | 11 | Reserv | | | | | | | | | | | | | | | 15001 | | | | | L | | | | | | • | | | | | | | | | | | <b>\</b> | <b>∀</b> | | <b>\</b> | | | | <b>\</b> | | V | , | ¥ | | Y | <b>V</b> | | <b>→</b> • | | | _ | , <u>¥</u> | | | | کے | $\overline{}$ | $\sim$ | | 23 | | | | | 13 1 | 2 11 | | 9 8 | | 5 4 | 3 | 2 1 | 0 | | DE | DIE [ | DTM[2-0] DF | PR[1-0] DCON | | DRS[4-0] | | D3D | | DAM[5-0] | | DDS[ | 1-0] DSS | S[1-0] | | | | | | | | | 1 | | | | | | | | | | <del>- - </del> | 1 1 1 | | 1 1 | | 1 | <u> </u> | + + + | | | ĺ | | | | | | | | | | | | | | | | | | DMA C | Control | Registers | (DCR5-D | CR0) | X:\$ | FFFF | D8. 3 | (:\$FFF | FDC, X:\$F | FFFE | 0. | | | | | - \$000 | | ,= 55 2 | | | | | | EEQ Y.CE | | | aad/Wr | ito | Figure B-9. DMA Control Registers 5–0 (DCR[5–0]) B-20 Freescale Semiconductor | Application: | | _ Date: | |----------------------------|---------------------------------------------|-------------------| | | _ Programmer: | | | | | Sheet 1 of 5 | | HOST | st Transmit Data (usually Loaded by program | <b>1</b> ) | | | | , | | 23 22 21 20 19 18 17 1 | 6 15 | 6 5 4 3 2 1 0 | | Transmit High Byte | Transmit Middle Byte | Transmit Low Byte | | | | | | | | | | Host Transmit Data Registe | r (HTX) X:\$FFFFC7 Write Only | | | Reset = empty | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Figure B-10. Host Transmit Data Register Freescale Semiconductor B-21 | Application | ı: | | | | | | | | | | Date | e: | | | | |----------------|-------------------------------------|-------------------------|---------------|-------------------|-------|---------------|-----------------|------|-----------------|----------------------------|----------|-----------|----------|----------|----------| | | | | | | | | | | | | Pro | gramı | mer:_ | | | | | | | | | | | | | | | | | | Sheet | t 2 of | | | <u></u> | 15 | 5 ::: | 8 | 7 | 6 | 5 | | 4 1 | 3 | 2 | 1 | 0 | | | | HOS | | * | 7 | * | BA10 | | | | BA7 | BA6 | BA5 | BA4 | ВАЗ | Ī | | | | | 0 | 4 | 0 | | | | | | | | | | <u> </u> | | | | | | | | | | | | | | | | | | | | | | Hos | —//—<br>st Ba | ase | Add | ress | Reg | iste | r (HE | BAR) | X:\$I | FFFF | C5 Re | ad/W | rite | | | | Res | set = | \$80 | 0 | | | | | | | | | | | | Но | st Request Open Dra | nin | | | | | | Нс | st GP | PIO Por | t Enab | le | | | | | HDRQ<br>0 | HROD<br>0 | HREN/HEW | ' | | | | | 0 = | = GPIC | O Pins [ | Disable | e, 1 = G | PIO Pi | n Enab | le | | 0 | 1 | 1 | | | | | | | | dress I | | | | | | | 1<br>1 | 0<br>1 | 1<br>1 | | | | | | 0 - | →HA8 | = GPIC | ), 1 → | HA8 = 1 | HA8 | | 41 | | Host Data Stro | be Polarity | • | | | | | | | | Idress I | | | | | | | | ve Low, 1 = Strol | be Active Hig | gh | | | | | 0 - | →ПАЭ | = GPIC | ), ι →Γ | 1A9 = 1 | паэ | / | | | | Strobe Polarity<br>ve Low, 1 = Stro | | nh. | | | | | | | i <b>p Sele</b><br>/HAI0 = | | | | | | | Host Multiplex | | | j., | | | | | 1 - | →HCS | /HA10 : | = HC8 | if HM | | | | | | exed, 1 = Multiple | exed | | | | | | 1 - | →HUS | /HA10 : | = HC1 | U, IT HIN | /IUX = 1 | Ӈ┃┃ | | | Host Dual Data | | also. | | | | | | | | quest l | | | | | | | | oke, 1 = Dual Sto | же | _ | | | | | | | Q = HF | | | 0 = 0 | | | | 0 = HCS Active | Low | | | _ | | | | | | knowle | | nable | | | | | 1 = HCS Active | RRQ Enable<br>High | | | | | | | | | K = GP<br>& HRE | | | | | | | HDRQ HR | lost Request Priority | ' | | | | | | HA | ACK = | HACK | | | | | | | 0 0 | HREQ Activ | | | | | | | | ost En<br>→HI08 | able<br>Disable | 9 | | | | | | 0 1 1 1 | | ve High<br>RQ Active Lo | w | | | | | | Pins | = GPI | | | | | | | 1 1 | HTRQ,HRF | RQ Active High | gh | | | | | 1 - | →HI08 | Enable | | | | | | | Host Acknowle | | IZ A all call life | | | | | | | | | | | | | | | U = HACK ACTIV | ve Low, 1 = HAC | K Active Hig | n | | | | | | | | | | | 1 | | | | | | | | | | | | | | | | | | | | | <b>∀ ∀</b> 15 14 | 13 12 | ↓11 | 1 | 0 | <b>∀</b><br>9 | <b>∀</b><br>8 i | 7 | <b>♦</b> | <b>∀</b><br>5 | <b>V</b> | <b>¥</b> | <b>V</b> | <b>V</b> | <b>♦</b> | | | HAP HRP | HCSP HDDS | | | | | HROD | * | HEN | | HREN | HCSE | N HA9EN | HA8EN | HGEN | | | | | | | | | | 0 | | | | | 1 | | | | | | | | | | | | | | | | | | | | | | Host Port | Control 5 | l<br>Renid | ster | · (HP | CB) | Y | ·\$F | FFF | C4 Re | ad/M | /rito | | | | | | Reset = \$( | | .egi | 31 <del>6</del> 1 | (1112 | J11) | ^ | φΓ | | OT NE | au/ W | 1116 | | | | | | · | | | | | | | | | * | = Res | serve | d, Pro | gram | as 0 | Figure B-11. Host Base Address and Host Port Control Registers B-22 Freescale Semiconductor | Application: | Date: | |-------------------------------------------------------------------|----------------------------------------| | | Programmer: | | | Sheet 3 of 5 | | HOST | | | Host Receive Interrupt Enable 0 = Disable 1 = Enable if HRDF = 1 | | | Host Transmit Interrupt Enable 0 = Disable 1 = Enable if HTDE = 1 | | | Host Command Interrupt Enable 0 = Disable 1 = Enable if HCP = 1 | | | Host Flag 2 | | | Host Flag 3 | | | | 157 6 5 4 3 2 1 0 * | | | Reset = \$0 *= Reserved, Program as 0 | Figure B-12. Host Control Register Date:\_ Application: Programmer: Sheet 4 of 5 **Host Side** Receive Request Enable DMA Off 0 = Interrupts Disabled 1 = Interrupts Enabled DMA On $0 = \mathsf{Host} \to \mathsf{DSP}$ $1 = DSP \rightarrow Host$ **Transmit Request Enable** DMA Off 0 = Interrupts Disabled 1 = Interrupts Enabled 0 = DSP →Host DMA On 1 = Host →DSP HACK/HRRQ HREQ/HTRQ HDRQ HREQ 0 HTRQ HRRQ **Host Flags** Write Only **Host Little Endian** Initialize (Write Only) 0 = No Action 1 = Initialize DMA 6 3 0 HLEND HF0 \* 0 Interrupt Control Register (ICR) Host Address: \$0 Read/Write **Reset = \$00 Host Vector** Contains Host Command Interrupt Address ÷ 2 **Host Command** Handshakes Executing Host Command Interrupts 6 0 Contains the host command interrupt address HC7 HC6 HC5 HC4 HC3 HC2 HC1 HC0 Command Vector Register (CVR) Host Address: \$1 Read/Write **Reset = \$32** \*= Reserved, Program as 0 Figure B-13. Interrupt Control and Command Vector Registers B-24 Freescale Semiconductor | Application: | | Date: | |------------------------------------|-----------------------------------------|----------------------------------------------| | | | Programmer: | | | | Sheet 5 of | | HOST | Host Sid | e | | IV7 IV6 I | | ains the interrupt vector or number | | Interrupt Vo<br>Reset = \$0 | ector Register (IVR) Host Addr<br>F | ess: \$3 Read/Write | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Host Transmit Data (usually loa | aded by program) | | | | | | 7 Transmit Low Byte | 0 7 0 7<br>Transmit Middle Byte T | ransmit High Byte Not Used | | Transmit Low Byte | Transmit windle byte | 0 0 0 0 0 0 0 | | \$7 | \$6 | \$5 \$4 | | | | | | Гransmit Byte Regi<br>Reset = \$00 | isters Ho | est Addresses: \$7, \$6, \$5, \$4 Write Only | | neset = 900 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Figure B-14. Interrupt Vector and Host Transmit Data Registers | Application: | Date: | |----------------------------------------------------------|------------------------------------------------------------------| | | Programmer: | | | Sheet 1 of 3 | | FCCI | | | ESSI | | | | | | Select SC1 as Tx#0 drive enable | | | 0 = SC1 functions as<br>serial I/O flag | | | 1 = functions as driver enable of Tx#0 | | | external buffer | | | | | | Word Length Control WL2 WL1 WL0 Number of bits/word | | | 0 0 0 8 0 0 1 12 | | | 0 1 0 16 | | | 0 1 1 24<br>1 0 0 32 (data in first 24 bits) | | | 1 0 1 32 (data in last 24 bits)<br>1 1 0 Reserved | | | 1 1 Reserved | | | | | | Alignment Control 0 = 16-bit data left aligned to bit 23 | | | 1 = 16-bit data left aligned to bit 15 | | | | | | Frame Rate Divider Control | | | DC4:0 = \$00-\$1F (1 to 32) Divide ratio for Normal mode | | | # of time slots for Network | | | | | | The combination | on of PSR = 1 and PM[7:0] = \$00 is forbidden | | Prescaler Range<br>0 = divide by 8 | Prescale Modulus Select PM[7–0] = \$00-\$FF (divide by 1 to 256) | | 1 = divide by 1 | | | | | | | 7 6 5 4 3 2 1 0<br>PM7 PM6 PM5 PM4 PM3 PM2 PM1 PM0 | | | | | | | | | | | ESSI Control Register A (CRAx) ESSI0—X:\$FFFFB5 Read/W | | | Reset = \$000000 ESSI1—X:\$FFFFA5 Read/W | rite | | | * = Reserved, Program as 0 | Figure B-15. ESSI Control Register A (CRA) | Application: | Date: | |--------------|-------------| | | Programmer: | | | | Figure B-16. ESSI Control Register B (CRB) | Application: | | _ Date: | |-----------------------------------------------------------|---------------------------------------------------------------------------|----------------------------------------------------| | | | _ Programmer: | | | | Sheet 3 of 3 | | ESSI | | | | | | | | | 2316 15 14 13 12 11 10 9 8 | 7 6 5 4 3 2 1 0<br>TS7 TS6 TS5 TS4 TS3 TS2 TS1 TS0 | | <br>SSI Transmit Slot Mask | <b>*</b> ( <b>*</b> TS15 TS14 TS13 TS12 TS11 TS10 TS9 TS8 | TS7 | | 0 = IgnoreTime Slot<br>1 = Active Time Slot | | | | ESSI Transmit Slot M<br>Reset = \$FFFF | ask A (TSMA[0-1]) ESSI0—X:\$FFFFB4<br>ESSI1—X:\$FFFFA4 | | | Tieset – \$1111 | 2301—X.\$1111 A+ | neau/wiite | | | 23::16 15 14 13 12 11 10 9 8 | 7 6 5 4 3 2 1 0 | | | ★ TS31 TS30 TS29 TS28 TS27 TS26 TS25 TS24 | TS23 TS22 TS21 TS20 TS19 TS18 TS17 TS16 | | SSI Transmit Slot Mask 0 = IgnoreTime Slot | | | | 1 = ActiveTime Slot | | | | ESSI Transmit Slot M<br>Reset = \$FFFF | ask B (TSMB[0-1]) ESSI0—X:\$FFFFB3<br>ESSI1—X:\$FFFFA3 | | | | | | | | 2316 15 14 13 12 11 10 9 8 | 7 6 5 4 3 2 1 0<br>RS7 RS6 RS5 RS4 RS3 RS2 RS1 RS0 | | SSI Receive Slot Mask | * ( * RS15 RS14 RS13 RS12 RS11 RS10 RS9 RS8 | H57 H50 H55 H54 H53 H52 H51 H50 | | 0 = IgnoreTime Slot<br>1 = ActiveTime Slot | | | | | | | | ESSI Receive Slot Ma<br>Reset = \$FFFF | nsk A (RSMA[0-1] ESSI0—X:\$FFFFB2<br>ESSI1—X:\$FFFFA2 | | | | | 1 | | | 23::16 15 14 13 12 11 10 9 8 | 7 6 5 4 3 2 1 0 | | SSI Receive Slot Mask | | RS23 RS22 RS21 RS20 RS19 RS18 RS17 RS16 | | 0 = Ignore Time Slot | | | | 1 - Active Time Slot | | | | 1 = Active Time Slot | | | | 1 = Active Time Slot ESSI Receive Slot Ma Reset = \$FFFF | | | | ESSI Receive Slot Ma | ask B (RSMB[0-1]) ESSI0—X:\$FFFFB1 | | | ESSI Receive Slot Ma | ask B (RSMB[0-1]) ESSI0—X:\$FFFFB1 | | Figure B-17. ESSI Transmit and Receive Slot Mask Registers (TSM, RSM) B-28 Freescale Semiconductor | Application: | | | | | Date: | | | | | | | | | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|---------------------------------------|---------------------------------------|-----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|-----------|----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|-------------------------------------------------------------------|----------------------------------------------------------------------------------------|------------------------------|-----------| | | | | | | | | | | Pr | ogra | amme | er: | | | | | | | | | | | | | | | | | Shee | t 1 of 2 | | SCI | | | | | | | | | | | | | | | | Transmitter Enable 0 = Transmitter Disable 1 = Transmitter Enable Idle Line Interrupt Enable 0 = Idle Line Interrupt Disabled 1 = Idle Line Interrupt Enable 0 = Receive Interrupt Disabled 1 = Idle Line Interrupt Enable 0 = Receive Interrupt Enable 0 = Transmit Interrupt Enable 1 = Idle Line Interrupt Enable 0 = Transmit Interrupt Disabled 1 = Transmit Interrupts Disabled 1 = Transmit Interrupts Disabled 1 = Timer Interrupts Disabled 1 = Timer Interrupt Enable SCI Timer Interrupt Rate 0 = ÷ 32, 1 = ÷ 1 SCI Clock Polarity 0 = Clock Polarity is Positive 1 = Clock Polarity is Negative SCI Receive Exception Inerrupt 0 = Receive Interrupt Disable 1 = Receive Interrupt Enable | | ( ( ( ( ( ( ( ( ( ( | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | = Re:<br>= 10-<br>= Re:<br>= 11-<br>= 11-<br>= Re:<br>Re:<br>0: | it Syrvesserves bit Asserves bit Asserves bit Asserves bit Asserves bit Asserves eceiv eceiv ereceiv The Manual Asserves contained by the Manual Asserves executes ex | nchrodd<br>d<br>syncode<br>syncoultidid<br>d<br>er W<br>eeiver<br>keup<br>Point | ed | s (1 S<br>s (1 S<br>s (1 S<br>Start,<br>Enal | Start, 8 Sta | 3 Dat<br>3 Dat<br>3 Dat<br>3 Dat<br>3 Dat<br>a, Da<br>I Breend I | a, 1 Si<br>a, Eve<br>a, Odd<br>ta Typ<br>SCI S<br>0 = LS<br>1 = M | n Parit<br>I Parit<br>I Parit<br>De, 1 S<br>hift D<br>SB Fin<br>SB Fin<br>then reend b | y, 1 Sitop) irectionst rest | on | | 00:::10. 15 | <b>↓ ↓</b> | 10 | 11 | 10 | , | <b>V</b> | <b>↓</b> | Å | Ť | V | ¥ | | | | | 23:::16 15<br><b>★</b> / REIE SCKP | 14 13 | 12<br>TIE | 11<br>RIE | 10 | 9<br>TE | 8<br>RE | /<br>WOMS | 6<br>RWU | 5<br>WAKE | 4<br>SBK | 3<br>SSFTD | 2<br>wps2 | T<br>WDS1 | 0<br>WDS0 | | ô ( Sana | | | | 12.12 | | | | | | 02.1 | 002 | | | | | | | l . | | | | | | | | | | | 1 | I . | | | | | | | | | | | | | | | | | | SCI Control I | Register | (SC | CR) | 7 | X:\$F | FF | F9C F | Read | l/Wri | te | | | | | | Reset \$00000 | | ( | , | - | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | * | = Re | ser | ved, I | ⊃rogi | ram a | as O | Figure B-18. SCI Control Register (SCR) | Application | on: | | | | | | | Date: | | | | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------------|------------------------|--------------------|---------------------------------|---------|----------|--------------|------------------------|------------------|------|--------| | | | | | | | | | Prograr | nmer | | | | | | | | | | | | | J | | | heet | 2 of 2 | | SC | | | | | | | | | | | | | | TCM RCM | TX Clock | RX Clock | SCLK Pin | | Mode | | Cloc | k Divider Bi | s (CD11 | -CD0) | | | | 0 0 | Internal | Internal | Output | Synchro | nous/Asynchro | nous | CD11-CD0 | ) | I <sub>cyc</sub> | Rate | | | | 0 1 | Internal | External | Input | - | nchronous only | | \$000 | | | <sub>/c</sub> /1 | | | | 1 0 | External | Internal | Input | | nchronous only | | \$001 | | | <sub>/c</sub> /2 | | | | | External | External | Input | Synchroi | nous/Asynchro | nous | \$002 | | I <sub>C</sub> | <sub>/c</sub> /3 | | | | <u> </u> | | | | | | | | | | • | | | | <u> </u> | | | | | | | • | | | • | | | | | ~ <b>V</b> | | | | M 1 - 10 | | \$FFE | | I <sub>cvc</sub> / | 4095 | | | | Transmitter<br>0 = Internal c | | | | | <b>Mode/Sour</b><br>for Receive | | \$FFF | | I <sub>cyc</sub> /4096 | | | | | 1 = External clock from SCLK Clock Out Divider 0 = Divide clock by 16 before feed to SCLK 1 = Feed clock to directly to SCLK SCI Clock Prescaler 0 = ÷1 1 = ÷8 | | | | | | | | | | | | | | | | 23. | ; <u>:</u> 15 14 | 13 12 <sup>°</sup> | 11 10 | 9 8 | 7 6 | 5 4 | 3 | 2 | 1 | Ò | | | | * 0 | TCM RCM | SCP COD | CD11 CD10 | CD9 CD8 | CD7 CD6 | CD5 CD4 | CD3 | CD2 | CD1 | CD0 | | | | | | | | | | · | | | | | | | | SCI<br>Res | Clock Co<br>et = \$000 | ontrol Re<br>0000 | egister (S | CCR) | Address | s X:\$FF | FF9B | Rea | nd/W | /rite | | | | | | | | | *: | = Reser | ved, F | Progi | am | as 0 | Figure B-19. SCI Clock Control Registers (SCCR) B-30 Freescale Semiconductor | Application: | | | Date: | | |--------------------------------------------------|--------------|---------------|----------------|---------------| | | | | Programmer: | | | | | | | Sheet 1 of 3 | | Timers | | | | | | PS (1–0) Prescaler Clock Source | 7 | | | | | 00 Internal CLK/2<br>01 TIO0 | | | | | | 10 TIO1 | | | | | | 11 TIO2 | _ | | | | | | | | | | | 23 22 21 20 19 18 17 16 | 15 14 13 12 | 11 10 9 8 | 8 7 6 5 4 3 | 3 2 1 0 | | * PS1 PS0 0 | | Preload Value | | | | | | | | | | Timer Prescaler Load Registe<br>Reset = \$000000 | er (TPLR) X: | \$FFFF83 Rea | *= Reserved, | Program as 0 | | | | | = 1 10001 VCG, | . rogiam ao o | Figure B-20. Timer Prescaler Load Register (TPLR) | Application: | Date: | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Programmer: | | | Sheet 2 of 3 | | Inverter Bit 8 0 = 0- to-1 transitions on TIO input incre or high pulse width measured, or high pulse width measured, or low pulse width measured, or low pulse width measured, or low pulse width measured. | ulse output on TIO<br>ment the counter, | | Timer Reload Mode Bit 9 0 = Timer operates as a free running counter | | | 1 = Timer is reloaded when selected condition occurs | Timer Control Bits 4–7 (TC[3–0]) | | 55150152 55114111511 555415 | TC (3:0) TIO Clock Mode | | Direction Bit 11 0 = TIO pin is input 1 = TIO pin is output | 0000 GPIO Internal Timer 0001 Output Internal Timer Pulse 0010 Output Internal Timer Toggle 0011 Input External Event Counter 0100 Input Internal Input Width 0101 Input Internal Input Period 0110 Input Internal Capture | | Data Input Bit 12 0 = Zero read on TIO pin 1 = One read on TIO pin | Output | | Data Output Bit 13 0 = Zero written to TIO pin 1 = One written to TIO pin | 1110 - Reserved<br>1111 - Reserved | | Prescaled Clock Enable Bit 15 0 = Clock source is CLK/2 or TIO 1 = Clock source is prescaler output Timer Compare Flag Bit 21 0 = "1" has been written to TCSR(TCF), or timer compare interrupt serviced | Timer Enable Bit 0 0 = Timer Disabled 1 = Timer Enabled Timer Overflow Interrupt Enable Bit 1 0 = Overflow Interrupts Disabled 1 = Overflow Interrupts Enabled Timer Compare Interrupt Enable Bit 2 | | 1 = Timer Compare has occurred | 0 = Compare Interrupts Disabled<br>1 = Compare Interrupts Enabled | | Timer Overflow Flag Bit 20 0 = "1" has been written to TCSR(TOF), or timer Overflow interrupt serviced 1 = Counter wraparound has occurred | T = Compare interrupts Enabled | | <del>*</del> * * * * * * * * * * * * * * * * * * | * * * * * | | * * TCF TOF * * * PCE * DO DI DIR | 0 9 8 7 6 5 4 3 2 1 0<br>* TRM INV TC3 TC2 TC1 TC0 * TCIE TQIE TE<br>0 0 TC3 TC2 TC1 TC0 TC1 | | | | | Timer Control/Status Register TCSR0:\$FFFF8F R Reset = \$000000 TCSR1:\$FFFF8B R TCSR2:\$FFFF87 Re | ead/Write<br>ead/Write | | | *= Reserved, Program as 0 | Figure B-21. Timer Control/Status Register (TCSR) B-32 Freescale Semiconductor | Application: | | _ Date: | | | | | |-------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|----------------------------------------------------------------------------------|--|--|--|--| | | | _ Programmer: | | | | | | | | Sheet 3 of 3 | | | | | | Timers | | | | | | | | 23 22 21 20 19 18 17 16 | 15 14 13 12 11 10 9 8 | 7 6 5 4 3 2 1 0 | | | | | | | Timer Reload Value | | | | | | | | | | | | | | | Timer Load Register (TLR[0-2<br>Reset = \$xxxxxx, value indetern | R0—X:\$FFFF8E Write Only LR1—X:\$FFFF8A Write Only LR2—X:\$FFFF86 Write Only | | | | | | | 23 22 21 20 19 18 17 16 | 15 14 13 12 11 10 9 8 | 7 6 5 4 3 2 1 0 | | | | | | V | alue Compared to Counter Value | Э | | | | | | | | | | | | | | Timer Compare Register (TCPR[0–2]) Reset = \$xxxxxx, value is indeterminate after reset TCPR1—X:\$FFF89 Real TCPR2—X:\$FFF85 Real | | | | | | | | 23 22 21 20 19 18 17 16 | 15 14 13 12 11 10 9 8 | 7 6 5 4 3 2 1 0 | | | | | | | Timer Count Value | | | | | | | | | | | | | | | Timer Count Register (TCR[0-<br>Reset = \$000000 | T | CR0—X:\$FFFF8C Read Only<br>CR1—X:\$FFFF88 Read Only<br>CR2—X:\$FFFF84 Read Only | | | | | Figure B-22. Timer Load, Compare, and Count Registers (TLR, TCPR, TCR) Freescale Semiconductor B-33 | Application | 1: | | | | | | | | | | | D | ate:_ | | | |--------------------------|--------------------------|---------------------|-------------------------------|---------------------------|-----------|-------------|---------------|----------------|---------|----------------|----------|-----------|----------|----------|----------| | | | | | | | | | | | | | . Р | rogra | mme | | | | | | | | | | | | | | | | | | | | GPI | 0 | | | | | P | ort B | (HIO | 8) | | | | | | | | | | HIx is C | | | | | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | DR15 | DR14 | DR13 | DR12 | DR11 | DR10 | DR9 | DR8 | DR7 | DR6 | DR5 | DR4 | DR3 | DR2 | DR1 | DRO | | | | | | | | | | | | l | | | | | | | | | | | | | | | | | | | | | | | | Hosi<br>Rese | t Data<br>et = \$ | a Dire | ection | n Reg | jister | (HDI | OR) | X:\$ | FFFF | C8 V | Vrite | | | | | | Rese<br>DRx<br>Fund | et = \$ holds vition de | value o | on HD | spond<br>DR. | ing HI0 | 08 GPI | O pin. | | | | | | | | | | Rese | et = \$ | value o | on HD | spond | ing HIO | | | <b>X:</b> \$ | 6<br>D6 | 5<br>D5 | Vrite 4 | 3<br> D3 | <b>2</b> | <b>1</b> | <u>0</u> | | Peso<br>DRx<br>Fund | holds vition de | value opends | f corre<br>on HD<br>12 | spond<br>DR. | ing HI0 | 08 GPI<br>9 | O pin. | <sub>1</sub> 7 | 6 | 5 | 4 | | | | <u>0</u> | | Peso<br>DRx<br>Fund | holds vition de | value opends | f corre<br>on HD<br>12 | spond<br>DR. | ing HIO | 08 GPI<br>9 | O pin. | <sub>1</sub> 7 | 6 | 5 | 4 | | | | | | DRx<br>Fund<br>15 | holds vition de | value opponds 13 | f corre<br>on HD<br>12 | spond<br>DR.<br>11<br>D11 | 10<br>D10 | 9<br>D9 | O pin. 8 D8 | 7<br>D7 | 6<br>D6 | <u>5</u><br>D5 | 4 | | | | | | DRx<br>Func<br>15<br>D15 | holds witton de 14 D14 | value opends | f corre<br>on HD<br>12<br>D12 | spond<br>DR.<br>11<br>D11 | 10<br>D10 | 9<br>D9 | O pin. 8 D8 | 7<br>D7 | 6 | <u>5</u><br>D5 | 4 | | | | | | DRx<br>Func<br>15<br>D15 | holds witton de 14 D14 | value opends 13 D13 | f corre<br>on HD<br>12<br>D12 | spond<br>DR.<br>11<br>D11 | 10<br>D10 | 9<br>D9 | O pin. 8 D8 | 7<br>D7 | 6<br>D6 | <u>5</u><br>D5 | 4 | | | | | | DRx Funct 15 D15 | holds witton de 14 D14 | value opends 13 D13 | f corre<br>on HD<br>12<br>D12 | spond<br>DR.<br>11<br>D11 | 10<br>D10 | 9<br>D9 | O pin. 8 D8 | 7<br>D7 | 6<br>D6 | <u>5</u><br>D5 | 4 | | | | | | DRx<br>Func<br>15<br>D15 | holds witton de 14 D14 | value opends 13 D13 | f corre<br>on HD<br>12<br>D12 | spond<br>DR.<br>11<br>D11 | 10<br>D10 | 9<br>D9 | O pin. 8 D8 | 7<br>D7 | 6<br>D6 | <u>5</u><br>D5 | 4 | | | | | | DRx<br>Func<br>15<br>D15 | holds witton de 14 D14 | value opends 13 D13 | f corre<br>on HD<br>12<br>D12 | spond<br>DR.<br>11<br>D11 | 10<br>D10 | 9<br>D9 | O pin. 8 D8 | 7<br>D7 | 6<br>D6 | <u>5</u><br>D5 | 4 | | | | | | DRx<br>Func<br>15<br>D15 | holds witton de 14 D14 | value opends 13 D13 | f corre<br>on HD<br>12<br>D12 | spond<br>DR.<br>11<br>D11 | 10<br>D10 | 9<br>D9 | O pin. 8 D8 | 7<br>D7 | 6<br>D6 | <u>5</u><br>D5 | 4 | | | | | Figure B-23. Host Data Direction and Host Data Registers (HDDR, HDR) | Application: | | Date: | | |--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|--------------| | | | Programmer:_ | | | GPIO | Port C (ESSI0) | | Sheet 2 of 4 | | | PCn = 1 →Port Pin configured as ESSI PCn = 0 →Port Pin configured as GPIO 23 ··· 6 | ead/Write | | | | PDCn = 1 →Port Pin is Output PDCn = 0 →Port Pin is Input 23 ··· 6 | ead/Write | | | | if port pin n is GPIO input, then PDn reflects the value on port pin n if port pin n is GPIO output, then value written to PDn is reflected on port pin n | | | | | 23 ··· 6 5 4 3 2 1 0 * PDC5 PDC4 PDC3 PDC2 PDC1 PDC0 O | ead/Write | | | | Reset = \$000000 | = Reserved, Pr | ogram as 0 | Figure B-24. Port C Registers (PCRC, PRRC, PDRC) | Application: | | Date: | |--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------| | | | Programmer: | | | | Sheet 3 of 4 | | GPIO | Port D (ESSI1) | | | | PCn = 1 →Port Pin configured as ESSI PCn = 0 →Port Pin configured as GPIO 23 ··· 6 5 4 3 2 1 0 | FAF Read/Write | | | PDCn = 1 → Port Pin is Output PDCn = 0 → Port Pin is Input 23 ··· 6 | FAE Read/Write | | | if port pin n is GPIO input, then PDn reflects the value on port pin n if port pin n is GPIO output, then value written to PDn is reflected on port pin n | | | | 236 5 4 3 2 1 0<br>* PDD5 PDD4 PDD3 PDD2 PDD1 PDD0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | | | | Port D GPIO Data Register (PDRD) X:\$FFF<br>Reset = \$000000 | FAD Read/Write | | | | *= Reserved, Program as 0 | Figure B-25. Port D Registers (PCRD, PRRD, PDRD) | Application: | U | vale: | |--------------|----------------------------------------------------------------------------------------------|------------------------| | | P | rogrammer: | | | | Sheet 4 of 4 | | GPIO | Port E (SCI) | | | | PCn = 1 →Port Pin configured as ESSI PCn = 0 →Port Pin configured as GPIO 23···6 5 4 3 2 1 0 | I/Write | | | *_ | Reserved, Program as 0 | | | <u>"=</u> | - I logialli as u | Figure B-26. Port E Registers (PCRE, PRRE, PDRE) | oplication: | | | | | | | _ | Dat | :e: | | | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|----------|----------|------------------------|----------|----------------|------------------|-------------------|------------|-----------|--------------|--------------|----------|----------| | | | | | | | | _ | Pro | grar | nme | er: | | | | | | | | | | | | | | | | | She | et 1 of | f 2 | | EECOD | | | | | | | | | | | | | | | | 23 22 21 20 19 18 17 16 15 | 5 1/1 | 12 | 10 | 11 1 | ın ( | 8 ( | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | * * * * * * * * * * | * | * | * | | 10 3 | | | r Cou | | | | | <u>'</u> | | | 0 0 0 0 0 0 0 0 0 | 0 0 | 0 | 0 | | | ' | | | <i>-</i> | v aiu | <del>С</del> | | | | | | | | | | | | | | | | | | | | | Filter Count Register (FCNT) Y:<br>Reset = \$000000 | \$FFF | FB3 | Rea | ad/Wr | rite | | | | | | | | | | | | | | | | | | | | | | Filter | r Enal | ole Bit | t 0 | | FilterData Input Interrupt Enable Bit 10 | | | | | | | | | | | | EFCO<br>EFCO | | | | (Read/write control bit) 0 = Interrupt disabled | | | | | | | | | | | ter Ty | уре В | it 1 | | | 1 = Interrupt enabled FilterData Output Interrupt Enable Bit 11 | | | | | | | | | | - | = IIR | | 1 | | | (Read/write control bit) D = Interrupt disabled | | | | | | | | ptive I<br>Adapti | | | | | | | | = Interrupt enabled | | | | | | | | Adapti | | | | led<br>I | | | | FilterSaturation Bit 12<br>(Read only status bit) | | | | | | 0 = | = Upo | Mode<br>date M | lode | Disal | oled | | | | | = No FMAC underflow/overflow<br>= FMAC underflow/overflow occurred | | | | ı | Filter ( | : 1<br>Opera | • | date M<br>ModeB | | | oled<br> | | | | | FilterContention Bit 13 | | | | ( | 00 = F | | 1( | O = Alt | . Cor | nplex | ( | | | | | (Read only status bit) D = No dual access occurred | | ا | | | | Cha | nnels | Bit 6 | | Ī | | | | | | 1 = Core and EFCOP tried to access<br>the same bank in FDM or FCM | | | | | | 0 = 3<br>1 = I | Single<br>Multic | e char<br>channe | inel<br>el | | | | | | | Filter Data Input Buffer Empty Bit 14 | | | | nitializat<br>) = Prep | | | ılizati | on | | | | | | | | (Read only status bit) 0 = FDIR is not empty | | | 1 | = No ir<br>Coefficie | nitializ | ation | ı | | | | | | | | | I = FDIR is empty Filter Data Output Buffer Full Bit 15 | | | 0 | ) = Not s<br>I = Shai | share | | | | | | | | | | | (Read only status bit) D = FDOR is not full | | | <u> </u> | | ] | | | | | | | | | | | 1 = FDOR is full | $\downarrow$ | <b>\</b> | V | <b>\</b> \ | V | $\downarrow$ | V | $\downarrow$ | _ | <b>V</b> | <b>,</b> | Ų . | | | | 23 22 21 20 19 18 17 16 15 ** * * * * * * * * * * * * * * * * * | ) FD | F | | 11 1<br>FDOE F | DIE J | | | 6<br>R FMLC | 5<br>FOM- | 4<br>1FOM | | 2<br>FADE | 1<br>FLT | 0<br>FEN | | $\hat{0} \mid \hat{0} $ | BF IBE | CONT | | | Ċ | ž I | | | | | | | | | | | | | | | | | | | | | | | | | | EFCOP Control Status Register ( Reset = \$000000 | (FCS | R)Y: | \$FF | FFB4 | Rea | id/W | rite | | | | 1 | | | | | 1 16361 = \$000000 | | | | | | | | <b>*</b> = | Res | erve | ed, P | rogr | am a | as O | Figure B-27. EFCOP Counter and Control Status Registers (FCNT and FCSR) B-38 Freescale Semiconductor | Application: | Date: | | | | | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|--|--|--|--|--| | | Programmer: | | | | | | | | Sheet 2 of 2 | | | | | | | Saturation Mode Bit 4 0 = Disabled 1 = Enabled Sixteen-bit Arithmetic Mode Bit 5 0 = Disabled 1 = Enabled Filter Rounding Mode Bits 3–2 00 = Convergent 01 = Two's complement 10 = Truncation 11 = Reserved Filter Input Scaling Bit 6 0 = Not used 1 = Used | Filter Scaling Bits 1–0 00 = × 1 10 = × 16 01 = × 8 11 = Reserved | | | | | | | | 6 5 4 3 2 1 0 | | | | | | | 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7<br>* * * * * * * * * * * * * * * * * * * | FISL FSA FSM Rounding Filter | | | | | | | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | Mode Scaling | | | | | | | | | | | | | | | EFCOP ALU Control Register (FACR) Y:\$FFFFB5 Read/Writ | te | | | | | | | Reset = \$000000 | | | | | | | | <u> 15 14 13 12 11 10 9 8 7</u> | | | | | | | | Data Base Address (F | FDM Pointer) | | | | | | | | | | | | | | | EFCOP Data Base Address (FDBA<br>Reset = \$000000 | A) Y:\$FFFFB6 Read/Write | | | | | | | 15 14 13 12 11 10 9 8 7 | 7 6 5 4 3 2 1 0 | | | | | | | Coefficient Base Addres | s (FDM Pointer) | | | | | | | | | | | | | | | EFCOP Coefficient Base Address (FCBA) Y:\$FFFFB7 Read/Write Reset = \$000000 | | | | | | | | 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 | 7 6 5 4 3 2 1 0 | | | | | | | * * * * * * * * * * * * * * * * * * * | I FIITOR ( nannaig Vallia I | | | | | | | | | | | | | | | | B8 Read/Write | | | | | | | Reset = \$000000 | ★ = Reserved, Program as 0 | | | | | | Figure B-28. EFCOP FACR, FDBA, FCBA, and FDCH Registers **Programming Reference** DSP56311 User's Manual, Rev. 2 B-40 Freescale Semiconductor | A | bootstrap 3-1, 3-3, 4-4 | |----------------------------------------------------|-------------------------------------------------------| | | code 8-7 | | adder 1-7 | mode 4-3 | | Address Arithmetic Logic Unit (Address ALU) 1-7 | program 4-4, A-1 | | Address Attribute Priority Disable (APD) bit 4-12 | program options, invoking 4-4 | | Address Attribute Registers (AAR) 4-20, 4-25 | ROM 1-6 | | Bus Access Type (BAT) 4-27 | Boundary Scan Register (BSR) 4-33 | | Bus Address Attribute Polarity (BAAP) 4-26 | Burst Mode Enable (BE) bit 4-12 | | Bus Address to Compare (BAC) 4-25 | bus | | Bus Number of Address Bits to Compare (BNC) 4-25 | address 2-2 | | Bus Packing Enable (BPAC) 4-26 | data 2-2 | | Bus Program Memory Enable (BPEN) 4-26 | external address 2-5 | | Bus X Data Memory Enable (BXEN) 4-26 | external data 2-5 | | Bus Y Data Memory Enable (BYEN) 4-26 | internal 1-10 | | programming sheet B-19 | multiplexed 2-2 | | Address Generation Unit (AGU) 1-7 | non-multiplexed 2-2 | | Address Mode Wakeup 8-3 | Bus Access Type (BAT) bits 4-27 | | Address Trace Enable (ATE) bit 4-11 | Bus Address Attribute Polarity (BAAP) bit 4-26 | | Address Trace mode 1-6 | Bus Address to Compare (BAC) bits 4-25 | | addressing modes 1-8 | Bus Area 0 Wait State Control (BA0W) bits 4-22 | | Alignment Control (ALC) bit 7-14 | Bus Area 1 Wait State Control (BA1W) bits 4-22 | | Arithmetic Saturation Mode (SM) bit 4-6 | Bus Area 2 Wait State Control (BA2W) bits 4-22 | | Asynchronous Bus Arbitration Enable (ABE) bit 4-12 | Bus Area 3 Wait State Control (BA3W) bits 4-21 | | asynchronous data transfer 8-2 | Bus Column In-Page Wait State (BCW) bits 4-24 | | Asynchronous mode 7-9, 8-2, 8-13, 8-15, 8-16 | Bus Control Register (BCR) 4-20 | | Asynchronous Multidrop mode 8-15 | bit definitions 4-21 | | _ | Bus Area 0 Wait State Control (BA0W) 4-22 | | В | Bus Area 1 Wait State Control (BA1W) 4-22 | | | Bus Area 2 Wait State Control (BA2W) 4-22 | | barrel shifter 1-6 | Bus Area 3 Wait State Control (BA3W) 4-21 | | bit-oriented instructions 5-1 | Bus Default Area Wait State Control (BDFW) 4-21 | | BCHG 5-1 | Bus Request Hold (BRH) 4-21 | | BCLR 5-1 | Bus State (BBS) bit 4-21 | | BRCLR 5-1 | programming sheet B-17 | | BRSET 5-1 | Bus Default Area Wait State Control (BDFW) bits 4-21 | | BSCLR 5-1 | Bus DRAM Page Size (BPS) bits 4-24 | | BSET 5-1 | Bus Interface Unit (BIU) | | BSSET 5-1 | Address Attribute Registers (AAR) 4-20 | | BTST 5-1 | Bus Control Register (BCR) 4-20 | | JCLR 5-1 | DRAM Control Register (DCR) 4-20 | | JSCLR 5-1 | Bus Mastership Enable (BME) bit 4-24 | | JSET 5-1 | Bus Number of Address Bits to Compare (BNC) bits 4-25 | | JSSET 5-1 | Bus Packing Enable (BPAC) bit 4-26 | DSP56311 User's Manual, Rev. 2 | Bus Page Logic Enable (BPLE) bit 4-24 | Word Length Control (WL) 7-14 | |-------------------------------------------------|-------------------------------------------------| | Bus Program Memory Enable (BPEN) bit 4-26 | Control Register B (CRB) | | Bus Refresh Enable (BREN) bit 4-23 | Clock Polarity (CKP) 7-20 | | Bus Refresh Prescaler (BRP) bit 4-23 | Clock Source Direction (SCKD) 7-21 | | Bus Refresh Rate (BRF) bits 4-23 | Frame Sync Length (FSL) 7-21 | | Bus Release Timing (BRT) bit 4-12 | Frame Sync Polarity (FSP) 7-20 | | Bus Request Hold (BRH) bit 4-21 | Frame Sync Relative Timing (FSR) 7-21 | | Bus Row Out-of-Page Wait States (BRW) bits 4-24 | Mode Select (MOD) 7-20 | | Bus Software Triggered Reset (BSTR) bit 4-23 | programming sheet B-27 | | Bus X Data Memory Enable (BXEN) bit 4-26 | Receive Enable (RE) 7-19 | | Bus Y Data Memory Enable (BYEN) bit 4-26 | Receive Exception Interrupt Enable (REIE) 7-18 | | | Receive Interrupt Enable (RIE) 7-18 | | C | Receive Last Slot Interrupt Enable (RLIE) 7-18 | | | Serial Control Direction 0 (SCD0) 7-22 | | Cache Burst Mode Enable (BE) bit 4-12 | Serial Control Direction 1 (SCD1) 7-22 | | Cache Enable (CE) bit 4-5, 4-6 | Serial Control Direction 2 (SCD2) 7-21 | | Carry (C) bit 4-10 | Serial Output Flag 0 (OF0) 7-22 | | cellular base station 10-1 | Serial Output Flag 1 (OF1) 7-22 | | Central Processing Unit (CPU) 1-1 | Shift Directions (SHFD) 7-21 | | Chip Operating Mode (MD–MA) bits 4-13 | Synchronous/Asynchronous (SYN) 7-20 | | chip-select | Transmit 0 Enable (TE0) 7-19 | | logic 6-16 | Transmit 1 Enable (TE1) 7-19 | | signal 6-3 | Transmit 2 Enable (TE2) 7-20 | | clock 2-4 | Transmit Exception Interrupt Enable (TEIE) 7-18 | | Clock Divider (CD) bits 8-17 | Transmit Interrupt Enable (TIE) 7-18 | | clock generator 7-10, 7-16 | Transmit Last Slot Interrupt Enable (TLIE) 7-18 | | Clock Generator (CLKGEN) 1-9 | Core Priority (CP) bits 4-6 | | Clock Out Divider (COD) 8-17 | Core-DMA Priority (CDP) bits 4-13 | | Clock Output Disable (COD) bit 4-19 | cross-correlation filtering 10-1 | | Clock Polarity (CKP) bit 7-20 | crystal frequency 8-6 | | Clock Prescaler (SCP) 8-17 | Crystal Range (XTLR) bit 4-20 | | Clock Source Direction (SCKD) bit 7-21 | Crystal Range (ATER) bit + 20 | | CMOS 1-6 | D | | codec 7-3, 7-9, 7-11 | | | COM byte 4-10 | data and control host processor registers 6-12 | | Command Vector Register (CVR) 6-21, 6-24 | Data Arithmetic Logic Unit (Data ALU) 1-6, 1-7 | | Host Command (HC) 6-25 | Data Input (DI) bit 9-25 | | Host Vector (HV) 6-25 | data memory expansion 1-10 | | programming sheet B-24 | Data Output (DO) bit 9-25 | | Condition Code Register (CCR) 4-5 | data strobe 6-3 | | Carry (C) 4-10 | data transfer methods 5-2 | | Extension (E) 4-9 | data/coefficient transfer contention bit 10-2 | | Limit (L) 4-9 | DE signal 2-19 | | Negative (N) 4-9 | Debug Event signal (DE signal) 2-19 | | Overflow (V) 4-10 | Debug mode | | Scaling (S) 4-9 | entering 2-19 | | Unnormalized (U) 4-9 | external indication 2-19 | | Zero (Z) 4-10 | warning 3-8 | | Control Register A (CRA) | Debug support 1-6 | | Alignment Control (ALC) 7-14 | decimation 10-4, 10-35, 10-42 | | Frame Rate Divider Control (DC) 7-15 | example (sequence of even real numbers) 10-24 | | Prescale Modulus Select (PM) 7-15 | Decimation/Channel Count Register (FDCH) 10-42 | | Prescaler Range (PSR) 7-15 | Filter Channels (FCHL) 10-42 | | programming sheet B-26 | Filter Decimation (FDCM) 10-42 | | Select SCK (SSC1) 7-13 | Direct Memory Access (DMA) 6-5, 6-8 | | | | DSP56311 User's Manual, Rev. 2 Index-2 Freescale Semiconductor | EFCOP 10-2 | DSP56311 | |------------------------------------------------------------------------------|-------------------------------------------------------| | EFCOP restrictions 10-5 | Technical Data 1-1 | | Request Source bits 4-27 | DSP-to-host | | transfers and host bus 6-8 | data word 6-2 | | triggered by timer 9-21 | handshaking protocols 6-2 | | Direction (DIR) bit 9-25 | interrupts 6-2 | | Division Factor (DF) bits 4-20 | mapping 6-2 | | DMA Address Mode (DAM) bit 4-32 | transfer modes 6-2 | | DMA Channel Enable (DE) bit 4-27 | transfers 6-5, 6-20 | | DMA Channel Priority (DPR) bit 4-29 | dynamic memory configuration switching 3-7 | | DMA Continuous Mode Enable (DCON) bit 4-30 | | | DMA Control Registers (DCR5–DCR0) | E | | programming sheet B-20 | | | DMA Control Registers (DCRs) 4-27 | echo cancellation 10-1 | | bit definitions 4-27 | EFCOP ALU Control Register (FACR) | | DMA Address Mode (DAM) 4-32 | programming sheet B-39 | | DMA Channel Enable (DE) 4-27 | EFCOP Coefficient Base Address (FCBA) register | | DMA Channel Priority (DPR) 4-29 | programming sheet B-39 | | DMA Continuous Mode Enable (DCON) 4-30 | EFCOP Control Status Register (FCSR) | | DMA Destination Space (DDS) 4-32 | programming sheet B-38 | | DMA Interrupt Enable (DIE) 4-28 | EFCOP Counter (FCNT) | | DMA Request Source (DRS) 4-31 | programming sheet B-38 | | DMA Source Space (DSS) 4-32 | EFCOP Data Base Address (FDBA) register | | DMA Three-Dimensional Mode (D3D) 4-31 | programming sheet B-39 | | DMA Transfer Mode (DTM) 4-28 | EFCOP Decimation Channel (FDCH) Count Register | | DMA Transfer Mode (DTM) 4-28 DMA Destination Space (DDS) bit 4-32 | programming sheet B-39 | | DMA Interrupt Enable (DIE) bit 4-28 | Enhanced Filter Coprocessor (EFCOP) 1-2, 1-14, 10-1 | | DMA Request Source (DRS) bit 4-28 | control and status registers 10-3 | | * | core transfers 10-2 | | DMA Source Space (DSS) bit 4-32<br>DMA Three-Dimensional Mode (D3D) bit 4-31 | Decimation/Channel Count Register (FDCH) 10-42 | | | Decimation/Channel Counter Register (FDCH) 10-42 | | DMA Transfer Mode (DTM) bit 4-28 | Filter Channels (FCHL) 10-42 | | DO FOREVER (FV) Flag bit 4-7 | Filter Decimation (FDCM) 10-42 | | DO loop 1-8 | DMA restrictions 10-4 | | Do Loop Flag (LF) bit 4-7 | DMA transfers 10-2 | | Double Data Strobe 2-2 | features 10-1 | | Double Host Request (HDRQ) bit 6-8, 6-23 | Filter ALU Control Register (FACR) 10-40 | | Double-Precision Multiply Mode (DM) bit 4-7 | Filter Input Scale (FISL) 10-40 | | DRAM Control Register (DCR) 4-20, 4-22 | Filter Rounding Mode (FRM) 10-40 | | Bit Definitions 4-23 | Filter Saturation Mode (FSM) 10-40 | | Bus Column In-Page Wait State (BCW) 4-24 | Filter Scaling (FSCL) 10-41 | | Bus DRAM Page Size (BPS) 4-24 | Filter Coefficient Base Address (FCBA) register 10-41 | | Bus Mastership Enable (BME) 4-24 | Filter Coefficient Memory (FCM) | | Bus Page Logic Enable (BPLE) 4-24 | bank 10-2 | | Bus Refresh Enable (BREN) 4-23 | Filter Coefficient Memory (FCM) bank 10-2 | | Bus Refresh Prescaler (BRP) 4-23 | Filter Control Status Register (FCSR) 10-37 | | Bus Refresh Rate (BRF) 4-23 | Filter 10-37 | | Bus Row Out-of-Page Wait States (BRW) 4-24 | | | Bus Software Triggered Reset (BSTR) 4-23 | Filter Adaptive Mode (FADP) 10-39 | | programming sheet B-18 | Filter Contention (FCONT) 10-37 | | DS 2-2 | Filter Data Input Buffer Empty (FDIBE) 10-37 | | DSP core | Filter Data Input Interrupt Enable (FDIIE) 10-38 | | programming model 6-11 | Filter Data Output Interrupt Enable (FDOIE) 10-38 | | DSP56300 | Filter Enable (FEN) 10-39 | | core 1-1 | Filter Multichannel Mode (FMLC) 10-38 | | Family Manual 1-1, 1-5, 6-8 | Filter Operation Mode (FOM) 10-39 | | Filter Processing State Initialization Mode | Receive Enable (RE) 7-19 | |----------------------------------------------------------|------------------------------------------------------| | (FPRC) 10-38 | Receive Exception Interrupt Enable (REIE) 7-18 | | Filter Saturation (FSAT) 10-37 | Receive Interrupt Enable (RIE) 7-18 | | Filter Shared Coefficients Mode (FSCO) 10-38 | Receive Last Slot Interrupt Enable 7-18 | | Filter Type (FLT) 10-39 | Serial Control Direction 0 (SCD0) 7-22 | | Filter Update (FUPD) 10-39 | Serial Control Direction 1 (SCD1) 7-22 | | Filter Count Register (FCNT) 10-36 | Serial Control Direction 2 (SCD2) 7-21 | | Filter Data Base Address (FDBA) register 10-41 | Serial Output Flag 0 (OF0) 7-22 | | Filter Data Input Register (FDIR) 10-35 | Serial Output Flag 1 (OF1) 7-22 | | Filter Data Memory (FDM) 10-2, 10-4 | Shift Direction (SHFD) 7-21 | | Filter Data Memory (FDM) bank 10-2 | Synchronous/Asynchronous (SYN) 7-20 | | Filter Data Output Register (FDOR) 10-35 | Transmit 0 Enable (TE0) 7-19 | | Filter K-Constant Input Register (FKIR) 10-36 | Transmit 1 Enable (TE1) 7-19 | | Filter Multiplier Accumulator (FMAC) 10-2 | Transmit 2 Enable (TE2) 7-20 | | Filter Multiplier and Accumulator (FMAC) 10-5 | Transmit Exception Interrupt Enable (TEIE) 7-18 | | FIR 10-1 | Transmit Interrupt Enable (TIE) 7-18 | | IIR 10-1 | Transmit Last Slot Interrupt Enable (TLIE) 7-18 | | initialization 10-1 | control registers 7-12 | | input data buffer 10-2 | data and control signals 7-2 | | interrupt vector table 10-35 | DMA 7-6 | | memory bank base address pointers 10-2 | exception configuration 7-8 | | memory banks 10-4 | exceptions 7-7 | | | | | memory organization 10-4 | receive last slot interrupt 7-7<br>transmit data 7-8 | | Peripheral Module Bus (PMB) 10-3 | | | programming model 10-35 | transmit data with exception status 7-7 | | Saturation mode 10-5 | transmit last slot interrupt 7-7 | | Sixteen-bit Arithmetic mode 10-5 | flags 7-12 | | Enhanced Synchronous Serial Interface (ESSI) 1-13, 2-15, | frame rate divider 7-9 | | 2-16, 7-1 | frame sync | | 24-bit fractional data 7-14 | generator 7-16 | | after reset 7-6 | length 7-10 | | Asynchronous mode 7-3, 7-4, 7-10, 7-19 | polarity 7-11 | | audio enhancements 7-2 | selection 7-10 | | byte format 7-11 | signal 7-7, 7-9, 7-17 | | clock generator 7-10, 7-16 | word length 7-11 | | Clock Sources 7-3 | initialization 7-6 | | codec 7-11 | initialization example 7-6 | | control and time slot registers 7-6 | internally generated clock and frame sync 7-7 | | control direction of SC2 I/O signal 7-21 | interrupt 7-7 | | Control Register A (CRA) | Interrupt Service Routine (ISR) 7-8 | | Alignment Control (ALC) 7-14 | interrupt trigger event 7-9 | | Frame Rate Divider Control (DC) 7-15 | interrupts 7-7 | | Prescale Modulus Select (PM) 7-15 | multiple serial device selection 7-4 | | Prescaler Range (PSR) 7-15 | network enhancements 7-2 | | programming sheet B-26 | Network mode 7-2, 7-7, 7-9, 7-19, 7-20 | | Select SCK (SSC1) 7-13 | Normal mode 7-2, 7-9, 7-19 | | Word Length Control (WL) 7-14 | On-Demand mode 7-9, 7-14, 7-19 | | Control Register B (CRB) | operating mode 7-6, 7-9, 7-20 | | Clock Polarity (CKP) 7-20 | polling 7-7 | | Clock Source Directions (SCKD) 7-21 | Port Control Register (PCR) 7-6, 7-34 | | Frame Sync Length (FSL) 7-21 | Port Control Register C (PCRC) 7-34 | | Frame Sync Polarity (FSP) 7-20 | Port Control Register D (PCRD) 7-34 | | Frame Sync Relative Timing (FSR) 7-21 | Port Data Register (PDR) 7-35 | | Mode Select (MOD) 7-20 | Port Data Register C (PDRC) 7-35 | | programming sheet B-27 | Port Data Register D (PDRD) 7-35 | Index-4 Freescale Semiconductor | Port Direction Register (PRR) 7-34 | ESSI 2-2 | |---------------------------------------------------|-------------------------------------------------------| | Port Direction Register C (PRRC) 7-34 | ESSI0 Interrupt Priority Level (S0L) bits 4-15 | | Port Direction Register D (PRRD) 7-34 | ESSI1 Interrupt Priority Level (S1L) bits 4-15 | | prescale divider 7-15 | expansion memory 3-1 | | programming model 7-12 | Extended Mode Register (EMR) 4-5 | | receive data interrupt request 7-27 | Arithmetic Saturation Mode (SM) 4-6 | | Receive Data Register (RX) 7-12, 7-28 | Cache Enable (CE) 4-6 | | Receive Shift Register 7-28 | Core Priority (CP) 4-6 | | receive shift register clock output 7-4 | DO FOREVER (FV) Flag 4-7 | | Receive Slot Mask Register (RSM) | Rounding Mode (RM) 4-6 | | programming sheet B-28 | Sixteen-Bit Arithmetic Mode (SA) 4-6 | | Receive Slot Mask Registers (RSMA and RSMB) 7-12, | Extension (E) bit 4-9 | | 7-33 | external address bus 2-5 | | reset 7-6 | external bus control 2-5, 2-6, 2-7 | | RX clock 7-10 | External Bus Disable (EBD) bit 4-13 | | RX frame sync 7-10 | external data bus 2-5 | | RX frame sync pulses active 7-10 | external memory expansion port 2-5 | | select source of clock signal 7-21 | external Y I/O space 3-7 | | Serial Clock (SCK), ESSI 7-3 | - | | Serial Control 0 (SC00 and SC10) 7-3 | F | | Serial Control 1 (SC01 and SC11) 7-4 | | | Serial Control 2 (SC02 and SC12) 7-5 | filter | | Serial Input Flag (IF0) 7-4 | cross-correlation 10-1 | | Serial Output Flag 0 (OF0) bit 7-4 | FIR 10-1 | | Serial Output Flags (OF0–OF1) 7-17 | IIR 10-1 | | Serial Receive Data (SRD) 7-3 | Filter Adaptive Mode (FADP) bit 10-39 | | Serial Transmit Data (STD) 7-2 | Filter ALU Control Register (FACR) 10-40 | | SPI protocol 7-2 | Filter Input Scale (FISL) 10-40 | | Synchronous mode 7-3, 7-4, 7-10, 7-12 | Filter Rounding Mode (FRM) 10-40 | | Synchronous Serial Interface Status Register | Filter Saturation Mode (FSM) 10-40 | | (SSISR) 7-12, 7-26 | Filter Scaling (FSCL) 10-41 | | bit definitions 7-27 | Filter Channels (FCHL) bits 10-42 | | Receive Data Register Full (RDF) 7-27 | Filter Coefficient Base Address (FCBA) register 10-41 | | Receiver Frame Sync Flag (RFS) 7-27 | Filter Coefficient Memory (FCM) 10-2 | | Receiver Overrun Error Flag (ROE) 7-27 | Filter Coefficient Memory (FCM) bank 10-2 | | Serial Input Flag 0 (IF0) 7-28 | Filter Contention (FCONT) bit 10-37 | | Serial Input Flag 1 (IF1) 7-28 | Filter Control Status Register (FCSR) 10-37 | | Transmit Data Register Empty (TDE) 7-27 | Filter Adaptive Mode (FADP) 10-39 | | Transmit Frame Sync Flag (TFS) 7-27 | Filter Contention (FCONT) 10-37 | | Transmitter Underrun Error Flag (TUE) 7-27 | Filter Data Input Buffer Empty (FDIBE) 10-37 | | Synchronous/Asynchronous (SYN) bit 7-10 | Filter Data Input Interrupt Enable (FDIIE) 10-38 | | Time Slot Register (TSR) 7-8, 7-31 | Filter Data Output Buffer Full (FDOBF) 10-37 | | Transmit Data Registers (TX0–TX2) 7-12, 7-31 | Filter Data Output Interrupt Enable (FDOIE) 10-38 | | Transmit Enable (TE) 7-17 | Filter Enable (FEN) 10-39 | | Transmit Shift Registers 7-28 | Filter Multichannel Mode (FMLC) 10-38 | | Transmit Slot Mask Register (TSM) | Filter Operation Mode (FOM) 10-39 | | programming sheet B-28 | Filter Processing State Initialization Mode | | Transmit Slot Mask Registers (TSMA and | (FPRC) 10-38 | | TSMB) 7-12, 7-31 | Filter Saturation (FSAT) 10-37 | | TX clock 7-10 | Filter Shared Coefficients Mode (FSCO) 10-38 | | variable prescaler 7-15 | Filter Type (FLT) 10-39 | | word length frame sync 7-11 | Filter Update (FUPD) 10-39 | | word length frame sync timing 7-11 | Filter Count Register (FCNT) 10-36 | | EOM byte 4-10 | Filter Data Base Address (FDBA) register 10-41 | | equalization 10-1 | Filter Data Input Buffer Empty (FDIBE) bit 10-37 | | Filter Data Input Interrupt Enable (FDIIE) bit 10-38 | Н | |--------------------------------------------------------------|-----------------------------------------------------| | Filter Data Input Register (FDIR) 10-35 | | | Filter Data Memory (FDM) | HACK signal 6-18 | | bank 10-2 | handshaking mechanisms | | Filter Data Memory (FDM) bank 10-2 | HI08 6-5 | | Filter Data Output Buffer Full (FDOBF) bit 10-37 | hardware stack 1-8 | | Filter Data Output Interrupt Enable (FDOIE) bit 10-38 | HI08 1-12, 2-2 | | Filter Data Output Register (FDOR) 10-35 | ISR | | Filter Decimation (FDCM) bits 10-42 | Transmit Data Register Empty 6-26 | | Filter Enable (FEN) bit 10-39 | HI08 Interrupt Priority Level (HPL) bits 4-15 | | Filter Input Scale (FISL) bit 10-40 | Host Acknowledge Enable (HAEN) bit 6-18 | | Filter K-Constant Input Register (FKIR) 10-36 | Host Acknowledge Polarity (HAP) bit 6-16 | | Filter Multichannel Mode (FMLC) bit 10-38 | Host Address Line 8 Enable (HA8EN) 6-18 | | Filter Multiplier Accumulator (FMAC) 10-2 | Host Address Line 9 Enable (HA9EN) 6-18, 7-19 | | Filter Operation Mode (FOM) bits 10-39 | Host Address Strobe Polarity (HASP) bit 6-17 | | Filter Processing State Initialization Mode (FPRC) bit 10-38 | Host Base Address Register (HBAR) 6-12, 6-15, 6-31 | | Filter Rounding Mode (FRM) bit 10-40 | programming sheet B-22 | | Filter Saturation (FSAT) bit 10-37 | Host Chip Select Enable (HCSEN) bit 6-18 | | Filter Saturation Mode (FSM) bit 10-40 | Host Chip Select Polarity (HSCP) bit 6-17 | | Filter Scaling (FSCL) bits 10-41 | Host Command (HC) bit 6-25 | | Filter Shared Coefficients Mode (FSCO) bit 10-38 | Host Command Interrupt Enable (HCIE) bit 6-13 | | Filter Type (FLT) bit 10-39 | Host Command Pending (HCP) bit 6-14 | | Filter Update (FUPD) bit 10-39 | Host Control Register (HCR) 6-12, 6-29 | | Finite Impulse Response (FIR) filter 10-1, 10-14, 10-17, | Host Command Interrupt Enable (HCIE) 6-13 | | 10-24, 10-25, 10-26, 10-27 | Host Flags 2,3 (HF) 6-12 | | frame rate divider 7-9 | Host Receive Interrupt Enable (HRIE) 6-13 | | Frame Rate Divider Control (DC) bits 7-15 | Host Transmit Interrupt Enable (HTIE) 6-13 | | frame sync | programming sheet B-23 | | generator 7-16 | Host Data Direction Register (HDDR) 6-3, 6-12, 6-14 | | length 7-10 | programming sheet B-34 | | selection 7-10 | Host Data Direction Register (HDRR) 6-31 | | signal 7-7, 7-9, 7-17 | Host Data Register (HDR) 6-12, 6-15, 6-31 | | Frame Sync Length (FSL) bits 7-21 | programming sheet B-34 | | Frame Sync Polarity (FSP) bit 7-20 | Host Data Strobe Polarity (HDSP) bit 6-17 | | Frame Sync Relative Timing (FSR) bit 7-21 | Host Dual Data Strobe (HDDS) bit 6-17 | | Framing Error Flag (FE) bit 8-15 | Host Enable (HEN) bit 6-17 | | functional groups 2-2 | Host Flag 0 (HF0) bit 6-23 | | • | Host Flag 1 (HF1) bit 6-23 | | G | Host Flag 2 (HF2) bit 6-26 | | | Host Flag 3 (HF3) bit 6-26 | | general-purpose flags for host-DSP communication 6-6 | Host Flags 0, 1 (HF) bits 6-14 | | General-Purpose Input/Output (GPIO) 1-12, 2-18 | Host Flags 2,3 (HF) bits 6-12 | | functions 6-3 | Host GPIO Port Enable (HGEN) bit 6-18 | | Host Data Direction Register (HDDR) 6-12, 6-31 | Host Interface 2-2 | | Host Data Register (HDR) 6-12, 6-31 | Host Interface (HI08) 2-9, 2-11, 2-12, 6-1 | | Port B 5-6 | chip-select logic 6-16 | | Port C 5-7 | Command Vector Register (CVR) 6-7, 6-21 | | Port D 5-7 | Host Command (HC) 6-25 | | Port E 5-7 | Host Vector (HV) 6-25 | | Global Data Bus (GDB) 1-10 | programming sheet B-24 | | GPIO 2-2 | configuring host request mode 6-8 | | Timers 2-2 | control operating mode 6-16 | | Ground 2-4 | core communication with HI08 registers 6-11 | | PLL 2-4 | core interrupts | | | host command 6-7 | DSP56311 User's Manual, Rev. 2 Index-6 Freescale Semiconductor | receive data register full 6-7 | Host Data Direction Register (HDDR) 6-3, 6-12, 6-14 | |------------------------------------------------------|-------------------------------------------------------------------------------------| | transmit data empty 6-7 | programming sheet B-34 | | data registers 6-21 | Host Data Direction Register (HDRR) 6-31 | | data strobe 6-3 | Host Data Register (HDR) 6-12, 6-15, 6-31 | | Direct Memory Access (DMA) 6-8 | programming sheet B-34 | | DMA transfers and host bus 6-8 | host interrupt request pins (IRQx) 6-8 | | double-buffered mechanism 6-5 | Host Port Control Register (HPCR) 6-3, 6-12, 6-16, | | DSP core 6-5 | 6-20, 6-21, 6-29, 6-30 | | programming model 6-11 | Host Acknowledge Enable (HAEN) 6-18 | | DSP core interrupts 6-6 | Host Acknowledge Polarity (HAP) 6-16 | | DSP interrupt routines 6-22 | Host Address Line 8 Enable (HA8EN) 6-18 | | DSP-side | Host Address Line 9 Enable (HA9EN) 6-18, 7-19 | | control registers 6-12 | Host Address Strobe Polarity (HASP) 6-17 | | data registers 6-12 | Host Chip Select Enable (HCSEN) 6-18 | | registers after reset 6-20 | Host Chip Select Polarity (HCSP) 6-17 | | DSP-to-host | Host Data Strobe Polarity (HDSP) 6-17 | | data word 6-2 | Host Dual Data Strobe (HDDS) 6-17 | | handshaking protocols 6-2 | Host Enable (HEN) 6-17 | | interrupts 6-2 | Host GPIO Port Enable (HGEN) 6-18 | | mapping 6-2 | Host Multiplexed Bus (HMUX) 6-17 | | transfer modes 6-2 | Host Request Enable (HREN) 6-18 | | transfers 6-5, 6-20 | Host Request Open Drain (HROD) 6-17 | | dual host request enabled 6-9 | Host Request Polarity (HRP) 6-16 | | dual-strobe mode 6-19 | programming sheet B-4, B-22 | | enabling host requests 6-8 | host processor registers 6-12 | | external host address inputs 6-28 | Host Receive (HRX) register 6-5, 6-20, 6-31 | | external host programmer's model 6-21 | Host Receive Data Register (HRX) 6-20 | | four kinds of reset 6-28 | Host Receive Request (HRRQ) 6-8 | | four reset types 6-20 | host request line 6-3 | | general-purpose flags for host-DSP communication 6-6 | host request pins 6-9 | | GPIO configuration options 6-14 | host side | | GPIO functions 6-3 | Command Vector Register (CVR) 6-24 | | HACK signal 6-18 | Interface Control Register (ICR) 6-22 | | HACK/HRRQ handshake flags 6-22 | Interface Status Register (ISR) 6-25 | | handshaking mechanisms 6-5 | Interface Vector Register (IVR) 6-27 | | handshaking protocols 6-5 | Receive Byte Registers (RXH, RXM, RXL) 6-27 | | choosing 6-6 | Transmit Byte Registers (TXH, TXM, TXL) 6-28 | | Core DMA access 6-5 | | | host request 6-5 | host side registers after reset 6-28<br>Host Status Register (HSR) 6-12, 6-13, 6-30 | | interrupts 6-5 | Host Command Pending (HCP) 6-14 | | pros and cons of polling 6-6 | Host Flags 0, 1 (HF) 6-14 | | software polling 6-5 | Host Plags 6, 1 (111) 6-14<br>Host Receive Data Full (HRDF) 6-14 | | hardware reset 6-20, 6-28 | Host Transmit Data Empty (HTDE) 6-14 | | HI08-to-DSP core interface 6-1 | Host Transmit (HTX) register 6-6, 6-20, 6-27, 6-31 | | HI08-to-host | Host Transmit Data Register (HTDR) | | interface 6-1 | programming sheet B-21, B-25 | | Host Base Address Register (HBAR) 6-12, 6-15, 6-31 | host-side | | | register map 6-22 | | programming sheet B-22 | | | host command 6-7, 6-22 | host-to-DSP | | Host Control Register (HCR) 6-12, 6-29 | data transfers 6-5, 6-20 | | Host Command Interrupt Enable (HCIE) 6-13 | data word 6-1 | | Host Flags 2, 3 (HF) 6-12 | handshaking protocols 6-1 | | Host Receive Interrupt Enable (HRIE) 6-13 | instructions 6-1 | | Host Transmit Interrupt Enable (HTIE) 6-13 | mapping 6-1 | | programming sheet B-23 | HREQ/HTRQ handshake flags 6-22 | | instructions and addressing modes. 6-4 | Host Acknowledge Polarity (HAP) 6-16 | |----------------------------------------------------------|----------------------------------------------------| | Interface Control Register (ICR) 6-21, 6-22 | Host Address Line 8 Enable (HA8EN) 6-18 | | Double Host Request (HDRQ) 6-8, 6-23 | Host Address Line 9 Enable (HA9EN) 6-18, 7-19 | | Host Flag 0 (HF0) 6-23 | Host Address Strobe Polarity (HASP) 6-17 | | Host Flag 1 (HF1) 6-23 | Host Chip Select Enable (HCSEN) 6-18 | | Host Little Endian (HLEND) 6-23 | Host Chip Select Polarity (HCSP) 6-17 | | Initialize (INIT) 6-23 | Host Data Strobe Polarity (HDSP) 6-17 | | Receive Request Enable (RREQ) 6-24 | Host Dual Data Strobe (HDDS) 6-17 | | Transmit Request Enable (TREQ) 6-24 | Host Enable (HEN) 6-17 | | Interface Status Register (ISR) 6-21, 6-25 | Host GPIO Port Enable (HGEN) 6-18 | | Host Flag 2 (HF2) 6-26 | Host Multiplexed Bus (HMUX) 6-17 | | Host Flag 3 (HF3) 6-26 | Host Request Enable (HREN) 6-18 | | Host Request (HREQ) 6-26 | Host Request Open Drain (HROD) 6-17 | | Receive Data Full (RDF) 6-6 | Host Request Polarity (HRP) 6-16 | | Receive Data Register Full (RXDF) 6-27 | programming sheet B-4, B-22 | | Transmit Data Empty (TDE) 6-6 | host processor address space 6-21 | | Transmit Data Register Empty (TXDE) 6-26 | Host Receive (HRX) register 6-5, 6-12, 6-20, 6-31 | | Transmitter Ready (TRDY) 6-26 | Host Receive Data Full (HRDF) bit 6-6, 6-14 | | interrupt routines 6-7 | Host Receive Interrupt Enable (HRIE) bit 6-13 | | Interrupt Vector Register (IVR) 6-21, 6-27 | Host Receive Request (HRRQ) 6-8 | | programming sheet B-25 | Host Request | | interrupt-based techniques 6-21 | Double 2-2 | | masking interrupts 6-7 | Single 2-2 | | MOVEP instruction 6-12 | host request 6-5 | | multiplexed bus mode 6-3, 6-15, 6-18 | enabling 6-8 | | non-multiplexed bus mode 6-3, 6-18 | Host Request (HREQ) bit 6-26 | | pipeline 6-5 | Host Request Enable (HREN) bit 6-18 | | polling techniques 6-21, 6-27 | host request line 6-3 | | programming model | Host Request Open Drain (HROD) bit 6-17 | | DSP side 6-11 | host request pins 6-9 | | host side 6-21 | Host Request Polarity (HRP) bit 6-16 | | quick reference 6-29 | Host Status Register (HSR) 6-12, 6-13, 6-30 | | Receive Byte Registers (RXH, RHM, RHL) 6-6 | Host Command Pending (HCP) 6-14 | | Receive Byte Registers (RXH, RXM, RXL) 6-5, 6-27 | Host Flags 0, 1 (HF) 6-14 | | register banks 6-4 | Host Receive Data Full (HRDF) 6-14 | | request service from host 6-8 | Host Transmit Data Empty (HTDE) 6-14 | | resets | Host Transmit (HTX) register 6-6, 6-12, 6-20, 6-31 | | hardware and software 6-3, 6-12 | Host Transmit Data Empty (HTDE) bit 6-6, 6-14 | | single-strobe mode 6-19 | Host Transmit Data Register (HTDR) | | software polling 6-6 | programming sheet B-21, B-25 | | software reset 6-28 | Host Transmit Interrupt Enable (HTIE) bit 6-13 | | STOP command 6-22 | Host Vector (HV) bits 6-25 | | STOP instruction 6-28 | Hosts Interface (HI08) | | Stop mode 6-22 | Interrupt Control Register (ICR) | | timing requirements 6-6 | programming sheet B-24 | | Transmit Byte Registers 6-5 | host-to-DSP transfers 6-5 | | Transmit Byte Registers (TXH, TXM, TXL) 6-28 | HR 2-2 | | Transmit Data Registers (TXH, TXM, TXL) 6-5 | | | Transmit Registers (TXH, TXM, TXL) 6-6 | 1 | | vector registers 6-21 | Y/O | | Host Litle Endian (HLEND) bit 6-23 | I/O space | | Host Multiplexed Bus (HMUX) bit 6-17 | external Y data Memory 3-7 | | Host Port Control Register (HPCR) 6-3, 6-12, 6-16, 6-20, | X data Memory 3-5 | | 6-21, 6-29, 6-30 | Y data Memory 3-7 | | Host Acknowledge Enable (HAEN) 6-18 | Idle Line Flag (IDLE) bit 8-16 | Index-8 Freescale Semiconductor | Idle Line Interrupt Enable (ILIE) bit 8-12 | SCI Interrupt Priority Level (SCL) 4-15 | |-----------------------------------------------------------|----------------------------------------------------------| | Idle Line Wakeup mode 8-3 | Timer Interrupt Priority Level (TOL) 4-15 | | Infinite Impulse Response (IIR) filter 10-1 | Interrupt Priority Register-Peripherals (IPR-P) | | initialization | programming sheet B-15 | | EFCOP 10-1 | interrupt routines | | Initialize (INIT) bit 6-23 | Host Interface (HI08) 6-7 | | initializing the timer 9-3 | Interrupt Service Routine (ISR) 7-8, 9-4 | | Instruction Cache 3-3 | interrupt trigger event 7-9 | | instruction cache 1-6 | Interrupt Vector Register (IVR) 6-21 | | Interface Control Register (ICR) 6-22 | programming sheet B-25 | | Double Host Request (HDRQ) 6-8, 6-23 | Inverter (INV) bit 9-25, 9-27 | | Host Flag 0 (HF0) 6-23 | IRQD-IRQA Priority and Mode (IDL-IAL) bits 4-14 | | Host Flag 1 (HF1) 6-23 | | | Host Little Endian (HLEND) 6-23 | J | | Initialize (INIT) 6-23 | | | Receive Request Enable (RREQ) 6-24 | Joint Test Action Group (JTAG) 1-9 | | Transmit Request Enable (TREQ) 6-24 | BSR 4-33 | | Interface Status Register (ISR) 6-25 | interface 2-19 | | Host Flag 2 (HF2) 6-26 | Test Acces Port(TAP) 1-6 | | Host Flag 3 (HF3) 6-26 | | | Host Request (HREQ) 6-26 | L | | Receive Data Full (RDF) 6-6 | | | Receive Data Register Full (RXDF) 6-27 | Limit (L) bit 4-9 | | Transmit Data Empty (TDE) 6-6 | Loop Address register (LA) 1-8 | | Transmit Data Empty (TDE) 6 - 26 | Loop Counter register (LC) 1-8 | | Transmitter Ready (TRDY) 6-26 | NA. | | Interface Vector Register (IVR) 6-27 | М | | internal buses 1-10 | MONGHI COLLAR COLLAR | | internal I/O memory map B-2 | M68HC11 SCI interface 8-14 | | internal program memory 3-1, 3-2 | manual conventions 1-2 | | internal Y data Memory 3-5 | mapping control registers 5-1 | | Internal Y I/O space 3-7 | MC68000 family 6-27 | | interrupt 1-8, 5-2 | MC68681 DUART 8-14 | | configuring 4-14 | memory | | Host Interface (HI08) 6-5, 6-6 | allocation switching 3-2 | | priorities B-10 | configuration 3-7 | | <u>*</u> | dynamic switching 3-7 | | source priorities 4-17 | expansion 3-1 | | sources 4-14, 4-15, B-8 | external expansion port 1-10 | | table 4-14 | maps 3-8 | | table, memory map 4-15 | on-chip 1-9 | | trigger mode 4-15 | shared 10-2 | | vector 4-15 | Memory Expansion Port 1-6 | | interrupt and mode control 2-8 | memory map | | interrupt conditions 5-2 | internal I/O B-2 | | interrupt control 2-8 | memory maps 3-8, 3-9, 3-10, 3-11, 3-12, 3-13, 3-14, 3-15 | | Interrupt Control Register (ICR) | 3-16, 3-17, 3-18, 3-19, 3-20, 3-21, 3-22, 3-23, 3-24, | | programming sheet B-24 | 3-25, 3-26, 3-27, 3-28 | | Interrupt Mask (I) bits 4-9 | Memory Switch mode 3-2 | | Interrupt Priority Register Core (IPRC) 4-14 | X data Memory 3-4 | | IRQD–IRQA Priority and Mode (IDL–IAL) 4-14 | Y data Memory 3-6 | | programming sheet B-14 | Memory Switch Mode (MS) bit 4-13 | | Interrupt Priority Register Peripherals (IPRP) 4-14, 4-15 | mobile switching center 10-1 | | ESSI0 Interrupt Priority Level (S0L) 4-15 | MODD, MODC, MODB, and MODA 8-7 | | ESSI1 Interrupt Priority Level (S1L) 4-15 | mode control 2-8 | | HI08 Interrupt Priority Level (HPL) 4-15 | Mode Register (MR) 4-5 | | Do Loop Flag (LF) 4-7<br>Double-Precision Multiply Mode (DM) 4-7 | Overflow (V) bit 4-10<br>Overrun Error Flag (OR) bit 8-16 | |------------------------------------------------------------------|-----------------------------------------------------------| | Interrupt Mask (I) 4-9 | <b>-</b> | | Scaling (S) Mode 4-8 | Р | | Sixteen-Bit Compatibility (SC) mode 4-8 | D : F (DE) 1:: 0.15 | | Mode Select (MOD) bit 7-20 | Parity Error (PE) bit 8-15 | | move (MOVE, MOVEP) instructions 5-1 | Peripheral I/O Expansion Bus 1-10 | | MOVEP instruction 6-12 | Peripheral Module Bus (PMB) 10-3 | | Multidrop mode 8-2 | peripherals programming | | multiplexed bus 2-2 | bit-oriented instructions 5-1 | | multiplexed bus mode 6-3, 6-15, 6-18 | data transfer methods 5-2 | | Multiplication Factor (MF) bits 4-20 | guidelines 5-1 | | Multiplier-Accumulator (MAC) 1-6, 1-7 | individual reset state 5-1 | | | initialization steps 5-1 | | N | interrupts 5-2 | | | mapping control registers 5-1 | | Negative (N) bit 4-9 | move (MOVE, MOVEP) instructions 5-1 | | Network mode 7-7 | polling 5-2 | | non-multiplexed bus 2-2 | reading status registers 5-2 | | non-multiplexed bus mode 6-3 | Phase Lock Loop (PLL) 2-4<br>PINIT 4-20 | | 0 | PLL 1-9 | | | PLL Control (PCTL) register 4-19 | | off-chip memory 1-6, 3-1 | Clock Output Disable (COD) 4-19 | | OnCE/JTAG 2-2 | Crystal Range (XTLR) 4-20 | | On-Chip Emulation (OnCE) Interface | Division Factor (DF) 4-20 | | Debug Event signal (DE signal) 2-19 | PLL Enable (PEN) 4-20 | | On-Chip Emulation (OnCE) module 1-6, 1-9 | PLL Multiplication Factor (MF) 4-20 | | interface 2-19 | PLL Stop State (PSTP) 4-20 | | on-chip memory 1-6, 1-9 | Predivider Factor (PD) 4-19 | | On-Demand mode 7-9, 7-14 | programming sheet B-16 | | Operating 4-1 | XTAL Disable (XTLD) 4-20 | | operating frequency 1-6 | PLL Enable (PEN) bit 4-20 | | operating mode 4-1, 4-2 | PLL Stop State (PSTP) bit 4-20 | | Host Interface (HI08) 6-16 | pointers | | Operating Mode Register (OMR) 1-8, 4-10 | EFCOP memory bank base address 10-2 | | Address Attribute Priority Disable (APD) 4-12 | polling 5-2 | | Address Trace Enable (ATE) 4-11 | Port A 2-5, 4-20 | | Asynchronous Bus Arbitration Enable (ABE) 4-12 | Port B 2-2 | | Bus Release Timing (BRT) 4-12 | HI08 5-6 | | Cache Burst Mode Enable (BE) 4-12 | programming sheet B-34 | | Chip Operating Mode (MD–MA) 4-13 | Port C 2-2, 2-15, 2-16 | | COM byte 4-10 | control registers 7-34 | | Core-DMA Priority (CDP) 4-13 | ESSI0 5-7 | | EOM byte 4-10 | Port C Control Register (PCRC) 7-34 | | External Bus Disable (EBD) 4-13 | programming sheet B-35 | | Memory Switch Mode (MS) 4-13 | Port C Data Register (PDRC) 7-35 | | programming sheet B-13 | programming sheet B-35 | | SCS byte 4-10 | Port C Direction Register (PRRC) 7-34 | | Stack Extension Enable (SEN) 4-11 | programming sheet B-35 | | Stack Extension Overflow Flag (EOV) 4-11 | Port D 2-2 | | Stack Extension Underflow Flag (EUN) 4-11 | | | Stack Extension Wrap Flag (WRP) 4-11 | control registers 7-34 | | Stack Extension XY Select (XYS) 4-11 | ESSI1 5-7 Port D Control Register (PCPD) 7-34 | | Stop Delay Mode (SD) 4-13 | Port D Control Register (PCRD) 7-34 | | TA Synchronize Select (TAS) 4-12 | programming sheet B-36 | DSP56311 User's Manual, Rev. 2 Index-10 Freescale Semiconductor | Port D Data Register (PDRD) 7-35 | Receive Clock Mode Source (RCM) 8-17 | |-----------------------------------------------|---------------------------------------------------------| | programming sheet B-36 | Receive Data (RXD) signal 8-4 | | Port D Direction Register (PRRD) 7-34 | Receive Data Full (RDF) bit 6-6 | | programming sheet B-36 | Receive Data Register (RX) 7-28 | | Port E 2-17, 5-7 | Receive Data Register Full (RDF) bit 7-27 | | Port E Control Register (PCRE) 8-22 | Receive Data Register Full (RDRF) bit 8-16 | | programming sheet B-37 | Receive Data Register Full (RXDF) bit 6-27 | | Port E Data Register (PDRE) 8-23 | Receive Enable (RE) bit 7-19 | | programming sheet B-37 | Receive Exception Interrupt Enable (REIE) bit 7-18 | | Port E Direction Register (PRRE) 8-23 | Receive Frame Sync Flag (RFS) 7-27 | | programming sheet B-37 | Receive Interrupt Enable (RIE) bit 7-18 | | position independent code (PIC) 1-8 | Receive Last Slot Interrupt Enable (RLIE) bit 7-18 | | power | Receive Request Enable (RREQ) bit 6-24 | | low 1-6 | Receive Shift Register 7-28 | | management 1-6 | Receive Slot Mask Registers (RSMA and RSMB) 7-12, | | standby modes 1-6 | 7-33 | | Predivider Factor (PD) bits 4-19 | Receive with Exception Interrupt Enable (REIE) bit 8-11 | | prescale divider for ESSI 7-15 | Received Bit 8 (R8) bit 8-15 | | Prescale Modulus Select (PM) bits 7-15 | Receiver Enable (RE) bit 8-13 | | Prescaler Clock Enable (PCE) bit 9-24 | Receiver Overrun Error Flag (ROE) 7-27 | | prescaler counter 9-21 | Receiver Wakeup Enable (RWU) bit 8-13 | | Prescaler Counter Value (PC) bits 9-23 | register banks 6-4 | | Prescaler Preload Value (PL) bits 9-23 | RESET 2-8 | | Prescaler Range (PSR) bit 7-15 | reset | | Prescaler Source (PS) bits 9-23 | bus signals 2-5, 2-6 | | Program Address Bus (PAB) 1-11 | clock signals 2-4 | | Program Address Generator (PAG) 1-8 | interrupt signals 2-8 | | Program Control Unit (PCU) 1-8 | JTAG signals 2-19 | | Program Counter register (PC) 1-8 | mode control 2-8 | | Program Data Bus (PDB) 1-10 | OnCE signals 2-19 | | Program Decode Controller (PDC) 1-8 | PLL signals 2-4 | | program memory 1-6, 3-1, 3-2 | resets | | program memory expansion 1-10 | hardware and software 6-3 | | bus 1-10 | ROM, bootstrap 1-6, 3-1, 3-3 | | Program ROM, bootstrap 3-1 | Rounding Mode (RM) bit 4-6 | | programming model | RX clock 7-10 | | DSP core 6-11 | RXH, RXM, RXL registers 6-27 | | EFCOP 10-35 | | | ESSI 7-12 | S | | HI08 6-11 | | | DSP side 6-11 | saturation status bit 10-2 | | host side 6-21 | Scaling (S) bit 4-9 | | HI08 quick reference 6-29 | Scaling (S) Mode bits 4-8 | | peripherals 5-1 | SCI 2-2, 2-17 | | SCI 8-8 | SCI Clock Control Register (SCCR) 8-8, 8-17 | | timer 9-21 | bit definitions 8-17 | | programming sheets | Clock Divider (CD) 8-17 | | list B-1 | Clock Out Divider (COD) 8-17 | | _ | Clock Prescaler (SCP) 8-17 | | R | programming sheet B-30 | | | Receive Clock Mode Source (RCM) 8-17 | | RAM | Transmit Clock Source (TCM) 8-17 | | program 3-1 | SCI Clock Polarity (SCKP) bit 8-11 | | reading status registers 5-2 | SCI Control Register (SCR) 8-8, 8-10 | | Receive Ryte Registers (RXH RXM RXI) 6-5 6-27 | hit definitions 8-11 | | Idle Line Interrupt Enable (ILIE) 8-12 | Receive Data 8-8 | |-----------------------------------------------------|-------------------------------------------------------| | programming sheet B-29 | Receive Data with Exception Status 8-8 | | Receive with Exception Interrupt Enable (REIE) 8-11 | Timer 8-8 | | Receiver Enable (RE) 8-13 | Transmit Data 8-8 | | Receiver Wakeup Enable (RWU) 8-13 | GPIO 5-7 | | SCI Clock Polarity (SCKP) 8-11 | GPIO functionality 8-22 | | SCI Receive Interrupt Enable (RIE) 8-12 | I/O signals 8-3 | | SCI Shift Direction (SSFTD) 8-14 | Idle Line Wakeup mode 8-3 | | SCI Transmit Interrupt Enable (TIE) 8-12 | individual reset state (PCR = \$0) 8-6 | | Send Break (SBK) 8-14 | initialization 8-6 | | Timer Interrupt Enable (TMIE) 8-11 | Inter-processor messages 8-2 | | Timer Interrupt Rate (STIR) 8-11 | interrupts 8-6 | | Transmitter Enable (TE) 8-12 | Multidrop mode 8-2 | | Wakeup Mode Select (WAKE) 8-13 | operating mode 8-1 | | Wired-OR Mode Select (WOMS) 8-13 | Asynchronous 8-1 | | Word Select (WDS) 8-14 | Synchronous 8-1 | | SCI Interrupt Priority Level (SCL) bits 4-15 | programming model 8-8 | | SCI pins | data registers 8-20 | | RXD, TXD, SCLK 8-3 | Receive Data (RXD) 8-4 | | SCI Receive Data Register (SRX) 8-8, 8-20 | recover synchronization 8-2 | | SCI Receive Interrupt Enable (RIE) bit 8-12 | reset 8-4 | | SCI Serial Clock signal (SCLK) 8-4 | SCI Clock Control Register (SCCR) 8-6, 8-7, 8-8, 8-17 | | SCI Shift Direction (SSFTD) 8-14 | bit definitions 8-17 | | SCI Status Register (SSR) 8-8, 8-15 | Clock Divider (CD) 8-17 | | bit definitions 8-15 | Clock Divider (CD) 8-17 Clock Out Divider (COD) 8-17 | | Framing Error Flag (FE) 8-15 | Clock Prescaler (SCP) 8-17 | | | | | Idle Line Flag (IDLE) 8-16 | programming sheet B-30 | | Overrun Error Flag (OR) 8-16 | Receive Clock Mode Source (RCM) 8-17 | | Parity Error (PE) 8-15 | Transmit Clock Source (TCM) 8-17 | | Receive Data Register Full (RDRF) 8-16 | SCI Control Register (SCR) 8-6, 8-7, 8-8, 8-10 | | Received Bit 8 (R8) 8-15 | bit defintions 8-11 | | Transmit Data Register Empty (TDRE) 8-16 | Idle Line Interrupt Enable (ILIE) 8-12 | | Transmitter Empty (TRNE) 8-16 | programming sheet B-29 | | SCI Transmit Data Address Register (STXA) 8-9 | Receive with Exception Interrupt Enable | | SCI Transmit Data Register (STX or STXA) 8-19 | (REIE) 8-11 | | SCI Transmit Data Register (STX) 8-8, 8-21 | Receiver Enable (RE) 8-13 | | SCI Transmit Interrupt Enable (TIE) bit 8-12 | Receiver Wakeup Enable (RWU) 8-13 | | SCLK 8-2, 8-6 | SCI Clock Polarity (SCKP) 8-11 | | SCS byte 4-10 | SCI Receive Interrupt Enable (RIE) 8-12 | | Select SCK (SSC1) bit 7-13 | SCI Shift Direction (SSFTD) 8-14 | | Send Break (SBK) bit 8-14 | SCI Transmit Interrupt Enable (TIE) 8-12 | | Serial Clock (SCK) 7-3 | Send Break (SBK) 8-14 | | Serial Clock (SCLK), SCI 8-2 | Timer Interrupt Enable (TMIE) 8-11 | | Serial Communications Interface (SCI) 1-13, 2-17 | Timer Interrupt Rate (STIR) 8-11 | | Address Mode Wakeup 8-3 | Transmitter Enable (TE) 8-12 | | Asynchronous mode 8-2 | Wakeup Mode Select (WAKE) 8-13 | | bootstrap loading 8-7 | Wired-OR Mode Select (WOMS) 8-13 | | crystal frequency 8-6 | Word Select (WDS) 8-14 | | data registers 8-19 | SCI Receive Data Register (SRX) 8-8, 8-20 | | Data Word Formats 8-9 | SCI Status Register (SSR) 8-8, 8-15 | | enable wakeup function 8-13 | bit definitions 8-15 | | enable/disable SCI receive data with exception | Framing Error Flag (FE) 8-15 | | interrupt 8-11 | Idle Line Flag (IDLE) 8-16 | | exceptions 8-8 | Overrun Error Flag (OR) 8-16 | | Idle Line 8-8 | Parity Error (PE) 8-15 | Index-12 Freescale Semiconductor | Receive Data Register Full (RDRF) 8-16 | Carry (C) 4-10 | |-----------------------------------------------|------------------------------------------------------------| | Received Bit 8 (R8) 8-15 | Extension (E) 4-9 | | Transmit Data Register Empty (TDRE) 8-16 | Limit (L) 4-9 | | Transmitter Empty (TRNE) 8-16 | Negative (N) 4-9 | | SCI Transmit Data Address Register (STXA) 8-9 | Overflow (V) 4-10 | | SCI Transmit Data Register (STX) 8-8 | Scaling (S) 4-9 | | select wakeup on idle line mode 8-13 | Unnormalized (U) 4-9 | | Serial Clock (SCLK) 8-4, 8-19 | Zero (Z) 4-10 | | state after reset 8-5 | Extended Mode Register (EMR) 4-5 | | Synchronous mode 8-2 | Arithmetic Saturation Mode (SM) 4-6 | | transmission priority | Cache Enable (CE) 4-6 | | preamble, break, and data 8-7 | Core Priority (CP) 4-5, 4-6 | | transmit and receive shift registers 8-2 | DO FOREVER (FV) Flag 4-7 | | Transmit Data (TXD) 8-4 | Instruction Cache Enable (CE) 4-5 | | Transmit Data Register (STX or STXA) 8-19 | Rounding Mode (RM) 4-6 | | Transmit Data Register (STX) 8-21 | Sixteen-Bit Arithmetic Mode (SA) 4-6 | | Wired-OR mode 8-3 | Mode Register (MR) 4-5 | | Serial Control 0 (SC00 and SC10) signals 7-3 | Do Loop Flag (LF) 4-7 | | Serial Control 1 (SC01 and SC11) signals 7-4 | Double-Precision Multiply Mode (DM) 4-7 | | Serial Control 2 (SC02 and SC12) signals 7-5 | Interrupt Mask (I) 4-9 | | Serial Control Direction 0 (SCD0) bit 7-22 | Scaling (S) Mode 4-8 | | Serial Control Direction 1 (SCD1) bit 7-22 | Sixteen-Bit Compatibility (SC) Mode 4-8 | | Serial Control Direction 2 (SCD2) bit 7-21 | programming sheet B-12 | | Serial Input Flag 0 (IF0) bit 7-4, 7-28 | status registers, reading 5-2 | | Serial Input Flag 1 (IF1) bit 7-28 | Stop Delay Mode (SD) bit 4-13 | | Serial Output Flag (OF0–OF1) bits 7-17 | STOP instruction 6-20, 8-5 | | Serial Output Flag 0 (OF0) bit 7-4, 7-22 | Stop standby mode 1-6 | | Serial Output Flag 1 (OF1) bit 7-22 | Switch mode 1-6 | | Serial Receive Data (SRD) signal 7-3 | switching memory configuration dynamically 3-7 | | Serial Transmit Data (STD) signal 7-2 | switching memory sizes 3-2 | | setting timer operating mode 9-3 | Synchronous mode 7-9, 7-10, 7-12, 8-2, 8-16 | | shared memory 10-2 | Synchronous Serial Interface Status Register (SSISR) 7-12, | | Shift Direction (SHFD) bit 7-21 | 7-26 | | signals 2-1 | Receive Data Register Full (RDF) 7-27 | | functional grouping 2-2 | Receiver Frame Sync Flag (RFS) 7-27 | | Single Data Strobe 2-2 | Receiver Overrun Error Flag (ROE) 7-27 | | Sixteen-Bit Arithmetic Mode (SA) bit 4-6 | Serial Input Flag 0 (IF0) 7-28 | | Sixteen-Bit Compatibility (SC) mode bit 4-8 | Serial Input Flag 1 (IF1) 7-28 | | Sixteen-bit Compatibility mode 3-8 | Transmit Data Register Empty (TDE) 7-27 | | Size register (SZ) 1-8 | Transmit Frame Sync Flag (TFS) 7-27 | | software polling 6-5 | Transmitter Underrun Error Flag (TUE) 7-27 | | SRAM, interfacing 1-10 | Synchronous/Asynchronous (SYN) bit 7-20 | | Stack Counter register (SC) 1-9 | Synchronous/risynchronous (STIV) oit 7 20 | | Stack Extension Enable (SEN) bit 4-11 | Т | | Stack Extension Overflow Flag (EOV) bit 4-11 | | | Stack Extension Underflow Flag (EUN) bit 4-11 | TA Synchronize Select (TAS) bit 4-12 | | Stack Extension Wrap Flag (WRP) bit 4-11 | Test Access Port (TAP) 1-6, 1-9 | | Stack Extension XY Select (XYS) bit 4-11 | Time Slot Register (TSR) 7-31 | | Stack Pointer (SP) 1-8 | timer 2-18 | | standby mode | after Reset 9-3 | | Stop 1-6 | enabling 9-4 | | Wait 1-6 | exception 9-4 | | Status Register (SR) 1-8, 4-5, 4-6 | Compare 9-4 | | bit definitions 4-6 | Overflow 9-4 | | Condition Code Register (CCR) 4-5 | GPIO 5-8 | | Condition Code Register (CCR) 4-3 | | | initialization 9-3 | programming sheet B-32 | |------------------------------------------------|---------------------------------------------------------------------| | operating modes 9-5 | Timer Compare Flag (TCF) 9-24 | | Capture (mode 6) 9-5, 9-11, 9-15 | Timer Compare Interrupt Enable (TCIE) 9-27 | | Event Counter (mode 3) 9-5, 9-10 | Timer Control (TC) 9-26 | | GPIO (mode 0) 9-5 | Timer Enable (TE) 9-27 | | Input Period (mode 5) 9-5, 9-11, 9-13 | Timer Overflow Flag (TOF) 9-24 | | Input Width (mode 4) 9-5, 9-11, 9-12 | Timer Overflow Interrupt Enable (TOIE) 9-27 | | overview 9-5 | Timer Reload Mode (TRM) 9-25 | | Pulse (mode 1) 9-5, 9-7 | Timer Count Register (TCR) 9-29 | | Pulse Width Modulation (PWM) (mode 7) 9-5, | Timer Enable (TE) bit 9-27 | | 9-11, 9-16 | Timer Interrupt Enable (TMIE) bit 8-11 | | reserved 9-20 | Timer Interrupt Priority Level (TOL) bits 4-15 | | setting 9-3 | Timer Interrupt Rate (STIR) bit 8-11 | | signal measurement modes 9-11 | Timer Load Registers (TLR) 9-4, 9-28 | | Toggle (mode 2) 9-5, 9-8 | programming sheet B-33 | | watchdog modes 9-18 | Timer module | | Watchdog Pulse (mode 9) 9-5, 9-18 | architecture 9-1 | | Watchdog Toggle (mode 10) 9-5, 9-18 | timer block diagram 9-2 | | prescaler counter 9-21 | Timer Overflow Flag (TOF) bit 9-24 | | programming model 9-21 | Timer Overflow Interrupt Enable (TOIE) bit 9-27 | | special cases 9-21 | Timer Prescaler Count Register (TPCR) 9-23 | | timer compare interrupts 9-27 | bit definitions 9-23 | | Timer Compare Register (TCPR) 9-28 | Prescaler Counter Value (PC) 9-23 | | Timer Control/Status Register (TCSR) 9-24 | Timer Prescaler Load Register (TPLR) 9-4, 9-22 | | Data Input (DI) 9-25 | bit definitions 9-23 | | Data Output (DO) 9-25 | Prescaler Preload Value (PL) 9-23 | | Direction (DIR) 9-25 | Prescaler Source (PS) 9-23 | | Inverter (INV) 9-25, 9-27 | programming sheet B-31 | | Prescaler Clock Enable (PCE) 9-24 | Timer Reload Mode (TRM) bit 9-25 | | Timer Compare Flag (TCF) 9-24 | Timers 2-2 | | Timer Compare Interrupt Enable (TCIE) 9-27 | transcoder basestation 10-1 | | Timer Control (TC) 9-26 | Transmit 0 Enable (TE0) bit 7-19 | | Timer Enable (TE) 9-27 | Transmit 1 Enable (TE1) bit 7-19 | | Timer Overflow Flag (TOF) 9-24 | Transmit 2 Enable (TE2) bit 7-20 | | Timer Overflow Interrupt Enable (TOIE) 9-27 | Transmit Byte Registers (TXH, TXM, TXL) 6-5, 6-28 | | Timer Reload Mode (TRM) 9-25 | Transmit Clock Source (TDM) bit 8-17 | | Timer Count Register (TCR) 9-29 | Transmit Data Empty (TDE) bit 6-6 | | Timer Load Registers (TLR) 9-28 | Transmit Data Register Empty (TDE) bit 7-27 | | Timer Prescaler Count Register (TPCR) 9-23 | Transmit Data Register Empty (TDRE) bit 8-16 | | Prescaler Counter Value (PC) 9-23 | Transmit Data Register Empty (TXDE) bit 6-26 | | Timer Prescaler Load Register (TPLR) 9-22 | Transmit Data Registers (TX0–TX2) 7-12, 7-31 | | bit definitions 9-23 | Transmit Data Registers (TXH, TXM, TXL) 6-5 | | Prescaler Preload Value (PL) 9-23 | Transmit Data signal (TXD) 8-4 | | Prescaler Source (PS) 9-23 | Transmit Enable (TE) bits 7-17 | | Timer Compare Flag (TCF) bit 9-24 | Transmit Exception Interrupt Enable (TEIE) bit 7-18 | | Timer Compare Interrupt Enable (TCIE) bit 9-27 | Transmit Frame Sync Flag (TFS) 7-27 | | Timer Compare Register (TCPR) 9-4, 9-28 | Transmit Interrupt Enable (TIE) bit 7-18 | | Timer Control (TC) bits 9-26 | Transmit Last Slot Interrupt Enable (TLIE) bit 7-18 | | Timer Control/Status Register (TCSR) 9-3, 9-24 | Transmit Request Enable (TREQ) bit 6-24 | | bit definitions 9-24 | Transmit Shift Registers 7-28 | | Data Input (DI) 9-25 | Transmit Slot Mask Registers (TSMA and TSMB) 7-12 | | Data Output (DO) 9-25 | 7-31 | | Direction (DIR) 9-25 | Transmitter Empty (TRNE) bit 8-16 | | Inverter (INV) 9-25, 9-27 | Transmitter Empty (TRINE) bit 8-10 Transmitter Enable (TE) bit 8-12 | | Prescaler Clock Enable (PCE) 9-24 | Transmitter Ready (TRDY) bit 6-26 | | FICACAICI CIUCK EHAUIC (FCE) 3-24 | Transmitter Ready (TRDT) of 0-20 | Index-14 Freescale Semiconductor Transmitter Underrun Error Flag (TUE) 7-27 triple timer module 1-14 TX clock 7-10 TXD signal 8-4 TXH, TXM, TXL registers 6-28 ## U Unnormalized (U) bit 4-9 # ٧ Vector Base Address register (VBA) 1-8 vocoder 10-1 ## W Wait standby mode 1-6 Wakeup Mode Select (WAKE) bit 8-13 Wired-OR Mode Select (WOMS) bit 8-13 Word Length Control (WL) bits 7-14 Word Select (WDS) bits 8-14 # X X data memory 1-6, 3-3 X I/O space 3-5 X Memory Address Bus (XAB) 1-11 X Memory Data Bus (XDB) 1-10 X Memory Expansion Bus 1-10 XTAL Disable (XTLD) bit 4-20 ## Y Y data Memory 3-5 internal 3-5 Y data memory 1-6 Y I/O space 3-7 Y Memory Address Bus (YAB) 1-11 Y Memory Data Bus (YDB) 1-11 Y Memory Expansion Bus 1-10 ## Z Zero (Z) bit 4-10 DSP56311 User's Manual, Rev. 2 Index-16 Freescale Semiconductor