

# ±15kV ESD Protected, +3.3V, 1µA, 250kbps, RS-232 Transmitters/Receivers

### ICL3221EM, ICL3221EF

The Intersil ICL3221EM and ICL3221EF devices are 3.3V powered RS-232 transmitters/receivers which meet EIA/TIA-232 and V.28/V.24 specifications. Additionally, they provide  $\pm 15 \mathrm{kV}$  ESD protection (IEC61000-4-2 Air Gap and Human Body Model) on transmitter outputs and receiver inputs (RS-232 pins). Efficient on-chip charge pumps, coupled with manual and automatic power-down functions, reduce the standby supply current to a  $1\mu\mathrm{A}$  trickle. Small footprint packaging, and the use of small, low value capacitors ensure board space savings as well. Data rates greater than 250kbps are guaranteed at worst case load conditions. These devices are fully compatible with 3.3V-only systems.

The ICL3221EM and ICL3221EF feature an automatic power-down function, which powers down the on-chip power-supply and driver circuits. This occurs when an attached peripheral device is shut off or the RS-232 cable is removed, conserving system power automatically without changes to the hardware or operating system. These devices power up again when a valid RS-232 voltage is applied to any receiver input.

<u>Table 1</u> summarizes the features of the ICL3221EM and ICL3221EF.

#### **Related Literature**

· For a full list of related documents, visit our web page

1

- ICL3221EM product page
- ICL3221EF product page

#### **Features**

- ESD protection for RS-232 I/O pins to ±15kV (IEC61000)
- RS-232 compatible with V<sub>CC</sub> = 2.7V
- Meets EIA/TIA-232 and V.28/V.24 specifications at 3V
- · Latch-up free
- On-chip voltage converters require only four external 0.1µF capacitors
- · Manual and automatic power-down features
- · Receiver hysteresis for improved noise immunity
- Power supply range . . . . . . . . single +3.0V to +3.6V
- Low supply current in power-down state......  $1\mu A$
- Pb-free (RoHS compliant)

#### **Applications**

- · Any system requiring RS-232 communication ports
  - Battery powered, hand-held, and portable equipment
- Modems, printers, and other peripherals

#### **TABLE 1. SUMMARY OF FEATURES**

| PART<br>NUMBER | NUMBER OF<br>Tx | NUMBER OF<br>Rx | DATA RATE<br>(kbps) | RECEIVER ENABLE FUNCTION? | READY<br>OUTPUT? | MANUAL POWER-DOWN? | AUTOMATIC POWER-<br>DOWN FUNCTION? |
|----------------|-----------------|-----------------|---------------------|---------------------------|------------------|--------------------|------------------------------------|
| ICL3221EM      | 1               | 1               | 250                 | Yes                       | No               | Yes                | Yes                                |
| ICL3221EF      | 1               | 1               | 250                 | Yes                       | No               | Yes                | Yes                                |

# **Ordering Information**

| PART NUMBER<br>(Notes 3, 4) | PART<br>MARKING |             |             | PKG.<br>DWG.# |
|-----------------------------|-----------------|-------------|-------------|---------------|
| ICL3221EMVZ (Note 1)        | 3221 EMVZ       | -55 to +125 | 16 Ld TSSOP | M16.173       |
| ICL3221EFVZ (Note 2)        | 3221 EFVZ       | -40 to +125 | 16 Ld TSSOP | M16.173       |

#### NOTES:

- 1. Add "-T" suffix for 2.5k unit tape and reel option. Refer to TB347 for details on reel specifications.
- 2. Add "-T" suffix for 2.5k unit or "-T7A" suffix for 250 unit tape and reel options. Please refer to TB347 for details on reel specifications.
- 3. These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.
- 4. For Moisture Sensitivity Level (MSL), see device information page for ICL3221EM, ICL3221EF. For more information on MSL, see techbrief TB363.

### **Pin Configuration**



Submit Document Feedback 2 intersil FN7552.1 October 13, 2016

# **Pin Descriptions**

| PIN      | PIN<br>NUMBER | FUNCTION                                                                                                                                   |
|----------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| EN       | 1             | Active low receiver enable control                                                                                                         |
| C1+      | 2             | External capacitor (voltage doubler) is connected to this lead.                                                                            |
| V+       | 3             | Internally generated positive transmitter supply (+5.5V).                                                                                  |
| C1-      | 4             | External capacitor (voltage doubler) is connected to this lead.                                                                            |
| C2+      | 5             | External capacitor (voltage inverter) is connected to this lead.                                                                           |
| C2-      | 6             | External capacitor (voltage inverter) is connected to this lead.                                                                           |
| V-       | 7             | Internally generated negative transmitter supply (-5.5V).                                                                                  |
| R1IN     | 8             | ±15kV ESD protected, RS-232 compatible receiver inputs.                                                                                    |
| R10UT    | 9             | TTL/CMOS level receiver outputs.                                                                                                           |
| INVALID  | 10            | Active low output that indicates if no valid RS-232 levels are present on any receiver input.                                              |
| T1IN     | 11            | TTL/CMOS compatible transmitter Inputs.                                                                                                    |
| FORCEON  | 12            | Active high input to override automatic power-down circuitry thereby keeping transmitters active (FORCEOFF must be high).                  |
| T10UT    | 13            | ±15kV ESD protected, RS-232 level (nominally ±5.5V) transmitter outputs.                                                                   |
| GND      | 14            | Ground connection.                                                                                                                         |
| vcc      | 15            | System power supply input (3.0V to 3.6V).                                                                                                  |
| FORCEOFF | 16            | Active low to shut down transmitters and on-chip power supply. This overrides any automatic circuitry and FORCEON (see Table 2 on page 7). |

# **Typical Operating Circuit**



FIGURE 1. TYPICAL OPERATING CIRCUIT

#### **Absolute Maximum Ratings**

| VCC to GND0.3V to 6V                        |
|---------------------------------------------|
| V+ to GND0.3V to 7V                         |
| V- to GND +0.3V to -7V                      |
| V+ to V                                     |
| Input Voltages                              |
| T <sub>IN</sub> , FORCEOFF, FORCEON, EN     |
| R <sub>IN</sub>                             |
| Output Voltages                             |
| T <sub>OUT</sub>                            |
| R <sub>OUT</sub> , INVALID0.3V to VCC +0.3V |
| Short Circuit Duration                      |
| T <sub>OUT</sub> Continuous                 |
| ESD RatingSee specification table on page 5 |

#### **Thermal Information**

| Thermal Resistance (Typical, Note 5)           | $\theta_{	extsf{JA}}(	extsf{^{\circ}C/W})$ |
|------------------------------------------------|--------------------------------------------|
| 16 Ld TSSOP Package                            | 145                                        |
| Maximum Junction Temperature (Plastic Package) | +150°C                                     |
| Maximum Storage Temperature Range65            | 5°C to +150°C                              |
| Pb-Free Reflow Profile                         | see <u>TB493</u>                           |
|                                                |                                            |

#### **Operating Conditions**

| Operating Voltage Range       | +3.0V to +3.6V |
|-------------------------------|----------------|
| Temperature Range (ICL3221EM) | 55°C to +125°C |
| Temperature Range (ICL3221EF) | 40°C to +125°C |

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.

5. θ<sub>JA</sub> is measured with the component mounted on a low-effective thermal conductivity test board in free air. See Tech Brief TB379 for details.

**Electrical Specifications** Test conditions:  $V_{CC} = 3.3V \pm 10\%$ ,  $C_1 - C_4 = 0.1 \mu F$ ; unless otherwise specified. Typicals at  $T_A = +25 \,^{\circ}$  C.  $Boldface\ limits\ apply\ across\ the\ operating\ temperature\ ranges, -55°C\ to\ +125°C\ (ICL3221EM)\ and\ -40°C\ to\ +125°C\ (ICL3221EF).$ 

| PARAMETER                                                                               | TEST CO                                                          | TEMP<br>(°C)                           | MIN<br>(Note 7) | ТҮР                   | MAX<br>(Note 7)       | UNIT |    |
|-----------------------------------------------------------------------------------------|------------------------------------------------------------------|----------------------------------------|-----------------|-----------------------|-----------------------|------|----|
| DC CHARACTERISTICS                                                                      |                                                                  |                                        |                 |                       |                       |      |    |
| Supply Current, Automatic<br>Power-Down                                                 | All R <sub>IN</sub> Open, FORCEON = 6                            | and, forceoff = V <sub>CC</sub>        | Full            | -                     | 1.0                   | 10   | μΑ |
| Supply Current, Power-Down                                                              | FORCEOFF = GND                                                   |                                        | Full            | -                     | 1.0                   | 10   | μΑ |
| Supply Current, Automatic<br>Power-Down Disabled                                        | All Outputs Unloaded,<br>FORCEON = FORCEOFF =<br>V <sub>CC</sub> | V <sub>CC</sub> = 3.15V                | Full            | -                     | 0.3                   | 1.8  | mA |
| LOGIC AND TRANSMITTER INPUTS                                                            | AND RECEIVER OUTPUTS                                             |                                        | ·               |                       |                       |      |    |
| Input Logic Threshold Low                                                               | $T_{IN}$ , FORCEON, FORCEOFF,                                    | EN                                     | Full            | -                     | -                     | 0.8  | ٧  |
| Input Logic Threshold High                                                              | T <sub>IN</sub> , FORCEON, FORCEOFF,                             | V <sub>CC</sub> = 3.3V                 | Full            | 2.0                   | -                     | -    | V  |
| Input Leakage Current                                                                   | $T_{IN}$ , FORCEON, FORCEOFF,                                    | EN                                     | Full            | -                     | ±0.01                 | ±10  | μΑ |
| Output Leakage Current                                                                  | $\overline{FORCEOFF} = GND \text{ or } \overline{EN} = N$        | FORCEOFF = GND or EN = V <sub>CC</sub> |                 | -                     | ±0.05                 | ±10  | μΑ |
| Output Voltage Low                                                                      | I <sub>OUT</sub> = 1.6mA                                         |                                        | Full            | -                     | -                     | 0.4  | ٧  |
| Output Voltage High                                                                     | I <sub>OUT</sub> = -1.0mA                                        |                                        | Full            | V <sub>CC</sub> - 0.6 | V <sub>CC</sub> - 0.1 | -    | ٧  |
| AUTOMATIC POWER-DOWN (FORCE                                                             | EON = GND, FORCEOFF = VC                                         | C)                                     | ·               |                       |                       |      |    |
| Receiver Input Thresholds to<br>Enable Transmitters                                     | Power-up (see Figure 7)                                          |                                        | Full            | -2.7                  | -                     | 2.7  | V  |
| Receiver Input Thresholds to Disable Transmitters                                       | Power-down (see Figure 7)                                        |                                        | Full            | -0.3                  | -                     | 0.3  | V  |
| INVALID Output Voltage Low                                                              | I <sub>OUT</sub> = 1.6mA                                         |                                        | Full            | -                     | -                     | 0.4  | ٧  |
| INVALID Output Voltage High                                                             | I <sub>OUT</sub> = -1.0mA                                        |                                        | Full            | V <sub>CC</sub> - 0.6 | -                     | -    | ٧  |
| Receiver Threshold to Transmitters<br>Enabled Delay (t <sub>WU</sub> )                  |                                                                  |                                        | 25              | -                     | 100                   | -    | μs |
| Receiver Positive or Negative<br>Threshold to INVALID High Delay<br>(t <sub>INVH)</sub> |                                                                  |                                        | 25              | -                     | 1                     | -    | μs |

Submit Document Feedback intersil FN7552.1 October 13, 2016

**Electrical Specifications** Test conditions:  $V_{CC} = 3.3V \pm 10\%$ ,  $C_1 - C_4 = 0.1 \mu F$ ; unless otherwise specified. Typicals at  $T_A = +25 \,^{\circ}$  C. Boldface limits apply across the operating temperature ranges, -55  $^{\circ}$  C to +125  $^{\circ}$  C (ICL3221EM) and -40  $^{\circ}$  C to +125  $^{\circ}$  C (ICL3221EF). (Continued)

| PARAMETER                                                                              | TEST CONDITIONS                                                              |                                                               | TEMP<br>(°C) | MIN<br>(Note 7) | TYP  | MAX<br>(Note 7) | UNIT |
|----------------------------------------------------------------------------------------|------------------------------------------------------------------------------|---------------------------------------------------------------|--------------|-----------------|------|-----------------|------|
| Receiver Positive or Negative<br>Threshold to INVALID Low Delay<br>(t <sub>INVL)</sub> |                                                                              | 25                                                            | -            | 30              | -    | μs              |      |
| RECEIVER INPUT                                                                         |                                                                              |                                                               |              | 1               |      |                 |      |
| Input Voltage Range                                                                    |                                                                              |                                                               |              | -25             | -    | 25              | V    |
| Input Threshold Low                                                                    | V <sub>CC</sub> = 3.3V                                                       |                                                               | 25           | 0.6             | 1.2  | -               | V    |
| Input Threshold High                                                                   | V <sub>CC</sub> = 3.3V                                                       |                                                               | 25           | -               | 1.5  | 2.4             | V    |
| Input Hysteresis                                                                       |                                                                              |                                                               | 25           | -               | 0.5  | -               | V    |
| Input Resistance                                                                       |                                                                              |                                                               | 25           | 3               | 5    | 7               | kΩ   |
| TRANSMITTER OUTPUT                                                                     |                                                                              |                                                               |              | 1               |      | 1               |      |
| Output Voltage Swing                                                                   | All transmitter outputs loa                                                  | ded with 3kΩ to ground                                        | Full         | ±5.0            | ±5.4 | -               | V    |
| Output Resistance                                                                      | V <sub>CC</sub> = V+ = V- = 0V, transm                                       | itter output = ±2V                                            | Full         | 300             | 10M  | -               | Ω    |
| Output Short-Circuit Current                                                           |                                                                              |                                                               | Full         | -               | ±35  | ±60             | mA   |
| Output Leakage Current                                                                 | V <sub>OUT</sub> = ±12V, V <sub>CC</sub> = 0V or 3<br>power-down or FORCEOFF | Full                                                          | -            | -               | ±25  | μΑ              |      |
| TIMING CHARACTERISTICS                                                                 |                                                                              |                                                               | <u>'</u>     |                 |      |                 |      |
| Maximum Data Rate                                                                      | $R_L = 3k\Omega$ , $C_L = 1000pF$ , on                                       | $R_L = 3k\Omega$ , $C_L = 1000pF$ , one transmitter switching |              | 250             | 500  | -               | kbps |
| Receiver Propagation Delay                                                             | Receiver input to receiver output, C <sub>L</sub> = 150pF                    | t <sub>PHL</sub>                                              | 25           | -               | 0.15 | -               | μs   |
|                                                                                        |                                                                              | t <sub>PLH</sub>                                              | 25           | -               | 0.15 | -               | μs   |
| Receiver Output Enable Time                                                            | Normal operation                                                             |                                                               | 25           | -               | 200  | -               | ns   |
| Receiver Output Disable Time                                                           | Normal operation                                                             |                                                               | 25           | -               | 200  | -               | ns   |
| Transmitter Skew                                                                       | t <sub>PHL</sub> to t <sub>PLH</sub> (Note 6)                                |                                                               | 25           | -               | 100  | 1000            | ns   |
| Receiver Skew                                                                          | t <sub>PHL</sub> to t <sub>PLH</sub>                                         |                                                               | 25           | -               | 50   | 1000            | ns   |
| Transition Region Slew Rate                                                            | $V_{CC} = 3.3V,$                                                             | C <sub>L</sub> = 150pF to 2500pF                              | 25           | 4               | -    | 30              | V/µs |
|                                                                                        | $R_L = 3k\Omega$ to $7k\Omega$ ,<br>Measured from 3V to<br>-3V or -3V to 3V  | C <sub>L</sub> = 150pF to 1000pF                              | 25           | 6               | -    | 30              | V/µs |
| ESD PERFORMANCE                                                                        |                                                                              | 1                                                             |              |                 |      |                 | I    |
| RS-232 Pins (TOUT, RIN)                                                                | Human body model                                                             | 25                                                            | -            | ±15             | -    | kV              |      |
|                                                                                        | IEC61000-4-2 contact disc                                                    | 25                                                            | -            | ±8              | -    | kV              |      |
|                                                                                        | IEC61000-4-2 air gap discl                                                   | harge                                                         | 25           | -               | ±15  | -               | kV   |
| All Other Pins                                                                         | Human body model                                                             |                                                               | 25           | -               | ±2   | -               | kV   |

#### NOTES:

<sup>6.</sup> Transmitter skew is measured at the transmitter zero crossing points.

<sup>7.</sup> Parts are 100% tested at +25°C. Full temperature limits are established by bench and tester characterization.

### **Detailed Description**

ICL3221EM and ICL3221EF interface ICs operate from a single +3V supply, guarantee a 250kbps minimum data rate, require only four small external  $0.1\mu F$  capacitors, feature low power consumption, and meet all EIA RS-232C and V.28 specifications. The circuit is divided into three sections: charge pump, transmitters, and receivers.

#### **Charge-Pump**

Intersil's ICL3221EM and ICL3221EF utilize regulated on-chip dual charge pumps as voltage doublers, and voltage inverters to generate  $\pm 5.5$ V transmitter supplies from a V<sub>CC</sub> supply as low as 3.0V. This allows these devices to maintain RS-232 compliant output levels over the  $\pm 10\%$  tolerance range of 3.3V powered systems. The efficient on-chip power supplies require only four small, external 0.1µF capacitors for the voltage doubler and inverter functions at V<sub>CC</sub> = 3.3V. See "Capacitor Selection" on page 9 and Table 3 on page 9 for capacitor recommendations for other operating conditions. The charge pumps operate discontinuously (i.e., they turn off as soon as the V+ and V-supplies are pumped up to the nominal values), resulting in significant power savings.

#### **Transmitters**

The transmitters are proprietary, low dropout, inverting drivers that translate TTL/CMOS inputs to EIA/TIA-232 output levels. Coupled with the on-chip  $\pm 5.5 V$  supplies, these transmitters deliver true RS-232 levels over a wide range of single supply system voltages.

The transmitter output disables and assumes a high impedance state when the device enters the power-down mode (see <u>Table 2 on page 7</u>). These outputs may be driven to  $\pm 12V$  when disabled.

All devices guarantee a 250kbps data rate for full load conditions (3k $\Omega$  and 1000pF), V<sub>CC</sub>  $\geq$  3.0V, with one transmitter operating at full speed. Under more typical conditions of V<sub>CC</sub>  $\geq$  3.3V, R<sub>L</sub> = 3k $\Omega$ , and C<sub>L</sub> = 250pF, one transmitter easily operates at 900kbps.

Transmitter inputs float if left unconnected, and may cause  $I_{\mbox{\footnotesize{CC}}}$  increases. Connect unused inputs to GND for the best performance.

#### **Receivers**

The ICL3221EM and ICL3221EF devices contain standard inverting receivers that three-state via the  $\overline{\text{EN}}$  or  $\overline{\text{FORCEOFF}}$  control lines. The receivers convert RS-232 signals to CMOS output levels and accept inputs up to  $\pm 25\text{V}$  while presenting the required  $3k\Omega$  to  $7k\Omega$  input impedance (see Figure 2) even if the power is off (VCC = 0V). The receivers' Schmitt trigger input stage uses hysteresis to increase noise immunity and decrease errors due to slow input signal transitions.

The ICL3221EM's and ICL3221EF's inverting receivers are disabled only when  $\overline{\text{EN}}$  is driven high (see Table 2 on page 7).

Standard receivers driving powered down peripherals must be disabled to prevent current flow through the peripheral's protection diodes (see <u>Figures 3</u> and <u>4</u> on <u>page 7</u>). This renders them useless for wake up functions, but the corresponding

monitor receiver can be dedicated to this task as shown in Figure 4.



FIGURE 2. INVERTING RECEIVER CONNECTIONS

### **Low Power Operation**

These 3V devices require a nominal supply current of 0.3mA, during normal operation (not in power-down mode). This is considerably less than the 5mA to 11mA current required by comparable 5V RS-232 devices, allowing users to reduce system power simply by switching to this new family.

# Pin Compatible Replacements for 5V Devices

The ICL3221EM and ICL3221EF are pin compatible with existing 5V RS-232 transceivers - see the "Features" section on <u>page 1</u> for details.

This pin compatibility coupled with the low  $I_{CC}$  and wide operating supply range, make the ICL3221EM and ICL3221EF potential lower power, higher performance drop-in replacements for existing 5V applications. As long as the  $\pm$ 5V RS-232 output swings are acceptable, and transmitter input pull-up resistors aren't required, the ICL3221EM, ICL3221EF should work in most 5V applications.

When replacing a device in an existing 5V application, it is acceptable to terminate  $C_3$  to  $V_{CC}$  as shown on the "Typical Operating Circuit" on page 3. Nevertheless, terminate  $C_3$  to GND if possible, as slightly better performance results from this configuration.

# **Power-Down Functionality**

The already low current requirement drops significantly when the device enters power-down mode. In power-down, supply current drops to  $1\mu\text{A}$ , because the on-chip charge pump turns off (V+ collapses to VCC, V- collapses to GND), and the transmitter outputs three-state. Inverting receiver outputs may or may not disable in power-down; refer to Table 2 for details. This micro-power mode makes these devices ideal for battery powered and portable applications.

#### **Software Controlled (Manual) Power-Down**

The ICL3221EM and ICL3221EF devices provide a pin that allows the user to force the IC into the low power, standby state. Driving this pin high enables normal operation, while driving it low forces the IC into its power-down state. Connect FORCEOFF to  $V_{CC}$  if the power-down function isn't needed. Note that all the receiver outputs remain enabled during shutdown (see <u>Table 2</u>). For the lowest power consumption during power-down, the receivers should also be disabled by driving the  $\overline{\text{EN}}$  input high (see <u>Figures 3</u> and  $\underline{4}$ ).

Submit Document Feedback 6 intersil FN7552.1

TABLE 2. POWER-DOWN AND ENABLE LOGIC TRUTH TABLE

| RS-232 SIGNAL<br>PRESENT AT<br>RECEIVER INPUT? | FORCEOFF<br>INPUT | FORCEON<br>INPUT | EN<br>INPUT | TRANSMITTER<br>OUTPUTS | RECEIVER<br>OUTPUTS | INVALID<br>OUTPUT | MODE OF OPERATION                           |  |
|------------------------------------------------|-------------------|------------------|-------------|------------------------|---------------------|-------------------|---------------------------------------------|--|
| ICL3221EM, ICL3221EF                           |                   |                  |             |                        |                     |                   |                                             |  |
| No                                             | Н                 | Н                | L           | Active                 | Active              | L                 | Normal Operation                            |  |
| No                                             | Н                 | Н                | Н           | Active                 | High-Z              | L                 | (Auto Power-Down Disabled)                  |  |
| Yes                                            | Н                 | L                | L           | Active                 | Active              | Н                 | Normal Operation                            |  |
| Yes                                            | Н                 | L                | Н           | Active                 | High-Z              | Н                 | (Auto Power-Down Enabled)                   |  |
| No                                             | Н                 | L                | L           | High-Z                 | Active              | L                 | Power-Down Due to Auto Power-Down Logic     |  |
| No                                             | Н                 | L                | Н           | High-Z                 | High-Z              | L                 |                                             |  |
| Yes                                            | L                 | Х                | L           | High-Z                 | Active              | Н                 | Manual Power-Down                           |  |
| Yes                                            | L                 | х                | Н           | High-Z                 | High-Z              | Н                 | Manual Power-Down with Receiver Disabled    |  |
| No                                             | L                 | х                | L           | High-Z                 | Active              | L                 | Manual Power-Down                           |  |
| No                                             | L                 | х                | Н           | High-Z                 | High-Z              | L                 | Manual Power-Down with<br>Receiver Disabled |  |

The ICL3221EM and ICL3221EF utilize a two pin approach where the FORCEON and FORCEOFF inputs determine the IC's mode. For always enabled operation, FORCEON and FORCEOFF are both strapped high. To switch between active and power-down modes, under logic or software control, only the FORCEOFF input need be driven. The FORCEON state isn't critical, as FORCEOFF dominates over FORCEON. Nevertheless, if strictly manual control over power-down is desired, the user must strap FORCEON high to disable the automatic power-down circuitry.

The INVALID output always indicates whether or not a valid RS-232 signal is present at any of the receiver inputs (see Table 2), giving the user an easy way to determine when the interface block should power down. In the case of a disconnected interface cable where all the receiver inputs are floating (but pulled to GND by the internal receiver pull down resistors), the INVALID logic detects the invalid levels and drives the output low. The power management logic then uses this indicator to power down the interface block. Reconnecting the cable restores valid levels at the receiver inputs, INVALID switches high, and the power management logic wakes up the interface block. INVALID can also be used to indicate the DTR or RING INDICATOR signal, as long as the other receiver inputs are floating, or driven to GND (as in the case of a powered down driver). Connecting FORCEOFF and FORCEON together disables the automatic power-down feature, enabling them to function as a manual SHUTDOWN input (see Figure 5 on page 8).



FIGURE 3. POWER DRAIN THROUGH POWERED DOWN PERIPHERAL



FIGURE 4. DISABLED RECEIVERS PREVENT POWER DRAIN

Submit Document Feedback 7 intersil FN7552.1 October 13, 2016



FIGURE 5. CONNECTIONS FOR MANUAL POWER-DOWN WHEN NO VALID RECEIVER SIGNALS ARE PRESENT

With any of the control schemes, the time required to exit power-down, and resume transmission is only 100µs. A mouse, or other application, may need more time to wake up from shutdown. If automatic power-down is being utilized, the RS-232 device will re-enter power-down if valid receiver levels aren't reestablished within 30µs of the ICL3221EM, ICL3221EF powering up. Figure 6 illustrates a circuit that keeps the ICL3221EM, ICL3221EF from initiating automatic power-down for 100ms after powering up. This gives the slow-to-wake peripheral circuit time to reestablish valid RS-232 output levels.



FIGURE 6. CIRCUIT TO PREVENT AUTO POWER-DOWN FOR 100ms
AFTER FORCED POWER-UP

#### **Automatic Power-Down**

Even greater power savings is available by using the devices which feature an automatic power-down function. When no valid RS-232 voltages (see Figure 7) are sensed on any receiver input for 30  $\mu$ s, the charge pump and transmitters power-down, thereby reducing supply current to  $1\mu$ A. Invalid receiver levels occur whenever the driving peripheral's outputs are shut off (powered down) or when the RS-232 interface cable is disconnected. The ICL3221EM, ICL3221EF powers back up whenever it detects a valid RS-232 voltage level on any receiver input. This automatic power-down feature provides additional system power savings without changes to the existing operating system.



FIGURE 7. DEFINITION OF VALID RS-232 RECEIVER LEVELS

Automatic power-down operates when the FORCEON input is low, and the FORCEOFF input is high. Tying FORCEON high disables automatic power-down, but manual power-down is always available via the overriding FORCEOFF input. Table 2 on page 7 summarizes the automatic power-down functionality.

Devices with the automatic power-down feature include an INVALID output signal, which switches low to indicate that invalid levels have persisted on all of the receiver inputs for more than 30µs (see Figure 8). INVALID switches high 1µs after detecting a valid RS-232 level on a receiver input. INVALID operates in all modes (forced or automatic power-down, or forced on), so it is also useful for systems employing manual power-down circuitry. When automatic power-down is utilized, INVALID = 0 indicates that the ICL3221EM, ICL3221EF is in power-down mode.

The time to recover from automatic power-down mode is typically  $100\mu s$ .



FIGURE 8. AUTOMATIC POWER-DOWN AND INVALID TIMING DIAGRAMS

#### **Receiver ENABLE Control**

Several devices also feature an  $\overline{\text{EN}}$  input to control the receiver outputs. Driving  $\overline{\text{EN}}$  high disables all the inverting (standard) receiver outputs placing them in a high impedance state. This is useful to eliminate supply current, due to a receiver output forward biasing the protection diode, when driving the input of a powered down ( $V_{CC}$  = GND) peripheral (see Figure 3 on page 7).

Submit Document Feedback 8 intersil FN7552.1

### **Capacitor Selection**

The charge pumps require  $0.1\mu F$  capacitors for 3.3V operation. For other supply voltages, refer to Table 3 for capacitor values. Do not use values smaller than those listed in Table 3. Increasing the capacitor values (by a factor of 2) reduces ripple on the transmitter outputs and slightly reduces power consumption.  $C_2$ ,  $C_3$ , and  $C_4$  can be increased without increasing  $C_1$ 's value, however, do not increase  $C_1$  without also increasing  $C_2$ ,  $C_3$ , and  $C_4$  to maintain the proper ratios ( $C_1$  to the other capacitors).

When using minimum required capacitor values, make sure that capacitor values do not degrade excessively with temperature. If in doubt, use capacitors with a larger nominal value. The capacitor's Equivalent Series Resistance (ESR) usually rises at low temperatures and it influences the amount of ripple on V+ and V-.

**TABLE 3. REQUIRED CAPACITOR VALUES** 

| V <sub>CC</sub> | C <sub>1</sub> | C <sub>2</sub> , C <sub>3</sub> , C <sub>4</sub> |
|-----------------|----------------|--------------------------------------------------|
| (V)             | (μF)           | (μF)                                             |
| 3.0 to 3.6      | 0.1            | 0.1                                              |

### **Power Supply Decoupling**

In most circumstances a  $0.1\mu F$  bypass capacitor is adequate. In applications that are particularly sensitive to power supply noise, decouple  $V_{CC}$  to ground with a capacitor of the same value as the charge-pump capacitor  $C_1$ . Connect the bypass capacitor as close as possible to the IC.

### **Operation Down to 2.7V**

The ICL3221EM, ICL3221EF transmitter outputs meet RS-562 levels ( $\pm 3.7V$ ), at full data rate, with V<sub>CC</sub> as low as 2.7V. RS-562 levels typically ensure interoperability with RS-232 devices.

# Transmitter Outputs when Exiting Power-Down

Figure 9 shows the response of two transmitter outputs when exiting power-down mode. As they activate, the two transmitter outputs properly go to opposite RS-232 levels, with no glitching, ringing, nor undesirable transients. Each transmitter is loaded with  $3k\Omega$  in parallel with 2500pF. Note that the transmitters enable only when the magnitude of the supplies exceed approximately 3V.



FIGURE 9. TRANSMITTER OUTPUTS WHEN EXITING POWER-DOWN

### **High Data Rates**

The ICL3221EM, ICL3221EF maintains the RS-232 ±5V minimum transmitter output voltages even at high data rates. Figure 10 details a transmitter loopback test circuit, and Figure 11 on page 10 illustrates the loopback test result at 120kbps. For this test, all transmitters were simultaneously driving RS-232 loads in parallel with 1000pF, at 120kbps. Figure 12 on page 10 shows the loopback results for a single transmitter driving 1000pF and an RS-232 load at 250kbps. The static transmitters were also loaded with an RS-232 receiver.



FIGURE 10. TRANSMITTER LOOPBACK TEST CIRCUIT



FIGURE 11. LOOPBACK TEST AT 120kbps



FIGURE 12. LOOPBACK TEST AT 250kbps

### Interconnection with 3V and 5V Logic

The ICL3221EM, ICL3221EF directly interfaces with 5V CMOS and TTL logic families. Nevertheless, with the ICL3221EM, ICL3221EF at 3.3V, and the logic supply at 5V, AC, HC, and CD4000 outputs can drive ICL3221EM, ICL3221EF inputs, but ICL3221EM, ICL3221EF outputs do not reach the minimum VIH for these logic families. See Table 4 for more information.

TABLE 4. LOGIC FAMILY COMPATIBILITY WITH VARIOUS SUPPLY **VOLTAGES** 

| SYSTEM POWER-SUPPLY VOLTAGE (V) | V <sub>CC</sub> SUPPLY<br>VOLTAGE (V) | COMPATIBILITY                      |
|---------------------------------|---------------------------------------|------------------------------------|
| 3.3                             | 3.3                                   | Compatible with all CMOS families. |

#### **±15kV ESD Protection**

All pins on ICL3221EM and ICL3221EF devices include ESD protection structures, but the families incorporate advanced structures which allow the RS-232 pins (transmitter outputs and receiver inputs) to survive ESD events up to ±15kV. The RS-232 pins are particularly vulnerable to ESD damage because they typically connect to an exposed port on the exterior of the finished product. Simply touching the port pins, or connecting a cable, can cause an ESD event that might destroy unprotected ICs. These new ESD structures protect the device whether or not it is powered up, protect without allowing any latch-up mechanism to activate, and don't interfere with RS-232 signals as large as ±25V.

#### **Human Body Model (HBM) Testing**

As the name implies, this test method emulates the ESD event delivered to an IC during human handling. The tester delivers the charge through a  $1.5k\Omega$  current limiting resistor, making the test less severe than the IEC61000 test, which utilizes a  $330\Omega$ limiting resistor. The HBM method determines an IC's ability to withstand the ESD transients typically present during handling and manufacturing. Due to the random nature of these events, each pin is tested with respect to all other pins. The RS-232 pins on "E" family devices can withstand HBM ESD events to ±15kV.

#### **IEC61000-4-2 Testing**

The IEC61000 test method applies to finished equipment, rather than to an individual IC. Therefore, the pins most likely to suffer an ESD event are those that are exposed to the outside world (the RS-232 pins in this case), and the IC is tested in its typical application configuration (power applied) rather than testing each pin-to-pin combination. The lower current limiting resistor coupled with the larger charge storage capacitor yields a test that is much more severe than the HBM test. The extra ESD protection built into this device's RS-232 pins allows the design of equipment meeting Level 4 criteria without the need for additional board level protection on the RS-232 port.

#### **AIR-GAP DISCHARGE TEST METHOD**

For this test method, a charged probe tip moves toward the IC pin until the voltage arcs to it. The current waveform delivered to the IC pin depends on approach speed, humidity, temperature, etc., so it is difficult to obtain repeatable results. The "E" device RS-232 pins withstand ±15kV air-gap discharges.

#### **CONTACT DISCHARGE TEST METHOD**

During the contact discharge test, the probe contacts the tested pin before the probe tip is energized, thereby eliminating the variables associated with the air-gap discharge. The result is a more repeatable and predictable test, but equipment limits prevent testing devices at voltages higher than ±8kV. All "E" family devices survive ±8kV contact discharges on the RS-232 pins.

Submit Document Feedback intersil FN7552.1 10

# Typical Performance Curves $v_{CC}$ = 3.3V, $T_A$ = +25°C.





FIGURE 13. TRANSMITTER OUTPUT VOLTAGE vs LOAD CAPACITANCE

FIGURE 14. SLEW RATE vs LOAD CAPACITANCE



FIGURE 15. SUPPLY CURRENT vs LOAD CAPACITANCE WHEN TRANSMITTING DATA

### **Die Characteristics**

### **Substrate Potential (Powered Up):**

GND

#### **TRANSISTOR COUNT:**

ICL3221EM, ICL3221EF: 286

#### **PROCESS:**

Si Gate CMOS

**Revision History** The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please visit our website to make sure you have the latest revision.

| DATE             | REVISION | CHANGE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| October 13, 2016 | FN7552.1 | Updated datasheet with new standards. In the first sentence on page 1 changed "3.0V" to "3.3V". Removed second Features bullet on page 1. Removed PDAs, palmtops, notebooks, laptops, digital cameras, cellular/mobile phones application references on page 1. Added ICL3221EF information throughout datasheet. Added Revision History and About Intersil sections. Updated M16.173 package outline drawing to the most current revision, changes are as follows: -Convert to new POD format by moving dimensions from table onto drawing and adding land pattern. No dimension changes |

### **About Intersil**

Intersil Corporation is a leading provider of innovative power management and precision analog solutions. The company's products address some of the largest markets within the industrial and infrastructure, mobile computing, and high-end consumer markets.

For the most updated datasheet, application notes, related documentation, and related parts, see the respective product information page found at <a href="https://www.intersil.com">www.intersil.com</a>.

You may report errors or suggestions for improving this datasheet by visiting www.intersil.com/ask.

Reliability reports are also available from our website at www.intersil.com/support.

For additional products, see <a href="www.intersil.com/en/products.html">www.intersil.com/en/products.html</a>

Intersil products are manufactured, assembled and tested utilizing ISO9001 quality systems as noted in the quality certifications found at www.intersil.com/en/support/qualandreliability.html

Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see <a href="https://www.intersil.com">www.intersil.com</a>

Submit Document Feedback 12 intersil FN7552.1

# **Package Outline Drawing**

M16.173

16 LEAD THIN SHRINK SMALL OUTLINE PACKAGE (TSSOP) Rev 2, 5/10



SEE DETAIL "X"

0.09-0.20

For the most recent package outline drawing, see M16.173.

**END VIEW** 



SIDE VIEW





#### NOTES:

- 1. Dimension does not include mold flash, protrusions or gate burrs. Mold flash, protrusions or gate burrs shall not exceed 0.15 per side.
- 2. Dimension does not include interlead flash or protrusion. Interlead flash or protrusion shall not exceed 0.25 per side.
- 3. Dimensions are measured at datum plane H.
- 4. Dimensioning and tolerancing per ASME Y14.5M-1994.
- 5. Dimension does not include dambar protrusion. Allowable protrusion shall be 0.08mm total in excess of dimension at maximum material condition. Minimum space between protrusion and adjacent lead is 0.07mm.
- 6. Dimension in ( ) are for reference only.
- 7. Conforms to JEDEC MO-153.

Submit Document Feedback 13 FN7552.1 intersil