# ADVANCED VOLTAGE REGULATOR - ENABLE AND SENSE INPUTS (EN, SI) PRO-TECTED AGAINST NEGATIVE TRANSIENTS DOWN TO -5V - RESET THRESHOLD ADJUSTABLE FROM 3.8 TO 4.7V - EXTREMELY LOW QUIESCENT CURRENT, 65μA (LESS THAN 90μA) IN STANDBY MODE - OPERATING DC SUPPLY VOLTAGE RANGE 5V - 28V - OPERATING TRANSIENT SUPPLY VOLT-AGE UP TO 40V - HIGH PRECISION STANDBY OUTPUT VOLT-AGE 5V ± 1% WITH 100mA CURRENT CA-PABILITY - OUTPUT 2 VOLTAGE 5V ± 2% WITH 400mA CURRENT CAPABILITY (ADJ WIRED TO VOUT2) - OUTPUT 2 VOLTAGE ADJUSTABLE BY EX-TERNAL VOLTAGE DIVIDER - OUTPUT 2 DISABLE FUNCTION FOR STANDBY MODE #### **DESCRIPTION** The L4936F is a monolithic integrated dual voltage regulator with two very low dropout outputs and accidinal functions as power-on reset and input voltage sense. It is designed for supplying the inicrocomputer controlled systems especially in automotive applications. ## PIN CONNECTIONS (Top views) June 2000 1/11 ## **ABSOLUTE MAXIMUM RATINGS** | Symbol | Parameter | Value | Unit | |----------------------|---------------------------------------------------------------------------------------------------------|--------------------|------| | V <sub>INDC</sub> | DC Operating Supply Voltage | 28 | V | | V <sub>INTR</sub> | Transient Operating Supply Voltage (T < 400ms) | -14 to 40 | V | | Io | Output Current | internally limited | | | $V_{SI}$ | Sense Input Voltage (Voltage Forced) (note 2) | -20 to 20 | V | | I <sub>SI</sub> | Sense Input Current (Current Forced) (note 2) | ±1 | mA | | $V_{EN}$ | Enable Input Voltage (Voltage Forced) (note 2) | -20 to 20 | V | | I <sub>EN</sub> | Sense Input Current (Current Forced) (note 2) | ±1 | mA | | $V_{RES}$ , $V_{SO}$ | Output Voltages | -0.3 to 20 | V | | $I_{RES}$ , $I_{SO}$ | Output Currents (Output Low) | 5 | mA | | Po | Power Dissipation at T <sub>amb</sub> = 80°C (note 3)<br>Multiwatt 11 (R <sub>th</sub> heatsink = 9K/W) | 5 | W | | $T_{stg}$ | Storage Temperature | -65 to 150 | °C | | T <sub>i</sub> | Operating Junction Temperature | -40 to 150 | °C | | T <sub>JSD</sub> | Thermal shutdown junction temperature Output 2 will shut-down typically at Tj 10K lower than output 1 | 165 | °C | Note: The circuit is ESD protected according to MIL-STD-883C Note 2: Current forced means voltage unlimited but current limited to the specified value Voltage forced means voltage limited to the specified valueswhile the current is not limited Note 3: Typical value soldered on a PC board with 8 cm2 copper ground plane (35mm thick) ## **BLOCK DIAGRAM** ## THERMAL DATA | Symbol | ol Parameter | | MW 15 | Unit | |------------------------|----------------------------------|---|-------|------| | R <sub>th j-case</sub> | Thermal Resistance Junction-case | 3 | | °C/W | Note 3: Typical value soldered on a PC board with 8 cm2 copper ground plane (35mm thick) # **PIN FUNCTIONS** | PIN (MW 11) | PIN (MW 15) | Name | Function | | | |-------------|-------------|-------|------------------------------------------------|--|--| | 1 | 1 | VS1 | Supply Voltage (400mA Regulator) | | | | 1 | 2 | VS2 | Supply Voltage (100mA Regulator, Reset, Sense) | | | | 2 | 3 | S1 | Sense Input | | | | 3 | 4 | PR | Reset Theresold Programming | | | | 4 | 5 | СТ | Reset Delay Capacitor | | | | 5 | 7 | EN | Enable (low will activate the 400mA regulator) | | | | 6 | 8 | GND | Ground | | | | 7 | 9 | RES | Reset Output | | | | 8 | 12 | SO | Sense Output | | | | 9 | 13 | OUT 1 | 100mA Regulator Output | | | | 10 | 14 | ADJ | Feedback of 400mA Regulator | | | | 11 | 15 | OUT 2 | 400mA Regulator Output | | | | | 6, 10, 11 | NC | Not Connected | | | # **ELECTRICAL CHARACTERISTICS** ( $V_S = 14V$ ; $T_j = -40$ to $150^{\circ}$ C unless otherwise specified.) | Symbol | ol Parameter Test Condition | | Min. | Тур. | Max. | Unit | |----------------------|--------------------------------------------|--------------------------------------------------------------------------------------|------|------|------|------| | OUT 1 | | | | | | | | V <sub>O1</sub> | Supply Output Voltage | V <sub>S</sub> = 6 to 28V;<br>I <sub>O1</sub> = 400μA to 100mA | 4.9 | 5 | 5.1 | V | | | | $T_j \le 125^{\circ}C$ ; $I_{O1} = 50$ to $400\mu A$ | 4.8 | 5 | 5.2 | V | | $V_{DP1}$ | Dropoutput Voltage 1 | $I_{OUT1} = 10mA$ | | 0.1 | 0.2 | V | | | | $I_{OUT1} = 100 \text{mA}; V_S = 4.8 \text{V}$ | | 0.2 | 0.4 | V | | V <sub>OL01</sub> | Load Regulation 1 | I <sub>OUT1</sub> = 1 to 100mA<br>(after regulation setting) | | | 25 | mV | | V <sub>LIM1</sub> | Current Limit 1 | VOUT1 = 0.8 to 4.5V | 100 | 200 | 400 | mA | | I <sub>QSB</sub> | Quiescent Current in Standby<br>Mode | $I_{EN} \ge 2.4 V$ (output 2 disabled)<br>$I_{O1} = 0.1 mA$ ; $V_{SI} > 1.3 V$ | | 65 | 90 | μΑ | | | | $T_J < 85^{\circ}C; R_{PR} = 0$ | | 75 | | μΑ | | OUT 2 | | | | | | | | V <sub>O2</sub> | Output Voltage 2<br>ADJ connected to OUT 2 | Enable = LOW; $V_S = 6$ to 28V; $I_{02} = 5$ to 400mA | 4.9 | | 5.1 | V | | $V_{DP2}$ | Dropoutput Voltage 2 | I <sub>OUT2</sub> = 100mA; V <sub>S</sub> = 4.8V | | 0.2 | 0.3 | V | | | | I <sub>OUT2</sub> = 400mA; V <sub>S</sub> = 4.8V | | 0.3 | 0.6 | V | | V <sub>OL02</sub> | | | | | 50 | mV | | R <sub>ADJ</sub> | Adjust Input Resistance | | 60 | 100 | 150 | ΚΩ | | I <sub>LIM2</sub> | Current Limit 2 | V02 = 0.8 to 4.5V | 450 | 650 | 1300 | mA | | ΙQ | Quiescent Current | $I_{OUT1} = 100 \text{mA}; I_{OUT2} = 400 \text{mA}$ | | | 20 | mA | | OUT1, OU | Т 2 | | | | | | | V <sub>OLi 1,2</sub> | Line Regulation | $V_S = 6$ to 28V; $I_{O1} = 1$ mA,<br>$I_{O2} = 5$ mA,<br>(after regulation setting) | | | 20 | mV | ## **ELECTRICAL CHARACTERISTICS** (Continued.) | Symbol | Parameter | Test Condition | Min. | Тур. | Max. | Unit | |----------------------|-----------------------------------------------|-------------------------------------------------------------------------|------|----------------------|----------------------|------| | ENABLE I | NPUT | | | | | | | V <sub>ENL</sub> | Enable Input Low Voltage (Output 2 Active) | | -20 | | 1 | V | | V <sub>ENH</sub> | Enable Input High Voltage | | 1.4 | | 20 | V | | V <sub>ENhyst</sub> | Enable Hysteresis | | 20 | 30 | 60 | mV | | I <sub>EN LOW</sub> | Enable Input Current Low | $V_{EN} = 0$ | -20 | -8 | -3 | μΑ | | I <sub>EN HIGH</sub> | Enable Input Current High | V <sub>EN</sub> = 1.1 to 7V; T <sub>J</sub> < 130°C; | -1 | 0 | 1 | μΑ | | | | V <sub>EN</sub> = 1.1 to 7V;<br>T <sub>J</sub> = 130 to 150°C; | -10 | 0 | 10 | μΑ | | RESET CII | RCUIT | | | | | | | $V_{RT}$ | Reset Theresold Voltage | R <sub>PR</sub> = ∞ | 4.5 | V <sub>O1</sub> -0.3 | V <sub>01</sub> -0.2 | V | | | (note4) | $R_{PR} = 0$ | 3.65 | 3.8 | 3.95 | V | | V <sub>RTH</sub> | Reset Theresold Hysteresis | R <sub>PR</sub> = ∞ | 15 | 40 | 100 | mV | | t <sub>RD min</sub> | Reset Pulse Delay | $C_{RES} = 47 nF; t_r \le 30 \mu s; (note 5)$ | 40 | 60 | 100 | ms | | t <sub>RD nom</sub> | Reset Pulse Delay | C <sub>RES</sub> = 47nF; (note 6) | 60 | 100 | 140 | ms | | t <sub>RR</sub> | Reset Reaction Time | C <sub>RES</sub> = 47nF | 10 | 50 | 150 | μs | | I <sub>CT</sub> | Pull Down Capability of the Discharge circuit | Vout1 < VRT | 3 | 6 | 15 | mA | | I <sub>CT</sub> | Charge Current | Vout1 > Vrt | -1.3 | -1 | 0.7 | μΑ | | V <sub>RESL</sub> | Reset Output Low Voltage | Rres = $10K\Omega$ to Vout1<br>Vout1 $\geq 1.5V$ | | | 0.4 | V | | V <sub>RESH</sub> | Reset Output High Leakage current | V <sub>RES</sub> = 5V | | | 1 | μΑ | | SENSE CO | OMPARATOR | | | | | | | V <sub>SI</sub> | Functional Range | | -20 | | 20 | V | | V <sub>SIT</sub> | Sense Threshold Voltage | Falling Edge; T <sub>J</sub> <130°C | 1.08 | 1.16 | 1.24 | V | | | | Falling Edge; T <sub>J</sub> 130 to 150°C | 1.05 | 1.16 | 1.29 | V | | V <sub>SITH</sub> | Sense Threshold Hysteresis | <u> </u> | | 30 | 60 | mV | | V <sub>SOL</sub> | Sense Output Low Voltage | $V_{SI} \le 1.05V; R_{SO} = 10K\Omega$<br>connected to 5V; $V_S \ge 5V$ | | | 0.4 | V | | I <sub>SOH</sub> | Sense Output Leakage | V <sub>SO</sub> = 5V; V <sub>SI</sub> ≥ 1.5V | | | 1 | μΑ | | I <sub>SI HIGH</sub> | Sense Input Current High | Vsi = 1.1 to 7V; T <sub>J</sub> <130°C | -1 | 0 | 1 | μΑ | | | | Vsi = 1.1 to 7V; T <sub>J</sub> 130 to 150°C | -10 | 0 | 10 | μΑ | | I <sub>SI LOW</sub> | Sense Input Current Low | Vsi = 0V | -20 | -8 | -3 | μΑ | #### Note: - 4) The reset threshold can be programmed continuously from typ 3.8V to 4.7V by changing a value of an external resistor from pin PR to GN - 5) This is a minimum reset time according to the hysteresis of the comparator. Delay time starts with Vout1 exceeding VRT - 6) This is the nominal reset time depending on the discharging limit of C<sub>T</sub> (saturation voltage) and theupper threshold of the timer comparator. Delay time starts with Vout1 exceeding VRT - 7) The leakage of $C_T$ must be less than 0.5mA (2V). If an external resistor between $C_T$ and $V_{OUT1}$ is applied, the leakage current may be increased. The external resistor should have more than $30K\Omega$ . for stability: $C_S \ge 1\mu F$ , $C_{O1} \ge 10\mu F$ , $C_{O2} \ge 10\mu F$ , $C_{O3} $C_{O3}$ - 8) For transients exceeding 20V or -20V external protection is required at the Pins SI and EN as shown at Pin EN. The protection proposed will provide proper function for transients in the range of $\pm 200$ V. If the zener diode is omitted the external resistor should be raised to 200K $\Omega$ to limit the current to 1mA. Without the zener diode, the function 20V or -20V can not be guaranteed. 5/ #### **APPLICATION CIRCUIT** #### **FUNCTIONAL DESCRIPTION** The L4936E is a monolithic integrated dual voltage regulator, based on the STM modulator voltage regulator approach. Several outstanding features and auxiliary functions are implemented to meet the requirements of supplying microprocessor systems in automotive applications. Nevertheless, it is suitable also in other applications where two stabilized voltages are required. The modular approach of this device allows to get easly also other features and functions when required. ### **Standby Regulator** The standby regulator uses an Isolated collector Vertical PNP transistor as a regulating element. With this structure very low dropout voltage at currents up to 100mA is obtained. The dropout operation of the standby regulator is maintained down to 3V input supply voltage. The output voltage is regulated up to the transient input supply voltage of 40V. With this feature no functional interruption due to overvoltage pulses is generated. In the standby mode when the output 2 is disabled, the current consumption of the device (qui- escent current) is less than $90\mu A$ (14V supply voltage). To reduce the quiescent current peak in the undervoltage region and to improve the transient response in this region, the dropout voltage is controlled. A second regulation path will keep the output voltage without load below 5.5V even at high temperatures. ### **Output 2 Voltage** The output 2 regulator uses the same output structure as the standby regulator but rated for the output current of 400mA. The output voltage is internally fixed to 5V if ADJ is connected to VOUT2. 57 The output 2 regulator can be switches OFF via the enable input. Connecting a resistor divider $R_{1E}$ , $R_{2E}$ to the ADJ, OUT2 pin the output voltage 2 can be programmed to the value of $$V_{OUT2} = V_{OUT1} \left( 1 + \frac{R_{1E}(R_{2E} + R_{ADJ})}{R_{2E} \bullet R_{ADJ}} \right)$$ with $R_{ADJ} = 60 \mbox{K}$ to 150K and $V_{OUT1} = 4.95$ to 5.05V. For an exact calculation the temperature coefficient (Tc -2000pprm) of the internal resistor (R<sub>ADJ</sub>) must be taken into account. Pin ADJ in this mode should not have a capacitive burden because this would reduce the phase margin of the regulator loop. #### Reset circuit The reset circuit supervises the standby output voltage. The reset output (RES) is defined from $V_{OUT} \ge 1V$ . Even if $V_S$ is lacking, the reset generator is supplied by the output voltage $V_{\text{OUT1}}$ . The reset threshold of 4.7V is defined with the internal reference voltage (note 9) and standby output divider, when pin PR is left open. The reset threshold voltage can be programmed in the range from 3.8V to 4.7V by connecting an external resistor from pin PR to GND. The value of the programming resistor R<sub>PR</sub> can be calculated with: $$R_{PR} = \frac{22K}{\frac{4.7V}{V_{RT}} - 1} - 92.9K, 3.8V \le V_{RT} \le 4.7V$$ The reset pulse delay time $t_{RD}$ , is defined with the charge time of an external capacitor $C_T$ : $$t_{RDmin} = \frac{C_T \bullet 0.6V}{1\mu A} \text{ (note 5)}$$ $$t_{RDnom} = \frac{C_T \bullet 1.4V}{1\mu A} \text{ (note 6)}$$ The reaction time of the reset circuit originates from the noise immunity. Standby output voltage drops below the reset threshold only a bit longer than the reaction time results in a shorter reset delay time. The nominal reset delay time will be generated for standby output voltage drops longer than approximately 50µs. The minimum reset time is generated if reset condition only occures for a short time triggering a reset pulse but not completely discharging $C_T$ . The reset can be related to output2 on request. If higher charge currents for the reset capacitor are required a resistors from Pin $C_T$ to OUT1, may be used to increase the current. We recommended the use of $10 \text{K}\Omega$ to 5V as an output pull up. #### **Sense Comparator** The sense comparator compares an input signal with an internal voltage reference of typical 1.23V. The use of an external voltage divider makes this comparator very flexible in the application. It can be used to supervise the input voltage either before or after the protection diode and to give additional information to the microprocessor like low voltage warnings. We recommended the use of $10 \mathrm{K}\Omega$ to 5V as an output pull up. Note 9: The reference is alternatively supplied from V<sub>S</sub> or V<sub>OUT1</sub>. If one supply is present, the reference is operating. #### **Thermal Protection** Both outputs are provided with an overtemperature shut down regulation power dissipation down to uncritical values. Output 2 will shut down approximately 10K before output 1. Under normal conditions shut down of output 2 will allow the chip to cool down again. Thus output 1 will be unaffected. The thermal shut down reduces the output voltages until power dissipation and the flow of thermal energy out of the chip balance. ### **Transient Sensitivity** In proper operation ( $V_{OUT} > 4.5V$ ) the reference is supplied by $V_{OUT1}$ thus reducing sensitivity to input transients. Precise Data will be issued as soon as samples are available. Figure 3: Reset Generator Figure 4: 7/11 # INPUT PROTECTION The Inputs Enable (EN) and sense in(SI) are pro- tected against negative transients. Figure 5 is showing the simplified schematic Figure 5: # Input Characteristics of SI, EN: | DIM. | mm | | | inch | | | | |--------|-------|-------|-------|-------|-------|-------|--| | DIIVI. | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. | | | Α | | | 5 | | | 0.197 | | | В | | | 2.65 | | | 0.104 | | | С | | | 1.6 | | | 0.063 | | | D | | 1 | | | 0.039 | | | | Е | 0.49 | | 0.55 | 0.019 | | 0.022 | | | F | 0.66 | | 0.75 | 0.026 | | 0.030 | | | G | 1.02 | 1.27 | 1.52 | 0.040 | 0.050 | 0.060 | | | G1 | 17.53 | 17.78 | 18.03 | 0.690 | 0.700 | 0.710 | | | H1 | 19.6 | | | 0.772 | | | | | H2 | | | 20.2 | | | 0.795 | | | L | 21.9 | 22.2 | 22.5 | 0.862 | 0.874 | 0.886 | | | L1 | 21.7 | 22.1 | 22.5 | 0.854 | 0.870 | 0.886 | | | L2 | 17.65 | | 18.1 | 0.695 | | 0.713 | | | L3 | 17.25 | 17.5 | 17.75 | 0.679 | 0.689 | 0.699 | | | L4 | 10.3 | 10.7 | 10.9 | 0.406 | 0.421 | 0.429 | | | L7 | 2.65 | | 2.9 | 0.104 | | 0.114 | | | М | 4.25 | 4.55 | 4.85 | 0.167 | 0.179 | 0.191 | | | M1 | 4.63 | 5.08 | 5.53 | 0.182 | 0.200 | 0.218 | | | S | 1.9 | | 2.6 | 0.075 | | 0.102 | | | S1 | 1.9 | | 2.6 | 0.075 | | 0.102 | | | Dia1 | 3.65 | | 3.85 | 0.144 | | 0.152 | | # OUTLINE AND MECHANICAL DATA **5**// | DIM. | | mm | | | inch | | |--------|-------|------|-------|-------|-------|-------| | DIIVI. | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. | | Α | | | 5 | | | 0.197 | | В | | | 2.65 | | | 0.104 | | С | | | 1.6 | | | 0.063 | | D | | 1 | | | 0.039 | | | E | 0.49 | | 0.55 | 0.019 | | 0.022 | | F | 0.88 | | 0.95 | 0.035 | | 0.037 | | G | 1.45 | 1.7 | 1.95 | 0.057 | 0.067 | 0.077 | | G1 | 16.75 | 17 | 17.25 | 0.659 | 0.669 | 0.679 | | H1 | 19.6 | | | 0.772 | | | | H2 | | | 20.2 | | | 0.795 | | L | 21.9 | 22.2 | 22.5 | 0.862 | 0.874 | 0.886 | | L1 | 21.7 | 22.1 | 22.5 | 0.854 | 0.87 | 0.886 | | L2 | 17.4 | | 18.1 | 0.685 | | 0.713 | | L3 | 17.25 | 17.5 | 17.75 | 0.679 | 0.689 | 0.699 | | L4 | 10.3 | 10.7 | 10.9 | 0.406 | 0.421 | 0.429 | | L7 | 2.65 | | 2.9 | 0.104 | | 0.114 | | М | 4.25 | 4.55 | 4.85 | 0.167 | 0.179 | 0.191 | | M1 | 4.73 | 5.08 | 5.43 | 0.186 | 0.200 | 0.214 | | S | 1.9 | | 2.6 | 0.075 | | 0.102 | | S1 | 1.9 | | 2.6 | 0.075 | | 0.102 | | Dia1 | 3.65 | | 3.85 | 0.144 | | 0.152 | # OUTLINE AND MECHANICAL DATA 10/11 Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specification mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics. The ST logo is a registered trademark of STMicroelectronics © 2000 STMicroelectronics - Printed in Italy - All Rights Reserved STMicroelectronics GROUP OF COMPANIES Australia - Brazil - China - Finland - France - Germany - Hong Kong - India - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - U.S.A. http://www.st.com http://www.st.com