# TOSHIBA Serial Interface NAND Technical Data Sheet Rev. 1.1 2016 – 11 – 08 TOSHIBA Storage & Electronic Devices Solutions Memory Division # **CONTENTS** | 1. | Introduction | 4 | |---------------|--------------------------------------------------|------| | 1.1. | General Description | 4 | | 1.2. | Definitions and Abbreviations | 4 | | 1.3. | Features | Ę | | 2. | Memory Organization | 6 | | 2.1. | Pin Descriptions | | | 2.2. | Pin Assignment (Top View) | | | 2.3. | Block Diagram | | | 2.4. | Cell Layout | | | 2.5. | Addressing | | | 2.6. | Valid Blocks | | | | Physical Interface | | | 3. | · | | | 3.1. | Absolute Maximum Rating | | | 3.2. | Capacitance | | | 3.3. | Recommended DC Operating Conditions | | | 3.4. | Signal Timing | | | 3.5. | AC Characteristics | | | 3.6. | DC Operating Characteristics | | | 3.7. | Programming, Reading and Erasing Characteristics | | | 3.8. | Power ON/OFF Sequence | . 13 | | 3.9. | AC Test Condition | . 13 | | 4. | Command Description and Device Operation | . 14 | | 4.1. | Command Set | . 14 | | 4.2. | Page Read Operation | . 18 | | 4.2.1. | Read Cell Array (13h) | | | 4.2.2. | Read Buffer (03h or 0Bh) | | | 4.2.3. | Read Buffer x2 (3Bh) | | | 4.2.4. | Read Buffer x4 (6Bh) | | | 4.3. | Page Read Operation - High Speed Mode | | | 4.4. | Page Program Operation | | | 4.4.1. | Program Load (02h) | | | 4.4.1. | Program Execute (10h) | | | | · · | | | 4.4.3. | Program Load Random Data (84h) | | | 4.5. | Internal Data Move Operation | | | 4.6. | Block Erase (D8h) | | | 4.7. | Reset (FFh or FEh) | | | 4.8. | Write Enable (06h) / Write Disable (04h) | | | 4.9. | Set Feature (1Fh) / Get Feature (0Fh) | | | 4.9.1. | Set Feature (1Fh) | | | 4.9.2. | Get Feature (0Fh) | . 27 | | 4.10. | Block Lock Operation | . 28 | | 4.11. | Block Protection Operation (One Time Program) | . 28 | | 4.11.1. | Protect Execute (2Ah) | . 29 | | 4.12. | Parameter Page Read Operation | . 30 | | 4.13. | Read ID (9Fh) | . 31 | | 4.14. | Unique ID Read Operation | . 31 | | 4.15. | Bad Block Inhibit | | | 4.16. | Internal ECC | | | 4.16.1. | ECC Switch | | | 4.16.2. | ECC Status | | | 4.16.3. | ECC Bit Flip Count Detection | | | 4.16.4. | ECC Bit Flip Count Report | | | 4.16.5. | ECC Maximum Bit Flip Count Report. | | | 4.10.5.<br>5. | Package Information | | | 5.<br>5.1. | WSON8 (P-WSON8-0608-1.27-003) | | | 5.1.<br>5.2. | SOP16 (P-SOP16-1111-1.27-001) | | | | | | | 6. | Application Notes | | | 6.1. | Prohibition of Unspecified Commands | | | 6.2. | Restriction of Commands while in the Busy State | . 36 | | 6.3. | Addressing for Page Program Operation | 36 | |------|--------------------------------------------------------------------|----| | 6.4. | Several programming Cycles on the Same Page (Partial Page Program) | 36 | | 6.5. | Power Off Timing | 37 | | 6.6. | Invalid Blocks | 37 | | 6.7. | Failure Phenomena | 38 | | 6.8. | Reliability Guidance | | | 7. | Revision History | 40 | | | | 41 | | LIST of FIGURES | | |--------------------------------------------------------------------------------------------------------------------------------|----| | Figure 1. WSON8 Pin Assignment (Top View) | 6 | | Figure 2. SOP16 Pin Assignment (Top View) | 6 | | Figure 3. Block Diagram | 7 | | Figure 4. Cell Layout | 7 | | Figure 5. Addressing | 8 | | Figure 6. SPI Timing | 10 | | Figure 7. Serial Input Timing | 10 | | Figure 8. Serial Output Timing | 10 | | Figure 9. Hold Timing | | | Figure 10. WP Timing (Example) | | | Figure 11. Power ON/OFF Sequence | | | Figure 12. Page Read from Cell Array to Buffer | | | Figure 13. Page Read from Buffer Timing | | | Figure 14. Page Read from Buffer x2 Timing | | | Figure 15. Page Read from Buffer x4 Timing | | | Figure 16. Program Load | | | Figure 17. Program Execute Timing | | | Figure 18. Program Load Random Data Timing. | | | Figure 19. Block Erase Timing | | | Figure 20. Reset Timing | | | Figure 21. Write Enable | | | Figure 22. Write Disable Timing. | | | Figure 23. Set Feature Timing. | | | Figure 24. Get Feature Timing | | | Figure 25. Protect Execute Timing Figure 26. Read ID Timing | | | | | | LIST of TABLES | | | Table 1 Pin Descriptions | | | Table 2 Valid Blocks | | | Table 3 Absolute Maximum Rating | | | Table 4 Capacitance ( $T_{OPR} = 25^{\circ}C$ , $f = 1MHz$ ) | | | Table 5 Recommended DC Operating Condition | | | Table 6 AC Characteristics (T <sub>OPR</sub> = -40 to 85°C, VCC = 2.7 to 3.6V) | | | Table 7 DC & Operating Characteristics (Topr = -40 to 85℃, VCC = 2.7 to 3.6V) | | | Table 8 Programming, Reading and Erasing Characteristics ( $T_{OPR} = -40 \text{ to } 85^{\circ}\text{C}$ , VCC = 2.7 to 3.6V) | | | Table 9 Power on Timing | | | Table 10 AC Test Condition | | | Table 11 Command Set | | | Table 12 Feature Table | | | Table 13 Feature Table - A0h Address Description | | | Table 14 Feature Table - B0h Address Description | | | Table 15 Feature Table - C0h Address Description | | | Table 17 Block Protection Setting | | | Table 18 Block Number for Block Protection. | | | Table 19 Parameter Page | | | Table 20 ID Table | | | Table 21 Page Assignment | | | Table 22 Definition of 528 bytes Data Pair. | | | Table 23 Bit Flip Count Detection Setting (BFD) | | | Table 24 Bit Flip Count Detection Status (BFS) (Feature Table - 20h Address Description) | | | Table 25 Bit Flip Count Report for Sector 0 (BFR) | | | Table 26 Sector Definition (BFR) | | | Table 27 Maximum Bit Flip Count (MBF) | | | Table 28 Maximum Bit Flip Count Sector (MFS) | | #### 1. Introduction # 1.1. General Description The TC58CVG2S0HxAIx is a serial interface NAND Flash for embedded applications which supports the SPI interface. The TC58CVG2S0HxAIx is organized as (4096 + 128) bytes $\times$ 64 pages $\times$ 2048 blocks. The device has a 4224 byte data buffer which allows program and read data to be transferred between the buffer and the memory cell array in 4224-byte increments. The Erase Operation is implemented in a single block unit (256 Kbytes + 8 Kbytes: 4224 bytes $\times$ 64 pages). The device has the high speed mode for sequential Page Read Operation. When high speed mode is enabled, the average of tR is shortened. The TC58CVG2S0HxAIx has ECC logic on the chip and 8bit read errors for each (512 bytes + 16 bytes) can be corrected. The internal ECC logic has detailed bit flip count report. #### 1.2. Definitions and Abbreviations #### SPI Serial Peripheral Interface. #### Address The address is comprised of a column address (CA) with 13bits and a row address (RA) with 17bits. The row address identifies the page and block to be accessed. The column address identifies the byte within a page to access. #### Column The byte location within the page. #### Row Refer to the block and page to be accessed. #### Sector The 512 bytes unit in a page. #### Page The smallest addressable unit for the Read and the Program operations. #### Block Consists of multiple pages and is the smallest addressable unit for the Erase Operation. #### **Data Buffer** Buffer used to transfer data to and from the cell array. #### Cell Array Memory cell of NAND flash #### Device The packaged NAND unit. #### 1.3. Features #### • Organization Organization (Internal ECC is enabled, default) Memory Cell Array $4224 \times 64 \times 2048 \times 8$ bits $\begin{array}{ll} \text{Data Buffer} & 4224 \times 8 \text{ bits} \\ \text{Page Size} & 4224 \text{ bytes} \\ \text{Block Size} & (256\text{K} + 8\text{K}) \text{ bytes} \end{array}$ Organization (Internal ECC is disabled) Memory Cell Array $4352 \times 64 \times 2048 \times 8$ bits $\begin{array}{ll} \text{Data Buffer} & 4352 \times 8 \text{ bits} \\ \text{Page Size} & 4352 \text{ bytes} \\ \text{Block Size} & (256\text{K} + 16\text{K}) \text{ bytes} \end{array}$ #### ECC 8 bit ECC for each 512bytes is required. The device has ECC logic internally. #### Mode Page Read, Page Program, Block Erase, Internal Data Move, Reset, Write Enable, Write Disable, Block Lock, Get Feature, Set Feature, Block Protection, Parameter Page Read, Read ID, Unique ID Read #### · Power Supply $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ #### Access Time Cell Array to Data Buffer 280 µs max $115~\mu s~typ$ Data Transfer rate 104 MHz max #### • Program/Erase Time Programming Time 450 μs/page typ Block Erasing Time 2.0 ms/block typ #### Operating Current Read Operation Current with HSE on (Average) Read Operation Current with HSE off (Average) Program Operation Current (Average) Erase Operation Current (Average) Standby Current 180 µA max 180 µA max 35 uA typ ## Reliability Refer to reliability note. ## Package - SOP16 (P-SOP16-1111-1.27-001) - WSON8 (P-WSON8-0608-1.27-003) # 2. Memory Organization ## 2.1. Pin Descriptions Table 1 Pin Descriptions | Pin Name | Pin Function | | | |----------|-------------------------------------------|--|--| | CS | Chip Select | | | | SO/SO1 | Serial Data Output / Serial Data Output 1 | | | | WP/SO2 | Write Protect / Serial Data Output 2 | | | | SI/SO0 | Serial Data Input / Serial Data Output 0 | | | | HOLD/SO3 | Hold Input / Serial Data Output 3 | | | | SCK | Serial Clock Input | | | | VCC | Power Supply | | | | VSS | Ground | | | #### Note: If the WP pin is low and BRWD bit is set to 1, the overwrite for the BRWD(bit [7]) and the BL bits (bits [5:3]) in address A0h of the feature table shown in Table 12 is prohibited. The users cannot drive the WP pin while CS pin is low. The HOLD pin and the WP pin are pull up to VCC internally. # 2.2. Pin Assignment (Top View) Figure 1. WSON8 Pin Assignment (Top View) Figure 2. SOP16 Pin Assignment (Top View) # 2.3. Block Diagram Figure 3. Block Diagram ## 2.4. Cell Layout The Program Operation works on page units while the Erase Operation works on block units. When internal ECC is turned ON the default setting, a page consists of 4224 bytes in which 4096 bytes are used for main memory storage and 128 bytes are used for redundancy or for other uses. In the case that internal ECC is turned OFF, the redundancy area will be expanded to 256 bytes automatically. Figure 4. Cell Layout ## 2.5. Addressing There are two address types used: the column address and the row address. The column address is used to access bytes within a page. The row address is used to address pages and blocks. There are some functions that may require only row addresses, such as Block Erase. Row Address: 17 bits Block Address (2048 blocks/device): 11 bits Page Address (64 pages/block): 6 bits Column Address: 13 bits Column Address (4224 or 4352 bytes/page): 13 bits Figure 5. Addressing ## 2.6. Valid Blocks Table 2 Valid Blocks | | Symbol | Parameter | Min. | Тур. | Max. | Unit | |---|----------|------------------------|------|------|------|-------| | ĺ | $N_{VB}$ | Number of Valid Blocks | 2008 | = | 2048 | Block | #### Note: The device occasionally contains unusable blocks. The first block (Block 0) is guaranteed to be a valid block at the time of shipment. The specification for the minimum number of valid blocks is applicable over the lifetime # 3. Physical Interface # 3.1. Absolute Maximum Rating Stresses greater than those listed in Table 3 may cause permanent damage to the device. This is a stress rating only. Table 3 Absolute Maximum Rating | Symbol | Parameter | Value | Unit | |---------------------|----------------------------------------------------|-----------------------------------------------------|----------| | Vcc | Power Supply Voltage | -0.3 to 3.9 | ٧ | | VIN | Input Voltage | $-0.3 \text{ to V}_{CC} + 0.3 (\le 3.9 \text{ V})$ | <b>V</b> | | V <sub>I/O</sub> | Input /Output Voltage | $-0.3$ to V <sub>CC</sub> + 0.3 ( $\leq$ 3.9 V) | > | | PD1 | Power Dissipation 1 | 0.42 | W | | PD2 | Power Dissipation 2<br>(WSON8 ePAD without solder) | 0.27 | W | | T <sub>SOLDER</sub> | Soldering Temperature (10 s) | 260 | ç | | T <sub>STG</sub> | Storage Temperature | -55 to 150 | ° | | T <sub>OPR</sub> | Operating Temperature | -40 to 85 | °C | # 3.2. Capacitance Table 4 Capacitance ( $T_{OPR} = 25^{\circ}C$ , f = 1MHz) | Symbol | Parameter | Condition | Min. | Max. | Unit | |--------|-----------|------------------------|------|------|------| | CIN | Input | V <sub>IN</sub> = 0 V | - | 2.5 | pF | | Cout | Output | V <sub>OUT</sub> = 0 V | - | 4 | pF | **Note:** This parameter is periodically sampled and is not tested for every device. # 3.3. Recommended DC Operating Conditions Table 5 Recommended DC Operating Condition | Symbol | Parameter | Min. | Тур. | Max. | Unit | |--------|--------------------------|-----------|------|-----------------------|------| | Vcc | Power Supply Voltage | 2.7 | - | 3.6 | V | | VIH | High Level input Voltage | Vcc × 0.8 | - | Vcc + 0.3 | V | | VIL | Low Level Input Voltage | -0.3 | - | V <sub>CC</sub> × 0.2 | V | # 3.4. Signal Timing The device supports SPI mode 0 and mode 3. Input data is latched at the rising edge of SCK and data is output at the falling edge of SCK for mode 0 and 3. When HOLD goes Low, the communication is held. The hold state begins the falling edge of SCK. Figure 6. SPI Timing : Don't care Figure 7. Serial Input Timing : Don't care Figure 8. Serial Output Timing Figure 9. Hold Timing ©2016 TOSHIBA CORPORATION ## 3.5. AC Characteristics Table 6 AC Characteristics ( $T_{OPR} = -40 \text{ to } 85^{\circ}\text{C}$ , VCC = 2.7 to 3.6V) | Symbol | Parameter | Min. | Тур. | Max. | Unit | |-------------------------------------|------------------------------------------|------|------|----------------------------------------------|------| | Fc | Serial Clock Frequency For: all command | - | - | 104 | MHz | | t <sub>CLH</sub> | Serial Clock High Time | 4.5 | - | - | ns | | t <sub>CLL</sub> | Serial Clock Low Time | 4.5 | - | - | ns | | t <sub>CLCH</sub> | Serial Clock Rise Time (Slew Rate) | 0.1 | - | - | V/ns | | t <sub>CHCL</sub> | Serial Clock Fall Time (Slew Rate) | 0.1 | - | - | V/ns | | t <sub>SLCH</sub> | CS Active Setup Time | 4.6 | - | - | ns | | t <sub>CHSH</sub> | CS Active Hold Time | 5 | - | - | ns | | t <sub>SHCH</sub> | CS Not Active Setup Time | 5 | - | - | ns | | t <sub>CHSL</sub> | CS Not Active Hold Time | 5 | - | - | ns | | t <sub>SHSL</sub> / t <sub>CS</sub> | CS High Time | 100 | - | - | ns | | t <sub>SHQZ</sub> | Output Disable Time | - | - | 20 | ns | | t <sub>CLQX</sub> | Output Hold Time | 1 | - | - | ns | | t <sub>DVCH</sub> | Data In Setup Time | 2 | - | - | ns | | t <sub>CHDX</sub> | Data In Hold Time | 5 | - | - | ns | | t <sub>HLCH</sub> | HOLD Low Setup Time (relative to Clock) | 5 | - | - | ns | | t <sub>HHCH</sub> | HOLD High Setup Time (relative to Clock) | 5 | - | - | ns | | t <sub>CHHL</sub> | HOLD High Hold Time (relative to Clock) | 5 | - | - | ns | | t <sub>CHHH</sub> | HOLD Low Hold Time (relative to Clock) | 5 | - | - | ns | | t <sub>HLQZ</sub> | HOLD Low To High-Z Output | - | - | 7 | ns | | t <sub>HHQX</sub> | HOLD High To Output | - | - | 7 | ns | | t <sub>CLQV</sub> | Clock Low To Output Valid | - | - | 7.0(CL=10pF)<br>7.5(CL=20pF)<br>8.0(CL=30pF) | ns | | t <sub>WHSL</sub> | WP Setup Time Before CS Low | 20 | - | - | ns | | t <sub>SHWL</sub> | WP Hold Time After CS High | 100 | - | - | ns | # 3.6. DC Operating Characteristics Table 7 DC & Operating Characteristics ( $T_{OPR} = -40 \text{ to } 85^{\circ}\text{C}$ , VCC = 2.7 to 3.6V) | Symbol | Parameter | Condition | Min. | Тур. | Max. | Unit | |-----------------|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------|------|------| | I <sub>IL</sub> | Input Leakage Current | V <sub>IN</sub> = 0 V to V <sub>CC</sub> | - | = | ±10 | μΑ | | ILO | Output Leakage Current | Vout = 0 V to Vcc | - | - | ±10 | μΑ | | ICCOA1 | Read Operation Current<br>(Average) | Fc = 104MHz<br>High Speed Mode = Enable<br>Read Buffer Command : 03h or 0Bh (x1) | - | - | 21 | mA | | ICCOA2 | Read Operation Current<br>(Average) | Fc = 104MHz<br>High Speed Mode = Disable<br>Read Buffer Command : 03h or 0Bh (x1) | - | - | 15 | mA | | ІССОАЗ | Program Operation Current (Average) | Fc = 104MHz | - | - | 18 | mA | | ICCOA4 | Erase Operation Current (Average) | Fc = 104MHz | - | - | 22 | mA | | Iccs | Standby Current | $\overline{\text{CS}} = \text{V}_{\text{CC}} - 0.2 \text{ V}, \ \overline{\text{WP}} = \text{V}_{\text{CC}}, \overline{\text{HOLD}} = \text{V}_{\text{CC}}$ | - | 35 | 180 | μА | | Vон | High Level Output Voltage | I <sub>OH</sub> = -0.1 mA | Vcc-0.2 | - | - | V | | VoL | Low Level Output Voltage | I <sub>OL</sub> = 0.1 mA | - | - | 0.2 | V | #### Note: Refer to the High Speed Mode in 4.3. ICCOA1~ICCOA4 are the average current during the full operation sequence. # 3.7. Programming, Reading and Erasing Characteristics Table 8 Programming, Reading and Erasing Characteristics (Topk = -40 to 85°C, VCC = 2.7 to 3.6V) | Symbol | Parameter | Min. | Тур. | Max. | Unit | |---------------------|-------------------------------------------------------------|------|------|------|------| | t <sub>PROG</sub> | Average Programming Time | - | 450 | 600 | μS | | N | Number of Partial Program Cycles in the Same Page | | | 4 | time | | t <sub>BERASE</sub> | Block Erasing Time | - | 2 | 7 | ms | | t <sub>R</sub> | Cell Array to the Buffer (with ECC) | - | 115 | 280 | μS | | t <sub>RHSA4</sub> | Average Read Time for Sequential Read (High Speed Mode, x4) | - | 35 | - | μS | | | Device Reset Time (Read) | 1 | - | 280 | μS | | trst | Device Reset Time (Program) | - | - | 600 | μS | | | Device Reset Time (Erase) | - | - | 7 | ms | #### Note: Refer to the data pair of ECC calculation in 4.16 Internal ECC. Refer to the High Speed Mode in 4.3. t<sub>R</sub> is the average busy time for page read operation of 64pages continuously in a block. $t_{RHSA4}$ is the average busy time for sequential page read operation with all data output in each page of 64pages continuously in a block. The busy time after Protect Execute command is shorter than t<sub>PROG</sub> (Max.). ## 3.8. Power ON/OFF Sequence The timing sequence shown in the figure below is necessary for the power ON/OFF sequence. The device internal initialization starts after the power supply reaches an appropriate level in the power on sequence. The users cannot issue any commands while $t_{\rm VSL}$ . From the end of $t_{\rm VSL}$ to the end of $t_{\rm VOP}$ , Get Feature Operation and Reset Operation can be issued. OIP bit in the feature table indicates the busy state in this time period. All operations are available after $t_{\rm VOP}$ . Figure 11. Power ON/OFF Sequence Table 9 Power on Timing | Symbol | Parameter | Min. | Max. | Unit | |------------------|---------------------------|------|------|-------| | t <sub>VSL</sub> | VCC(min) to CS Low | ı | 100 | μ\$ | | t <sub>VOP</sub> | VCC(min) to all operation | - | 1.1 | ms | | t <sub>PUW</sub> | Waiting time for power on | 1 | - | ms | | VCCSR | VCC Slew Rate | - | 216 | mV/μs | #### 3.9. AC Test Condition Table 10 AC Test Condition | DADAMETED | CONDITION | | | | |--------------------------------|-------------------------------|--|--|--| | PARAMETER | Vcc: 2.7 to 3.6V | | | | | Input level | Vcc × 0.2 to Vcc × 0.8 | | | | | Input pulse rise and fall time | 2 ns | | | | | Input comparison level | Vcc / 2 | | | | | Output data comparison level | Vcc / 2 | | | | | Output load | C <sub>L</sub> (30pF) + 1 TTL | | | | # 4. Command Description and Device Operation ## 4.1. Command Set Table 11 Command Set | Operation | Byte 1<br>(CMD) | Byte 2 | Byte 3 | Byte 4 | Byte 5 | Byte N | |--------------------------|-----------------|------------------------------|-------------------|-------------------|-------------------|-------------------| | Read Cell Array | 13h | Dummy +<br>A16<br>(Input) | A15-A8<br>(Input) | A7-A0<br>(Input) | - | - | | Read Buffer | 03h/0Bh | Dummy +<br>A12-A8<br>(Input) | A7-A0<br>(Input) | Dummy | D*-D*<br>(Output) | D*-D*<br>(Output) | | Read Buffer x2 | 3Bh | Dummy +<br>A12-A8<br>(Input) | A7-A0<br>(Input) | Dummy | D*-D*<br>(Output) | D*-D*<br>(Output) | | Read Buffer x4 | 6Bh | Dummy +<br>A12-A8<br>(Input) | A7-A0<br>(Input) | Dummy | D*-D* | D*-D* | | Program Load | 02h | Dummy +<br>A12-A8<br>(Input) | A7-A0<br>(Input) | D*-D*<br>(Input) | D*-D* | D*-D* | | Program Execute | 10h | Dummy +<br>A16<br>(Input) | A15-A8<br>(Input) | A7-A0<br>(Input) | - | - | | Protect Execute | 2Ah | Dummy +<br>A16<br>(Input) | A15-A8<br>(Input) | A7-A0<br>(Input) | - | - | | Program Load Random Data | 84h | Dummy +<br>A12-A8<br>(Input) | A7-A0<br>(Input) | D*-D* | D*-D* | D*-D*<br>(Input) | | Block Erase | D8h | Dummy +<br>A16<br>(Input) | A15-A8<br>(Input) | A7-A0<br>(Input) | - | - | | Reset | FFh/FEh | - | - | - | - | - | | Write Enable | 06h | - | - | - | - | - | | Write Disable | 04h | - | - | - | - | - | | Get Feature | 0Fh | A7-A0<br>(Input) | D7-D0<br>(Output) | D7-D0<br>(Output) | D7-D0<br>(Output) | D7-D0<br>(Output) | | Set Feature | 1Fh | A7-A0<br>(Input) | D7-D0<br>(Input) | - | - | - | | Read ID | 9Fh | Dummy | ID<br>(Output) | ID<br>(Output) | - | - | ## Note: <sup>1)</sup> Input of a command other than those specified in Table 11 is prohibited. Stored data may be corrupted if an unknown command is entered during the command cycle. <sup>2)</sup> During the operation in progress, do not input any command except 0Fh, FFh and FEh. <sup>3)</sup> The user can issue the Protect Execute (2Ah) only one time for each block. <sup>4)</sup> Once the Get Feature command is issued, the status and setting information are outputted continuously. # 4.2. Page Read Operation The Read Cell Array and Read Buffer commands are required to read the data in a page. The Read Cell Array command reads the page data from the NAND cell array to the data buffer. The Read Buffer command reads the data from the data buffer. The operation sequence is as follows. Read Cell Array (13h) To read the data from the cell array to the internal data buffer. Get Feature (0Fh) To read the status (OIP, ECCS0 and ECCS1 bits) of the device. 3. Read Buffer (03h or 0Bh) : To output the data from the internal data buffer. or Read Buffer x2 (3Bh) or Read Buffer x4 (6Bh) using Get Feature command. Read Buffer x2, Read Buffer x4 and Get Feature commands are repeatable commands. For the Read Buffer x2 and Read Buffer x4 read modes are available as shown in Figure 14 and Figure 15. The users are able to check the detailed bit flip count using ECC Bit Flip Count Detection and other functions ## 4.2.1. Read Cell Array (13h) Figure 12. Page Read from Cell Array to Buffer # 4.2.2. Read Buffer (03h or 0Bh) ## Note: When internal ECC is turned OFF, the maximum output data size is $4352\ \mathrm{Bytes}.$ Figure 13. Page Read from Buffer Timing # **TOSHIBA** # 4.2.3. Read Buffer x2 (3Bh) ## Note: When internal ECC is turned OFF, the maximum output data size is 4352 Bytes. Figure 14. Page Read from Buffer x2 Timing ## 4.2.4. Read Buffer x4 (6Bh) Figure 15. Page Read from Buffer x4 Timing ## 4.3. Page Read Operation - High Speed Mode The device has a high speed mode for sequential read operation. When high speed mode is enabled, the average tR is shortened. The command sequence is the same as the Page Read Operation. The users set or clear the HSE bit which enables or disables the high speed mode in the feature table as shown in Table 12. High speed mode is enabled (HSE bit is set to 1) in the default condition. When the users switching the HSE bit, the users have to issue the Set Feature command just before the Read Cell Array (13h) command. When the users use the random page read, the recommended setting of the HSE bit is 0 (disable) since $t_R$ becomes longer. # 4.4. Page Program Operation The Program Load and Program Execute commands are required to program data to a page. The Program Load command transfers data to the buffer. The unit of data transfer is a byte. The Program Execute command programs data from the buffer to the cell array. The operation sequence is as follows. 1. Write Enable (06h) : To enable the Program Operation. 2. Program Load (02h) 3. Program Execute (10h) 4. Get Feature (0Fh) 5. To transfer data to the internal data buffer. 6. To program data from the buffer to the cell array. 6. To read the status (OIP and PRG\_F bits) of the device. The internal data buffer is cleared by the Program Load command. The Program Load Random Data (84h) command is also available to transfer data to the internal buffer. The users issue Program Load Random Data and the column address before the program execute (10h). The operation sequence is as follows. 1. Write Enable (06h) : To enable the Program Operation. 2. Program Load (02h) : To transfer data to the internal data buffer. 3. Program Load Random Data (84h): To transfer data to the internal data buffer. 4. Program Execute (10h): To program data from the buffer to the cell array. 5. Get Feature (0Fh): To read the status (OIP and PRG\_F bits) of the device. Program Load Random Data and Get Feature commands are repeatable command. The internal data buffer is not cleared by the Program Load Random Data command. ## 4.4.1. Program Load (02h) #### Note: When internal ECC is turned OFF, the maximum input data size is 4352 Bytes. Figure 16. Program Load # 4.4.2. Program Execute (10h) Figure 17. Program Execute Timing # 4.4.3. Program Load Random Data (84h) #### Note: When internal ECC is turned OFF, the maximum input data size is 4352 Bytes. Figure 18. Program Load Random Data Timing # 4.5. Internal Data Move Operation The Internal Data Move Operation is used to change the data in a page without data output. Before using this operation, the users must disable the Page Read High Speed Mode. The operation sequence is as follows. 1. Set Feature (1Fh) : To disable Page Read High Speed Mode. 2. Read Cell Array (13h) : To read data from the cell array to internal buffer. 3. Get Feature (0Fh) : To read the status (OIP, ECCS0 and ECCS1 bits) of the device. 4. Write Enable (06h) : To enable the write. 5. Program Load Random Data (84h): To change the data in the internal buffer. 6. Program Execute (10h) : To program data from the buffer to the cell array. 7. Get Feature (0Fh) : To read the status (OIP, PRG\_F bits) of the device. Program Load Random Data and Get Feature commands are repeatable command. The status of the internal ECC depends on ECC\_E bit in the feature table. When internal ECC is disabled, bit flips are not managed by the device. # 4.6. Block Erase (D8h) The Block Erase Operation erases the selected block. The page address is ignored automatically. The operation sequence is as follows. Write Enable (06h) Block Erase (D8h) To enable the Erase Operation. To erase data in the block. 3. Get Feature (0Fh) : To read the status (OIP and ERS\_F bits) of the device. Get Feature command is repeatable command. Figure 19. Block Erase Timing # 4.7. Reset (FFh or FEh) The Reset Operation is to reset the operations. For example, in case of a Program or Erase operation, the internally generated voltage is discharged and the device enters the busy state. The operation sequence is as follows. 1. Reset (FFh or FEh) :To reset the device 2. Get Feature (0Fh) :To read the status of the device Get Feature command is repeatable command. Figure 20. Reset Timing # 4.8. Write Enable (06h) / Write Disable (04h) The Write Enable / Disable commands set or reset the WEL (-Write Enable Latch) bit in the feature table shown in Table 12. The Write Enable command sets the WEL bit to 1. The Write Enable command must be issued before the Page Program, Block Protection and Block Erase operations. The Write Disable command clears the WEL bit to 0. If the WEL bit is cleared, Page Program, Block Protection and Block Erase commands are ignored by the device. Figure 21. Write Enable Figure 22. Write Disable Timing # 4.9. Set Feature (1Fh) / Get Feature (0Fh) The users set individual features using the Set Feature Operation and get feature settings or status of the device using the Get Feature Operation. Feature settings and status are shown in Table 12. Refer to other sections for the details of each setting and status. When a feature is set once by Set Feature command, the device keeps the bit until power OFF even if a Reset (FFh or FEh) command is issued. Table 12 Feature Table | \ ddraga | | | | [ | Bit | | | | | |-------------------------------|---------------------|----------------|--------------|-----------------|--------------|--------------|--------------|--------------|-------------| | Address | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | A0h | BRWD<br>(R/W) | I Reserved I | | BL1<br>(R/W) | BL0<br>(R/W) | Reserved | Reserved | Reserved | | | B0h | PRT_E<br>(R/W) | IDR_E<br>(R/W) | Reserved | ECC _E<br>(R/W) | Reserved | BBI<br>(R) | HSE<br>(R/W) | Reserved | | | C0h | Reserved Reserved | | ECCS1<br>(R) | ECCS0<br>(R) | PRG_F<br>(R) | ERS_F<br>(R) | WEL<br>(R/W) | OIP<br>(R) | | | 10h | BFD3 BFD2 (R/W) | I Reserv | | Reserved | Reserved | Reserved | Reserved | | | | 20h | BFS7<br>(R) | BFS6<br>(R) | BFS5<br>(R) | BFS4<br>(R) | BFS3<br>(R) | BFS2<br>(R) | BFS1<br>(R) | BFS0<br>(R) | | | 30h | MBF3<br>(R) | MBF2<br>(R) | MBF1<br>(R) | MBF0<br>(R) | Reserved | MFS2<br>(R) | MFS1<br>(R) | MFS0<br>(R) | | | 40h | BFR7<br>(R) | | BFR6<br>(R) | BFR5<br>(R) | BFR4<br>(R) | BFR3<br>(R) | BFR2<br>(R) | BFR1<br>(R) | BFR0<br>(R) | | 50h | BFR15 BFR14 (R) (R) | | BFR13<br>(R) | BFR12<br>(R) | BFR11<br>(R) | BFR10<br>(R) | BFR9<br>(R) | BFR8<br>(R) | | | 60h | BFR23<br>(R) | BFR22<br>(R) | BFR21<br>(R) | BFR20<br>(R) | BFR19<br>(R) | BFR18<br>(R) | BFR17<br>(R) | BFR16<br>(R) | | | 70h BFR31 BFR30 BFR29 (R) (R) | | | BFR28<br>(R) | BFR27<br>(R) | BFR26<br>(R) | BFR25<br>(R) | BFR24<br>(R) | | | #### Note: (R/W): Read / Write, (R): Read only The users must use the Write Enable (06h) or the Write Disable (04h) command to switch the WEL bit since Set Feature command cannot change it. Table 13 Feature Table - A0h Address Description | Bit | Symbol | Parameter | Read<br>/ Write | Description | | | | | |-----|----------|---------------------------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | 7 | BRWD | Block Register<br>Write Disable | | When WP pin is Low and BRWD is set to 1, over write for BRWD and BL bits are prohibit. 1b: Disable 0b: Enable (Default) | | | | | | 6 | Reserved | - | - | Reserved | | | | | | 5 | BL2 | Block Lock 2 | R/W | The users set the locked blocks as entire of device or portion of device using the BL bits. 000b: All Unlocked 001b: Upper 1/64 Locked | | | | | | 4 | BL1 | Block Lock 1 | R/W | 010b: Upper 1/32 Locked<br>011b: Upper 1/16 Locked<br>100b: Upper 1/8 Locked | | | | | | 3 | BL0 | Block Lock 0 | R/W | 101b: Upper 1/4 Locked<br>110b: Upper 1/2 Locked<br>111b: All Locked (Default) | | | | | | 2 | Reserved | - | - | Reserved | | | | | | 1 | Reserved | - | - | Reserved | | | | | | 0 | Reserved | - | - | Reserved | | | | | ## Note: (R/W): Read / Write, (R): Read only Refer to the description of BRWD and BL2-0 in 4.10 Block Lock Operation. Table 14 Feature Table - B0h Address Description | Bit | Symbol | Parameter | Read<br>/ Write | Description | | | | |-----|----------|------------------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 7 | PRT_E | Block Protect Enable | R/W | The setting for Block Protection. 0b: Normal Operation (Default) 1b: Block Protection Enable – The protect execute command (2Ah) is acceptable for block protection. | | | | | 6 | IDR _E | ID Read Enable | R/W | The setting for Parameter Page Read and Unique ID Read. 0b: Normal Operation (Default) 1b: Parameter Page Read and Unique ID read mode | | | | | 5 | Reserved | - | - | Reserved | | | | | 4 | ECC _E | ECC Enable | R/W | The setting for internal ECC Function. 0b: Internal ECC Disable 1b: Internal ECC Enable (Default) | | | | | 3 | Reserved | 1 | - | Reserved | | | | | 2 | ВВІ | Bad Block Inhibit | R | The setting for Bad Block Inhibit Function. 0b: Not Available 1b: Bad Block Inhibit Enable (Default) | | | | | 1 | HSE | High Speed Mode Enable | R/W | The setting for Page Read High Speed Mode. Ob: High Speed Mode Disable 1b: High Speed Mode Enable (Default) | | | | | 0 | Reserved | - | - | Reserved | | | | #### Note: (R/W): Read / Write, (R): Read only Refer to the description of PRT\_E in 4.11 Block Protection Operation (One Time Program) Refer to the description of ECC\_E in 4.16.1 ECC Switch. Refer to the description of BBI in 4.15 Bad Block Inhibit. Refer to the description of HSE in $4.3\ \mathrm{Page}$ Read Operation - High Speed Mode. Table 15 Feature Table - C0h Address Description | Bit | Symbol | Parameter | Read<br>/ Write | Description | | | | | |-----|----------|--------------------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | 7 | Reserved | - | - | Reserved | | | | | | 6 | Reserved | - | - | Reserved | | | | | | 5 | ECCS1 | ECC Status 1 | R | ECC status bits indicate the status of internal ECC operation. 00b: No bit flips were detected in previous page read. 01b: Bit flips were detected and corrected. Bit flip count did not exceed the bit flip detection threshold. The threshold is set by bits [7:4] in address 10h in the feature table. | | | | | | 4 | ECCS0 | ECC Status 0 | R | 10b: Multiple bit flips were detected and not corrected. 11b: Bit flips were detected and corrected. Bit flip count exceeded the bit flip detection threshold. The threshold is set by bits [7:4] in address 10h in the feature table. | | | | | | 3 | PRG_F | Program Fail | R | Program fail bit indicates that a program failure has occurred in the previous Program Operation. 0b: Program Pass 1b: Program Fail | | | | | | 2 | ERS_F | ERS_F Erase Fail R | | Erase fail bit indicates that an erase failure has occurred in the previous Erase Operation. 0b: Erase Pass 1b: Erase Fail | | | | | | 1 | WEL | Write Enable Latch | R/W | This bit indicates the status of write enable/disable. 0b: Write Disable (Default) 1b: Write Enable | | | | | | 0 | OIP | Operation In<br>Progress | R | This bit indicates the status of the device. This bit will be set while busy state. 0b: Operation is not in progress. Ready state. 1b: Operation is in progress. Busy state. | | | | | #### Note: (R/W): Read / Write, (R): Read only The users must use the Write Enable (06h) or the Write Disable (04h) command to switch the WEL bit since Set Feature command cannot change it. Once the Get Feature command is issued, the status and setting information are outputted continuously. OIP bit is updated automatically during the status information are outputted continuously. # 4.9.1. Set Feature (1Fh) Figure 23. Set Feature Timing # 4.9.2. Get Feature (0Fh) After the Get Feature command and the address are inputted, the 8bit status and setting information will be outputted continuously until $\overline{\texttt{CS}}$ goes High. Figure 24. Get Feature Timing # 4.10. Block Lock Operation The Block Lock Operation locks blocks and prevents Program and Erase operations. The users set the range of locked blocks as the entire device or a portion of the device using the BL bits (bits [5:3]) in address A0h of the feature table shown in Table 12. The users set the BL bits by the Set Feature Operation. After the power on sequence, all blocks are locked (bits [5:3] are all set to 1). If the Program Execute (10h) or Block Erase (D8h) command is issued to locked blocks, Program Fail or Erase Fail will be indicated in the feature table shown in Table 12. The users must clear / change the BL bits using Set Feature command to unlock the entire of the device or portion of the device. When BRWD bit is set and WP pin is Low, the users cannot switch the BRWD and the BL bits. The Block Lock Operation is different from the Block Protection Operation. Table 16 Block Lock Setting | BL2 | BL1 | BL0 | Protect Area | | | | | | |-------|-----|--------------------|-------------------|--|--|--|--|--| | 0 | 0 | 0 | All Unlocked | | | | | | | 0 | 0 | 0 1 Upper 1/64 Loc | | | | | | | | 0 | 1 | 0 | Upper 1/32 Locked | | | | | | | 0 | 1 | 1 | Upper 1/16 Locked | | | | | | | 1 | 0 | 0 | Upper 1/8 Locked | | | | | | | 1 | 1 0 | | Upper 1/4 Locked | | | | | | | 1 1 0 | | 0 | Upper 1/2 Locked | | | | | | | 1 | 1 | 1 | All Locked | | | | | | # 4.11. Block Protection Operation (One Time Program) The Block Protection Operation provides the function to prohibit the Program and Erase operations to user selected blocks. The users protect individual blocks using the Set Feature, Write Enable and Protect Execute commands. The last 128 blocks of the device are able to be set to protected blocks. The block protection setting is permanent. Once a block is protected, the user cannot unprotect the block. When PRT\_E (bit [7]) in address B0h of the feature table is set to 1, and the users issue the Protect Execute command (2Ah), the user block will become a protected block. The users must set the PRT\_E bit (bit [7]) just before the Write Enable command for the Protect Execute. After the protection to the block, the users must clear bit [7] in address B0h using the Set Feature command. The users can issue the Protect Execute (2Ah) only one time for each block. The Block Protection Operation is different from the Block Lock Operation. The operation sequence to set block "N" as a protected block is as follows. 1. Set Feature (1Fh) : To set PRT\_E bit [7] in address B0h to block protection mode. 2. Write Enable (06h) : To enable the protect execute command. 3. Protect Execute (2Ah) for block "N" : To protect the block "N". 4. Get Feature (0Fh) : To read the status (OIP and PRG\_F bits) of the device. 5. Set Feature (1Fh) : To clear PRT\_E bit [7] in address B0h. Get Feature command is repeatable command. Table 17 Block Protection Setting | PRT_E | State | |-------|-------------------------------------------------------------------------------------------------| | 0 | Normal Operation (Default) | | 1 | Block Protection Enable – The Protect Execute command (2Ah) is acceptable for block protection. | Table 18 Block Number for Block Protection | Block Number | Block Protection | | | | | | | | | | |-------------------------|----------------------------------------------------------------------|--|--|--|--|--|--|--|--|--| | Block 0 – Block 1919 | The users cannot protect these blocks by block protection operation. | | | | | | | | | | | Block 1920 - Block 2047 | The users can protect these blocks by block protection operation. | | | | | | | | | | # 4.11.1. Protect Execute (2Ah) Figure 25. Protect Execute Timing # 4.12. Parameter Page Read Operation The device has a parameter page. The operation sequence is as follows. 1. Set Feature (1Fh) with address B0h and set bit [6]. : To set the IDR\_E bit in the feature table. 2. Read Cell Array (13h) with address 01h. : To read the parameter page. 3. Get Feature (0Fh) : To read the status (OIP bit) of the device. 4. Read Buffer (03h or 0Bh) with address 00h. : To output the parameter page. or Read Buffer x2 (3Bh) or Read Buffer x4 (6Bh) 5. Set Feature (1Fh) with address B0h and clear bit [6]. : To clear the IDR\_E bit in the feature table. Read Buffer, Read Buffer x2, Read Buffer x4 and Get Feature commands are repeatable commands. Table 19 Parameter Page | Byte | r drameter r dg | Parameter | Value | | | | | | |-----------|------------------|---------------------------------|----------------------------------------------------------------------------------------------------|--|--|--|--|--| | 0 - 3 | Signature | | 4Eh, 41h, 4Eh, 44h | | | | | | | 4 - 31 | Reserved | | All 00h | | | | | | | 32 - 43 | Device manufac | turer | 54h, 4Fh, 53h, 48h, 49h, 42h, 41h, 20h, 20h, 20h, 20h, 20h | | | | | | | 44 - 63 | Device model | TC58CVG2S0HRAIG (WSON8) | 54h, 43h, 35h, 38h, 43h, 56h, 47h, 32h, 53h, 30h, 48h, 52h, 41h, 49h, 47h, 20h, 20h, 20h, 20h, 20h | | | | | | | | | TC58CVG2S0HQAIE (SOP16) | 54h, 43h, 35h, 38h, 43h, 56h, 47h, 32h, 53h, 30h, 48h, 51h, 41h, 49h, 45h, 20h, 20h, 20h, 20h, 20h | | | | | | | 64 | Manufacturer ID | | 98h | | | | | | | 65 - 79 | Reserved | | All 00h | | | | | | | 80 - 83 | Number of data | bytes per page | 00h, 10h, 00h, 00h | | | | | | | 84 - 85 | Number of spare | e bytes per page | 80h, 00h | | | | | | | 86 - 89 | Number of data | bytes per partial page | 00h, 02h, 00h, 00h | | | | | | | 90 - 91 | Number of spare | e bytes per partial page | 10h, 00h | | | | | | | 92 - 95 | Number of page | s per block | 40h, 00h, 00h, 00h | | | | | | | 96 - 99 | Number of block | ks per unit | 00h, 08h, 00h, 00h | | | | | | | 100 | Number of logic | al units | 01h | | | | | | | 101 | Reserved | | 00h | | | | | | | 102 | Number of bits | per cell | 01h | | | | | | | 103 - 104 | Bad blocks max | imum per unit | 28h, 00h | | | | | | | 105 - 106 | Block endurance | | 01h, 05h | | | | | | | 107 | Guaranteed vali | d blocks at beginning of target | 01h | | | | | | | 108 - 109 | Reserved | | All 00h | | | | | | | 110 | Number of prog | rams per page | 04h | | | | | | | 111 | Reserved | | 00h | | | | | | | 112 | Number of ECC | bits | 00h | | | | | | | 113 - 127 | Reserved | | All 00h | | | | | | | 128 | I/O pin capacita | nce | 04h | | | | | | | 129 - 132 | Reserved | | All 00h | | | | | | | 133 - 134 | tPROG maximu | m page program time | 58h, 02h | | | | | | | 135 - 136 | tBERS maximur | m block erase time | 58h, 1Bh | | | | | | | 137 - 138 | tR maximum pa | ge read time | 18h, 01h | | | | | | | 139 - 253 | Reserved | | All 00h | | | | | | | 254 - 255 | Integrity CRC | TC58CVG2S0HRAIG (WSON8) | F5h, E1h | | | | | | | 204 - 205 | integrity CRC | TC58CVG2S0HQAIE (SOP16) | F6h, EAh | | | | | | | 256 - 511 | Value of bytes 0 | | - | | | | | | | 512 - 767 | Value of bytes 0 | )–255 | - | | | | | | #### Note: The value of all parameters are default setting of the device. When the users change the setting of the device such as internal ECC enable/disable, parameter page is not updated. The Integrity CRC (Cyclic Redundancy Check) field is used to verify that the contents of the Parameter Page were transferred correctly to the host. The CRC of the Parameter Page is a word (16-bit) field. The CRC calculation covers all of data between byte 0 and byte 253 of the Parameter Page inclusive. The CRC shall be calculated on byte (8-bit) quantities starting with byte 0 in the Parameter Page. The bits in the 8-bit quantity are processed from the most significant bit (bit 7) to the least significant bit (bit 0). The CRC shall be calculated using the following 16-bit generator polynomial: $$G(X) = X_{16} + X_{15} + X_2 + 1$$ This polynomial in hex may be represented as 8005h. The CRC value shall be initialized with a value of 4F4Eh before the calculation begins. There is no XOR applied to the final CRC value after it is calculated. There is no reversal of the data bytes or the CRC calculated value. ## 4.13. Read ID (9Fh) The ID of the device is read by command 9Fh. Table 20 ID Table | Byte | Description | Value | |--------|--------------------------|-------| | Byte 0 | Manufacture ID (Toshiba) | 98h | | Byte 1 | Device ID | CDh | Figure 26. Read ID Timing # 4.14. Unique ID Read Operation The device has a unique ID and it is different for each device. The device has 16 copies of 32 bytes of unique ID data. The first 16 bytes of data are unique ID data and the second 16 bytes of data are the complement value of the first 16 bytes of data. The operation sequence is as follows. 1. Set Feature (1Fh) with address B0h and set bit [6]. : To set the IDR\_E bit in the feature table. 2. Read Cell Array (13h) with address 00h. : To read the unique ID. 3. Get Feature (0Fh) : To read the status (OIP bit) of the device. 4. Read Buffer (03h or 0Bh) with address 00h. To output the 16 copies of the Unique ID. or Read Buffer x2 (3Bh) or Read Buffer x4 (6Bh) 5. Set Feature (1Fh) with address B0h and clear bit [6]. : To clear the IDR\_E bit in the feature table. Read Buffer, Read Buffer x2, Read Buffer x4 and Get Feature commands are repeatable commands. ## 4.15. Bad Block Inhibit The device occasionally contains unusable blocks in its initial condition. The page program operation and erase operation are prohibited to invalid blocks. The device has a bad block inhibit function to protect initial invalid blocks. When the users issue the program or erase command to the initial invalid blocks, the device ignores these commands automatically and program fail or erase fail is indicated in the feature table as shown in Table 12. The bad block inhibit function is enabled by default and this setting is permanent. #### 4.16. Internal ECC The device has internal ECC and it generates error correction code during the busy time in a Program Operation. The ECC logic manages 9bit error detection and 8bit error correction in each 528 bytes of main data and spare data. A section of the main area (512 bytes) and spare area (16 bytes) are paired for ECC calculation. During the Read Operation, the device executes ECC by itself. Once the Read command is executed, the Get Feature command can be issued to check the read status. The read status remains until other valid commands are executed. The device has the functions of bit flip detection and maximum bit flip count report. Internal ECC detects the bit flips in each sector and the maximum bit flip count in a page. These results are indicated in the feature table as shown in Table 12. Table 21 Page Assignment | 1st<br>Main | 2nd<br>Main | 3rd<br>Main | 4th<br>Main | 5th<br>Main | 6th<br>Main | 7th<br>Main | 8th<br>Main | 1st<br>Spare | 2nd<br>Spare | 3rd<br>Spare | 4th<br>Spare | 5th<br>Spare | 6th<br>Spare | 7th<br>Spare | 8th<br>Spare | Internal ECC Parity Area | |-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------------------| | 512B 16B 128B | Table 22 Definition of 528 bytes Data Pair | Data Pair | Column Address | | | |--------------------------|----------------|-------------|--| | Dala Fall | Main Area | Spare Area | | | 1st Data Pair (Sector 0) | 0 - 511 | 4096 - 4111 | | | 2nd Data Pair (Sector 1) | 512- 1023 | 4112 - 4127 | | | 3rd Data Pair (Sector 2) | 1024 - 1535 | 4128 - 4143 | | | 4th Data Pair (Sector 3) | 1536 - 2047 | 4144 - 4159 | | | 5th Data Pair (Sector 4) | 2048 - 2559 | 4160 - 4175 | | | 6th Data Pair (Sector 5) | 2560 - 3071 | 4176 - 4191 | | | 7th Data Pair (Sector 6) | 3072 - 3583 | 4192 - 4207 | | | 8th Data Pair (Sector 7) | 3584 - 4095 | 4208 - 4223 | | #### Note: The ECC parity code generated by internal ECC is stored in column addresses 4224-4351 and the users cannot access to these specific addresses when internal ECC is enabled. While using the Partial Page Program, the users must program the data to main area and spare area simultaneously by the definition of data pair. #### 4.16.1. ECC Switch The internal ECC is enabled after the power on sequence. The users switch the ECC\_E bit (bit [4]) in address B0h of the feature table to enable or disable the internal ECC. The users set or clear a bit by the Set Feature command. If the ECC\_E bit is cleared to 0 in the feature table, internal ECC will be disabled. In this case, the spare area size is changed from 128 bytes to 256 bytes automatically. When the users switch the ECC\_E bit, the users must issue the Set Feature command just before the Page Read Operation, Page Program Operation or Block Erase Operation. ## 4.16.2. ECC Status The ECC Status function is used to monitor the error correction status. The device can correct up to 8bit errors. ECC is performed on the NAND Flash main and spare areas. The ECC status is indicated in the ECCS1 and ECCS0 bit (bits [5:4]) in address C0h of the feature table shown in Table 15. The users issue the Get Feature command to read the ECC status. ## 4.16.3. ECC Bit Flip Count Detection The ECC Bit Flip Count Detection function detects the bit flip count in a page. The users set the threshold bit count using the Set Feature command. The threshold bit count is decided by the bit flip detection setting bit (BFD) in address 10h in the feature table as shown in Table 12. The detected results will be indicated in the BFS bits (bits [7:0]) in address 20h. When bit flips exceed the threshold in a sector, the BFS bits are set after the Read Buffer command. Table 23 Bit Flip Count Detection Setting (BFD) | BFD3 | BFD2 | BFD1 | BFD0 | Description | |------|------|------|------|-------------------------------------------------------------| | 0 | 0 | 0 | 0 | Reserved | | 0 | 0 | 0 | 1 | Detect a bit flip in a sector. | | 0 | 0 | 1 | 0 | Detect 2 bit flips in a sector. | | 0 | 0 | 1 | 1 | Detect 3 bit flips in a sector. | | 0 | 1 | 0 | 0 | Detect 4 bit flips in a sector. (Default) | | 0 | 1 | 0 | 1 | Detect 5 bit flips in a sector. | | 0 | 1 | 1 | 0 | Detect 6 bit flips in a sector. | | 0 | 1 | 1 | 1 | Detect 7 bit flips in a sector. | | 1 | 0 | 0 | 0 | Detect 8 bit flips in a sector. | | 1 | 1 | 1 | 1 | Detect the uncorrectable error (9+ bit errors in a sector). | Table 24 Bit Flip Count Detection Status (BFS) (Feature Table - 20h Address Description) | Tabl | C 44 DIUI | The Count Detection Status (D) | | ture Table - 20h Address Description) | |------|-----------|-----------------------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Symbol | Parameter | Read<br>/ Write | Description | | 7 | BFS7 | Bit Flip Count Detection Status 7 | R | Bit flip count detection status 7 indicates that the bit flip count in sector 7 is more than threshold bit count. 0b: Bit flip count in sector 7 is less than the threshold. 1b: Bit flip count in sector 7 is the threshold bit count or more than the threshold bit count. | | 6 | BFS6 | Bit Flip Count Detection Status 6 | R | Bit flip count detection status 6 indicates that the bit flip count in sector 6 is more than threshold bit count. Ob: Bit flip count in sector 6 is less than the threshold. 1b: Bit flip count in sector 6 is the threshold bit count or more than the threshold bit count. | | 5 | BFS5 | Bit Flip Count Detection Status 5 | R | Bit flip count detection status 5 indicates that the bit flip count in sector 5 is more than threshold bit count. Ob: Bit flip count in sector 5 is less than the threshold. 1b: Bit flip count in sector 5 is the threshold bit count or more than the threshold bit count. | | 4 | BFS4 | Bit Flip Count Detection Status 4 | R | Bit flip count detection status 4 indicates that the bit flip count in sector 4 is more than threshold bit count. Ob: Bit flip count in sector 4 is less than the threshold. 1b: Bit flip count in sector 4 is the threshold bit count or more than the threshold bit count. | | 3 | BFS3 | Bit Flip Count Detection Status 3 | R | Bit flip count detection status 3 indicates that the bit flip count in sector 3 is more than threshold bit count. Ob: Bit flip count in sector 3 is less than the threshold. 1b: Bit flip count in sector 3 is the threshold bit count or more than the threshold bit count. | | 2 | BFS2 | Bit Flip Count Detection Status 2 | R | Bit flip count detection status 2 indicates that the bit flip count in sector 2 is more than threshold bit count. 0b: Bit flip count in sector 2 is less than the threshold. 1b: Bit flip count in sector 2 is the threshold bit count or more than the threshold bit count. | | 1 | BFS1 | Bit Flip Count Detection Status 1 | R | Bit flip count detection status 1 indicates that the bit flip count in sector 1 is more than threshold bit count. Ob: Bit flip count in sector 1 is less than the threshold. 1b: Bit flip count in sector 1 is the threshold bit count or more than the threshold bit count. | | 0 | BFS0 | Bit Flip Count Detection Status 0 | R | Bit flip count detection status 0 indicates that the bit flip count in sector 0 is more than threshold bit count. 0b: Bit flip count in sector 0 is less than the threshold. 1b: Bit flip count in sector 0 is the threshold bit count or more than the threshold bit count. | # 4.16.4. ECC Bit Flip Count Report The ECC Bit Flip Count Report function reports the bit flip count of each sector in a page. The users can read the bit flip count using the Get Feature command with address 40h, 50h, 60h and 70h. Table 25 Bit Flip Count Report for Sector 0 (BFR) | BFR3 | BFR2 | BFR1 | BFR0 | Description | |------|------|------|------|--------------------------------------------------------------------| | 0 | 0 | 0 | 0 | No bit flip occurred in sector 0. | | 0 | 0 | 0 | 1 | A bit flip occurred in sector 0 and corrected. | | 0 | 0 | 1 | 0 | 2 bit flips occurred in sector 0 and corrected. | | 0 | 0 | 1 | 1 | 3 bit flips occurred in sector 0 and corrected. | | 0 | 1 | 0 | 0 | 4 bit flips occurred in sector 0 and corrected. | | 0 | 1 | 0 | 1 | 5 bit flips occurred in sector 0 and corrected. | | 0 | 1 | 1 | 0 | 6 bit flips occurred in sector 0 and corrected. | | 0 | 1 | 1 | 1 | 7 bit flips occurred in sector 0 and corrected. | | 1 | 0 | 0 | 0 | 8 bit flips occurred in sector 0 and corrected. | | 1 | 1 | 1 | 1 | Bit flips over 8 bits occurred in sector 0 and were not corrected. | Table 26 Sector Definition (BFR) | BFR7 | BFR6 | BFR5 | BFR4 | BFR3 | BFR2 | BFR1 | BFR0 | |------|------|-------|------|------|------|-------|------| | | Sec | tor 1 | | | Sec | tor 0 | | | | BFR15 | BFR14 | BFR13 | BFR12 | BFR11 | BFR10 | BFR9 | BFR8 | |----------|-------|-------|-------|-------|-------|-------|-------|------| | Sector 3 | | | | | | Sec | tor 2 | | | BFR23 | BFR22 | BFR21 | BFR20 | BFR19 | BFR18 | BFR17 | BFR16 | |-------|-------|-------|-------|-------|-------|-------|-------| | | Sec | tor 5 | | | Sec | tor 4 | | | BFR31 | BFR30 | BFR29 | BFR28 | BFR27 | BFR26 | BFR25 | BFR24 | |-------|-------|-------|-------|-------|-------|-------|-------| | | Sec | tor 7 | | | Sec | tor 6 | | # 4.16.5. ECC Maximum Bit Flip Count Report The ECC Maximum Bit Flip Count Report function provides the maximum bit flip count in a page. The maximum count is indicated in address 30h of the feature table shown in Table 12. The sector number in which the maximum bit flip occurred in a page is indicated in the MFS bit (bits [2:0]) in address 30h as shown in Table 28. When several sector's maximum bit flip count are the same, the lowest sector number is indicated in these bits. The users get the report using the Get Feature command. Table 27 Maximum Bit Flip Count (MBF) | MBF3 | MBF2 | MBF1 | MBF0 | Description | |------|------|------|------|---------------------------------------------------------------------------------| | 0 | 0 | 0 | 0 | No bit error is detected in the page. | | 0 | 0 | 0 | 1 | Maximum bit flip count is 1 bit in a sector. Bit flip was corrected. | | 0 | 0 | 1 | 0 | Maximum bit flip count is 2 bits in a sector. Bit flips were corrected. | | 0 | 0 | 1 | 1 | Maximum bit flip count is 3 bits in a sector. Bit flips were corrected. | | 0 | 1 | 0 | 0 | Maximum bit flip count is 4 bits in a sector. Bit flips were corrected. | | 0 | 1 | 0 | 1 | Maximum bit flip count is 5 bits in a sector. Bit flips were corrected. | | 0 | 1 | 1 | 0 | Maximum bit flip count is 6 bits in a sector. Bit flips were corrected. | | 0 | 1 | 1 | 1 | Maximum bit flip count is 7 bits in a sector. Bit flips were corrected. | | 1 | 0 | 0 | 0 | Maximum bit flip count is 8 bits in a sector. Bit flips were corrected. | | 1 | 1 | 1 | 1 | Maximum bit flip count exceed 8 bits in a sector. Bit flips were not corrected. | Table 28 Maximum Bit Flip Count Sector (MFS) | MFS2 | MFS1 | MFS0 | Description | | |------|------|------|-----------------------------------------|--| | 0 | 0 | 0 | Maximum bit flips occurred in sector 0. | | | 0 | 0 | 1 | Maximum bit flips occurred in sector 1. | | | 0 | 1 | 0 | Maximum bit flips occurred in sector 2. | | | 0 | 1 | 1 | Maximum bit flips occurred in sector 3. | | | 1 | 0 | 0 | Maximum bit flips occurred in sector 4. | | | 1 | 0 | 1 | Maximum bit flips occurred in sector 5. | | | 1 | 1 | 0 | Maximum bit flips occurred in sector 6. | | | 1 | 1 | 1 | Maximum bit flips occurred in sector 7. | | # 5. Package Information # 5.1. WSON8 (P-WSON8-0608-1.27-003) The WSON8 features a exposed PAD (ePAD). The ePAD is configured on the package bottom without any connection to the chip inside. It is recommended for users to solder the ePAD onto PC board with connection to VSS or None, as the adhesive strength to the PC board will be enhanced. # 5.2. SOP16 (P-SOP16-1111-1.27-001) # 6. Application Notes ## 6.1. Prohibition of Unspecified Commands The operation commands are listed in Table 11. Input of a command other than those specified in Table 11 is prohibited. Stored data may be corrupted if an unknown command is entered during the command cycle. ## 6.2. Restriction of Commands while in the Busy State During the operation in progress, do not input any command except Get Feature(0Fh) and Reset(FFh or FEh). # 6.3. Addressing for Page Program Operation Within a block, the pages must be programmed consecutively from the LSB (least significant bit) page of the block to MSB (most significant bit) page of the block. Random page address programming is prohibited. # 6.4. Several programming Cycles on the Same Page (Partial Page Program) #### Internal ECC ON: Partial Page Program should follow the Table 22 restriction while ECC\_E bit is set to 1. ECC Parity Code is generated during program operation on Main area (512 byte) + Spare area (16byte), and this parity code is written to the Parity area as shown in Table 21. For example, each segment can be programmed individually as follows: ## • Internal ECC OFF: Each segment can be programmed individually as follows while ECC\_E bit is set to 0 # 6.5. Power Off Timing Please do not turn off the power before Write/Erase operation is complete. Avoid using the device when the battery is low. Power shortage and/or power failure before Write/Erase operation is complete will cause loss of data and/or damage to data. #### 6.6. Invalid Blocks The device occasionally contains unusable blocks. Therefore, the following issues must be recognized: Please do not perform an Erase Operation to bad blocks. It may be impossible to recover the bad block information if the information is erased. Check if the device has any bad blocks after installation into the system. Refer to the test flow for bad block detection. Bad blocks which are detected by the test flow must be managed as unusable blocks by the system. A bad block does not affect the performance of good blocks because it is isolated from the bit lines by select gates. The number of valid blocks over the device lifetime is as Table 2. Regarding invalid blocks, the bad block mark is in the whole page. Please read one column of any page in each block. If the data of the column is 00 (Hex), define the block as a bad block. <sup>\*1:</sup> No erase operation is allowed to detected bad blocks. #### 6.7. Failure Phenomena The device may fail during a Program or Erase operation. The following possible failure modes should be considered when implementing a highly reliable system. | FAILURE MODE | | DETECTION AND COUNTERMEASURE SEQUENCE | | | |--------------|--------------------------|--------------------------------------------------------|--|--| | Disale | Erase Failure | Status Read after Erase → Block Replacement | | | | Block | Block Protection Failure | Status Read after Block Protection → Block Replacement | | | | Page | Programming Failure | Status Read after Program → Block Replacement | | | | Read | Bit Error | ECC Correction / Block Refresh | | | - ECC: Error Correction Code. 8 bit correction per 512 Bytes is necessary. - Block Replacement - Block Protection Failure is checked by PRG\_F bit in feature table using Get Feature command after Protect Execute. ## Program When an error happens in Block A, try to reprogram the data into another Block (Block B) by loading from an external buffer. Then, prevent further system accesses to Block A (by creating a bad block table or by using another appropriate scheme). #### Erase When an error occurs during an Erase Operation, prevent further accesses to this bad block (again by creating a table within the system or by using another appropriate scheme). # 6.8. Reliability Guidance This reliability guidance is intended to notify some guidance related to using NAND flash with 8 bit ECC for each 512 bytes. For detailed reliability data, please refer to TOSHIBA's reliability note. Although random bit errors may occur during use, it does not necessarily mean that a block is bad. Generally, a block should be marked as bad when a program status failure or erase status failure is detected. The other failure modes may be recovered by a block erase. ECC treatment for read data is mandatory due to the following Data Retention and Read Disturb failures. #### • Write/Erase Endurance Write/Erase endurance failures may occur in a cell, page, or block, and are detected by doing a status read after either an Auto Program or Auto Block Erase operation. The cumulative bad block count will increase along with the number of write/erase cycles. #### • Data Retention The data in memory may change after a certain amount of storage time. This is due to charge loss or charge gain. After block erasure and reprogramming, the block may become usable again. Here is the combined characteristics image of Write/Erase Endurance and Data Retention. Write/Erase Endurance [Cycles] #### · Read Disturb A Read Operation may disturb the data in memory. The data may change due to charge gain. Usually, bit errors occur on other pages in the block, not the page being read. After a large number of read cycles (between block erases), a tiny charge may build up and can cause a cell to be soft programmed to another state. After block erasure and reprogramming, the block may become usable again. # 7. Revision History | Date | Rev. | Description | |------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2016-06-22 | 1.0 | Initial Release | | 2016-11-08 | 1.1 | Merged the datasheet of SOP16 and WSON 8 together | | | | Added package code in 1.3. Features. | | | | Updated the specification and description in 3.7. Programming, Reading and Erasing | | | | Characteristics. | | | | Updated the description in 4.2. Page Read Operation, 4.3. Page Read Operation - High Speed Mode, 4.4. Page Program Operation, 4.5. Internal Data Move Operation, 4.6. Block Erase (D8h), 4.7. Reset (FFh or FEh), 4.10. Block Lock Operation, 4.11. Block Protection Operation (One Time Program), 4.12. Parameter Page Read Operation, 4.14. Unique ID Read Operation and 4.16. Internal ECC. | | | | Updated 6.4. Several Programming Cycles on the Same Page (Partial Page Program) and 6.7. Failure Phenomena. | ## **RESTRICTIONS ON PRODUCT USE** - Toshiba Corporation, and its subsidiaries and affiliates (collectively "TOSHIBA"), reserve the right to make changes to the information in this document, and related hardware, software and systems (collectively "Product") without notice. - This document and any information herein may not be reproduced without prior written permission from TOSHIBA. Even with TOSHIBA's written permission, reproduction is permissible only if reproduction is without alteration/omission. - Though TOSHIBA works continually to improve Product's quality and reliability, Product can malfunction or fail. Customers are responsible for complying with safety standards and for providing adequate designs and safeguards for their hardware, software and systems which minimize risk and avoid situations in which a malfunction or failure of Product could cause loss of human life, bodily injury or damage to property, including data loss or corruption. Before customers use the Product, create designs including the Product, or incorporate the Product into their own applications, customers must also refer to and comply with (a) the latest versions of all relevant TOSHIBA information, including without limitation, this document, the specifications, the data sheets and application notes for Product and the precautions and conditions set forth in the "TOSHIBA Semiconductor Reliability Handbook" and (b) the instructions for the application with which the Product will be used with or for. Customers are solely responsible for all aspects of their own product design or applications, including but not limited to (a) determining the appropriateness of the use of this Product in such design or applications; (b) evaluating and determining the applicability of any information contained in this document, or in charts, diagrams, programs, algorithms, sample application circuits, or any other referenced documents; and (c) validating all operating parameters for such designs and applications. TOSHIBA ASSUMES NO LIABILITY FOR CUSTOMERS' PRODUCT DESIGN OR APPLICATIONS. - PRODUCT IS NEITHER INTENDED NOR WARRANTED FOR USE IN EQUIPMENTS OR SYSTEMS THAT REQUIRE EXTRAORDINARILY HIGH LEVELS OF QUALITY AND/OR RELIABILITY, AND/OR A MALFUNCTION OR FAILURE OF WHICH MAY CAUSE LOSS OF HUMAN LIFE, BODILY INJURY, SERIOUS PROPERTY DAMAGE AND/OR SERIOUS PUBLIC IMPACT ("UNINTENDED USE"). Except for specific applications as expressly stated in this document, Unintended Use includes, without limitation, equipment used in nuclear facilities, equipment used in the aerospace industry, medical equipment, equipment used for automobiles, trains, ships and other transportation, traffic signaling equipment, equipment used to control combustions or explosions, safety devices, elevators and escalators, devices related to electric power, and equipment used in finance-related fields. IF YOU USE PRODUCT FOR UNINTENDED USE, TOSHIBA ASSUMES NO LIABILITY FOR PRODUCT. For details, please contact your TOSHIBA sales representative. - · Do not disassemble, analyze, reverse-engineer, alter, modify, translate or copy Product, whether in whole or in part. - Product shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable laws or regulations. - The information contained herein is presented only as guidance for Product use. No responsibility is assumed by TOSHIBA for any infringement of patents or any other intellectual property rights of third parties that may result from the use of Product. No license to any intellectual property right is granted by this document, whether express or implied, by estoppel or otherwise. - ABSENT A WRITTEN SIGNED AGREEMENT, EXCEPT AS PROVIDED IN THE RELEVANT TERMS AND CONDITIONS OF SALE FOR PRODUCT, AND TO THE MAXIMUM EXTENT ALLOWABLE BY LAW, TOSHIBA (1) ASSUMES NO LIABILITY WHATSOEVER, INCLUDING WITHOUT LIMITATION, INDIRECT, CONSEQUENTIAL, SPECIAL, OR INCIDENTAL DAMAGES OR LOSS, INCLUDING WITHOUT LIMITATION, LOSS OF PROFITS, LOSS OF OPPORTUNITIES, BUSINESS INTERRUPTION AND LOSS OF DATA, AND (2) DISCLAIMS ANY AND ALL EXPRESS OR IMPLIED WARRANTIES AND CONDITIONS RELATED TO SALE, USE OF PRODUCT, OR INFORMATION, INCLUDING WARRANTIES OR CONDITIONS OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, ACCURACY OF INFORMATION, OR NONINFRINGEMENT. - Do not use or otherwise make available Product or related software or technology for any military purposes, including without limitation, for the design, development, use, stockpiling or manufacturing of nuclear, chemical, or biological weapons or missile technology products (mass destruction weapons). Product and related software and technology may be controlled under the applicable export laws and regulations including, without limitation, the Japanese Foreign Exchange and Foreign Trade Law and the U.S. Export Administration Regulations. Export and re-export of Product or related software or technology are strictly prohibited except in compliance with all applicable export laws and regulations. - Please contact your TOSHIBA sales representative for details as to environmental matters such as the RoHS compatibility of Product. Please use Product in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. TOSHIBA ASSUMES NO LIABILITY FOR DAMAGES OR LOSSES OCCURRING AS A RESULT OF NONCOMPLIANCE WITH APPLICABLE LAWS AND REGULATIONS.