

# VTM<sup>™</sup> Transformer











#### **FEATURES**

- 48 Vdc to 1.5 Vdc 115 A transformer
  - Operating from standard 48 V or 24 V PRM™ regulators
- High efficiency (>94%) reduces system power consumption
- High density (392 A/in³)
- "Full Chip" V•I Chip package enables surface mount, low impedance interconnect to system board
- Contains built-in protection features:
  - Overvoltage Lockout
  - Overcurrent
  - Short Circuit
  - Overtemperature
- Provides enable / disable control, internal temperature monitoring
- ZVS / ZCS resonant Sine Amplitude Converter topology
- Less than 50°C temperature rise at full load in typical applications

### **TYPICAL APPLICATIONS**

- High End Computing Systems
- Automated Test Equipment
- High Density Power Supplies
- Communications Systems

#### **DESCRIPTION**

The V•I Chip™ transformer is a high efficiency (>94%) Sine Amplitude Converter™ (SAC™) operating from a 26 to 55 Vdc primary bus to deliver an isolated output. The Sine Amplitude Converter offers a low AC impedance beyond the bandwidth of most downstream regulators; therefore capacitance normally at the load can be located at the input to the Sine Amplitude Converter. Since the K factor of the VTM48EF015T115A00 is 1/32, the capacitance value can be reduced by a factor of 1024, resulting in savings of board area, materials and total system cost.

The VTM48EF015T115A00 is provided in a V•I Chip package compatible with standard pick-and-place and surface mount assembly processes. The co-molded V•I Chip package provides enhanced thermal management due to a large thermal interface area and superior thermal conductivity. The high conversion efficiency of the VTM48EF015T115A00 increases overall system efficiency and lowers operating costs compared to conventional approaches.

The VTM48EF015T115A00 enables the utilization of Factorized Power Architecture<sup>TM</sup> which provides efficiency and size benefits by lowering conversion and distribution losses and promoting high density point of load conversion.

| V <sub>IN</sub> = 26 to 55 V                          | I <sub>OUT</sub> = 115 A(NOM) |
|-------------------------------------------------------|-------------------------------|
| $V_{OUT} = 0.8 \text{ to } 1.7 \text{ V}_{(NO LOAD)}$ | K= 1/32                       |

| PART NUMBER       | DESCRIPTION                   |
|-------------------|-------------------------------|
| VTM48EF015T115A00 | -40°C to 125°C T <sub>J</sub> |

### **TYPICAL APPLICATION**





### 1.0 ABSOLUTE MAXIMUM VOLTAGE RATINGS

The absolute maximum ratings below are stress ratings only. Operation at or beyond these maximum ratings can cause permanent

| damage to the device. | MIN  | MAX | <u>UNIT</u> |                                        | MIN  | MAX  | <u>UNIT</u> |
|-----------------------|------|-----|-------------|----------------------------------------|------|------|-------------|
| + IN to - IN          | -1.0 | 60  | $V_{DC}$    | IM to - IN                             | 0    | 3.15 | $V_{DC}$    |
| PC to - IN            | -0.3 | 20  | $V_{DC}$    | + IN / - IN to + OUT / - OUT (hipot)   |      | 100  | $V_{DC}$    |
| TM to -IN             | -0.3 | 7   | $V_{DC}$    | + IN / - IN to + OUT / - OUT (working) |      | 60   | $V_{DC}$    |
| VC to - IN            | -0.3 | 20  | $V_{DC}$    | + OUT to - OUT                         | -1.0 | 5.5  | $V_{DC}$    |

### 2.0 ELECTRICAL CHARACTERISTICS

Specifications apply over all line and load conditions unless otherwise noted; **Boldface** specifications apply over the temperature range of  $-40^{\circ}\text{C} < T_{\text{J}} < 125^{\circ}\text{C}$  (T-Grade); All other specifications are at  $T_{\text{J}} = 25^{\circ}\text{C}$  unless otherwise noted.

| ATTRIBUTE                                  | SYMBOL                | CONDITIONS / NOTES                                                                                                      | MIN  | TYP  | MAX   | UNIT            |
|--------------------------------------------|-----------------------|-------------------------------------------------------------------------------------------------------------------------|------|------|-------|-----------------|
| Input voltage range                        | V <sub>IN</sub>       | No external VC applied                                                                                                  | 26   |      | 55    | \/              |
| input voitage range                        |                       | VC applied                                                                                                              | 0    |      | 55    | V <sub>DC</sub> |
| V <sub>IN</sub> slew rate                  | dV <sub>IN</sub> /dt  |                                                                                                                         |      |      | 1     | V/µs            |
| V <sub>IN</sub> UV turn off                | V <sub>IN_UV</sub>    | Module latched shutdown,                                                                                                |      | 18   | 26    | V               |
| - 110                                      | - 111/_07             | No external VC applied, I <sub>OUT</sub> = 115A                                                                         |      | 10   |       |                 |
|                                            |                       | $V_{IN} = 48 \text{ V}$                                                                                                 | 1.5  |      | 5.8   |                 |
| No Load power dissipation                  | P <sub>NL</sub>       | V <sub>IN</sub> = 26 V to 55 V                                                                                          |      |      | 6.5   | W               |
| no zoda pomer dissipation                  | . INL                 | $V_{IN} = 48 \text{ V}, T_C = 25^{\circ}\text{C}$                                                                       |      | 2.2  | 4.2   |                 |
|                                            |                       | $V_{IN} = 26 \text{ V to } 55 \text{ V, } T_C = 25^{\circ}\text{C}$                                                     |      |      | 5.5   |                 |
| Inrush current peak                        | I <sub>INRP</sub>     | VC enable, V <sub>IN</sub> = 48 V, C <sub>OUT</sub> = 64400 $\mu$ F, R <sub>LOAD</sub> = 12 m $\Omega$                  |      | 7.2  | 11    | А               |
| DC input current                           | I <sub>IN_DC</sub>    |                                                                                                                         |      |      | 4.5   | А               |
| Transfer ratio                             | K                     | $K = V_{OUT}/V_{IN}$ , $I_{OUT} = 0$ A                                                                                  |      | 1/32 |       | V/V             |
| Output voltage                             | V <sub>OUT</sub>      | $V_{OUT} = V_{IN} \cdot K - I_{OUT} \cdot R_{OUT}$ , Section 10                                                         |      |      |       | V               |
| Output current (average)                   | I <sub>OUT_AVG</sub>  | $30^{\circ}\text{C} < \text{T}_{\text{C}} < 100^{\circ}\text{C},$<br>$\text{lout\_max} = - (3/14) * \text{Tc} + 136.43$ |      |      | 115   | A               |
|                                            | _                     | $T_C = 30$ °C                                                                                                           |      |      | 130   |                 |
| Output current (peak)                      | I <sub>OUT_PK</sub>   | $T_{PEAK}$ < 10 ms, $I_{OUT\ AVG} \le 115$ A                                                                            |      |      | 200   | А               |
| Output power (average)                     | P <sub>OUT_AVG</sub>  | I <sub>OUT_AVG</sub> ≤ 115 A                                                                                            |      |      | 185   | W               |
|                                            | _                     | V <sub>IN</sub> = 48 V, I <sub>OUT</sub> = 115 A                                                                        | 90.0 | 91.7 |       |                 |
| Efficiency (ambient)                       | $\eta_{AMB}$          | V <sub>IN</sub> = 26 V to 55 V, I <sub>OUT</sub> = 115 A                                                                | 84.0 |      |       |                 |
| Linciency (ambient)                        |                       | V <sub>IN</sub> = 48 V, I <sub>OUT</sub> = 57.5 A                                                                       | 91.5 | 94.0 |       |                 |
|                                            |                       | V <sub>IN</sub> = 48 V, I <sub>OUT</sub> = 130 A                                                                        | 89.5 | 90.9 |       |                 |
| Efficiency (hot)                           | $\eta_{HOT}$          | V <sub>IN</sub> = 48 V, T <sub>C</sub> = 100°C, I <sub>OUT</sub> = 115 A                                                | 89.0 | 90.7 |       | %               |
| Efficiency (over load range)               | η <sub>20%</sub>      | 23 A < I <sub>OLIT</sub> < 115 A                                                                                        | 80   |      |       | %               |
| Output resistance (cold)                   | R <sub>OUT_COLD</sub> | $T_{C} = -40^{\circ}C$ , $I_{OUT} = 115 A$                                                                              | 0.35 | 0.67 | 1.0   | mΩ              |
| Output resistance (ambient)                | R <sub>OUT AMB</sub>  | $T_C = 25$ °C, $I_{OUT} = 115$ A                                                                                        | 0.50 | 0.84 | 1.08  | mΩ              |
| Output resistance (hot)                    | R <sub>OUT_HOT</sub>  | $T_C = 100$ °C, $I_{OUT} = 115 A$                                                                                       | 0.64 | 1.00 | 1.18  | mΩ              |
| Load capacitance                           | C <sub>OUT</sub>      | VTM Standalone Operation.<br>V <sub>IN</sub> pre-applied, VC enable                                                     |      |      | 64400 | μF              |
| Switching frequency                        | F <sub>SW</sub>       |                                                                                                                         | 1.30 | 1.40 | 1.50  | MHz             |
| Output ripple frequency                    | F <sub>SW_RP</sub>    |                                                                                                                         | 2.60 | 2.80 | 3.00  | MHz             |
| Output voltage ripple                      | V <sub>OUT_PP</sub>   | $C_{OUT} = 0 \text{ F, } I_{OUT} = 115 \text{ A, } V_{IN} = 48 \text{ V,}$<br>20 MHz BW, Section 11                     |      | 150  | 200   | mV              |
| Output inductance (parasitic)              | L <sub>OUT_PAR</sub>  | Frequency up to 30 MHz,<br>Simulated J-lead model                                                                       |      | 150  |       | рН              |
| Output capacitance (internal)              | C <sub>OUT_INT</sub>  | Effective Value at 1.5 V <sub>OUT</sub>                                                                                 |      | 420  |       | μF              |
| PROTECTION                                 | -                     |                                                                                                                         |      |      |       |                 |
| Overvoltage lockout                        | V <sub>IN_OVLO+</sub> | Module latched shutdown                                                                                                 | 55.1 | 58.2 | 60    | V               |
| Overvoltage lockout response time constant | T <sub>OVLO</sub>     | Effective internal RC filter                                                                                            |      | 0.2  |       | μs              |
| Output overcurrent trip                    | I <sub>OCP</sub>      |                                                                                                                         | 138  | 190  | 250   | A               |
| Short circuit protection trip current      | ISCP                  |                                                                                                                         | 250  |      |       | A               |
| Output overcurrent response time constant  | T <sub>OCP</sub>      | Effective internal RC filter (Integrative).                                                                             |      | 9.1  |       | ms              |
| Short circuit protection response time     | T <sub>SCP</sub>      | From detection to cessation                                                                                             |      | 1    |       | μs              |
| <u> </u>                                   |                       | of switching (Instantaneous)                                                                                            | 125  | 130  | 125   | ·               |
| Thermal shutdown setpoint                  | T <sub>J_OTP</sub>    | Deverse legisch protection are blad for this year.                                                                      | 125  | 130  | 135   | °C              |
| Reverse inrush current protection          |                       | Reverse Inrush protection enabled for this product                                                                      |      |      |       |                 |

#### 3.0 SIGNAL CHARACTERISTICS

Specifications apply over all line and load conditions unless otherwise noted; **Boldface** specifications apply over the temperature range of  $-40^{\circ}\text{C} < T_{\text{J}} < 125^{\circ}\text{C}$  (T-Grade); All other specifications are at  $T_{\text{J}} = 25^{\circ}\text{C}$  unless otherwise noted.

### **VTM CONTROL: VC**

- Used to wake up powertrain circuit.
- A minimum of 11.5 V must be applied indefinitely for  $V_{\text{IN}} < 26 \text{ V}$  to ensure normal operation.
- VC slew rate must be within range for a succesful start.
- PRM VC can be used as valid wake-up signal source.
  - Internal Resistance used in "Adaptive Loop" compensation
  - VC voltage may be continuously applied

| SIGNAL TYPE  | STATE                                | ATTRIBUTE                                    | SYMBOL                                                         | CONDITIONS / NOTES                                                 | MIN  | TYP | MAX  | UNIT   |  |
|--------------|--------------------------------------|----------------------------------------------|----------------------------------------------------------------|--------------------------------------------------------------------|------|-----|------|--------|--|
|              |                                      | External VC voltage                          | V <sub>VC_EXT</sub>                                            | Required for start up, and operation below 26 V. See Section 7.    | 11.5 |     | 16.5 | V      |  |
|              |                                      |                                              |                                                                | VC = 11.5 V, V <sub>IN</sub> = 0 V                                 |      | 115 | 150  |        |  |
|              |                                      | VC current draw                              | 1                                                              | VC = 11.5 V, V <sub>IN</sub> > 26 V                                |      | 0   |      | ^      |  |
|              | Steady                               | vc current draw                              | I <sub>VC</sub>                                                | $VC = 16.5 \text{ V}, V_{IN} > 26 \text{ V}$                       |      | 0   |      | mA     |  |
|              | Steady                               |                                              |                                                                | Fault mode. VC > 11.5 V                                            |      | 60  |      |        |  |
|              |                                      | VC internal diode rating                     | D <sub>VC_INT</sub>                                            |                                                                    |      | 100 |      | V      |  |
| ANALOG       |                                      | VC internal resistor                         | R <sub>VC-INT</sub>                                            |                                                                    |      | N/A |      | kΩ     |  |
| INPUT        |                                      | VC internal resistor temperature coefficient | T <sub>VC_COEFF</sub>                                          |                                                                    |      |     | N/A  | ppm/°C |  |
|              |                                      | VC start up pulse                            | V <sub>VC_SP</sub>                                             | Tpeak <18 ms                                                       |      |     | 20   | V      |  |
|              | Start Up                             | VC slew rate                                 | dVC/dt                                                         | Required for proper start up;                                      | 0.02 |     | 0.25 | V/µs   |  |
|              |                                      | VC inrush current                            | I <sub>INR_VC</sub>                                            | VC = 16.5 V, dVC/dt = 0.25 V/μs                                    |      |     | 1    | А      |  |
|              | VC to V <sub>OUT</sub> turn-on delay | T <sub>ON</sub>                              | $V_{IN}$ pre-applied, PC floating, VC enable, $C_{PC}=0~\mu F$ |                                                                    |      | 500 | μs   |        |  |
| Transitional |                                      | VC to PC delay                               | T <sub>vc_pc</sub>                                             | VC = 11.5 V to PC high, $V_{IN} = 0$ V, $dVC/dt = 0.25$ V/ $\mu$ s |      | 75  | 125  | μs     |  |
|              |                                      | Internal VC capacitance                      | C <sub>VC_INT</sub>                                            | VC = 0 V                                                           |      | 3.2 |      | μF     |  |

### PRIMARY CONTROL: PC

- The PC pin enables and disables the VTM.
   When held below 2 V, the VTM will be disabled.
- PC pin outputs 5 V during normal operation. PC pin is equal to 2.5 V during fault mode given  $V_{\text{IN}} > 26$  V or VC > 11.5 V.
- After successful start up and under no fault condition, PC can be used as a 5 V regulated voltage source with a 2 mA maximum current.
- Module will shutdown when pulled low with an impedance less than 400  $\Omega.\,$
- In an array of VTMs, connect PC pin to synchronize start up.
- PC pin cannot sink current and will not disable other modules during fault mode.

| SIGNAL TYPE      | STATE        | ATTRIBUTE                 | SYMBOL                | CONDITIONS / NOTES          | MIN | TYP | MAX  | UNIT |
|------------------|--------------|---------------------------|-----------------------|-----------------------------|-----|-----|------|------|
|                  |              | PC voltage                | V <sub>PC</sub>       |                             | 4.7 | 5   | 5.3  | V    |
| ANIALOG          | Steady       | PC source current         | I <sub>PC OP</sub>    |                             |     |     | 2    | mA   |
| ANALOG<br>OUTPUT |              | PC resistance (internal)  | R <sub>PC INT</sub>   | Internal pull down resistor | 50  | 150 | 400  | kΩ   |
| OUIFUI           |              | PC source current         | I <sub>PC EN</sub>    |                             | 50  | 100 | 300  | μΑ   |
|                  | Start Up     | PC capacitance (internal) | C <sub>PC INT</sub>   | Section 7                   |     |     | 1000 | pF   |
|                  |              | PC resistance (external)  | R <sub>PC_S</sub>     |                             | 60  |     |      | kΩ   |
|                  | Enable       | PC voltage                | V <sub>PC_EN</sub>    |                             | 2   | 2.5 | 3    | V    |
|                  | Disable      | PC voltage (disable)      | V <sub>PC_DIS</sub>   |                             |     |     | 2    | V    |
| DIGITAL          | Disable      | PC pull down current      | I <sub>PC_PD</sub>    |                             | 5.1 |     |      | mA   |
| INPUT / OUPUT    |              | PC disable time           | T <sub>PC_DIS_T</sub> |                             |     | 5   |      | μs   |
|                  | Transitional | PC fault response time    | T <sub>FR PC</sub>    | From fault to PC = 2 V      |     | 100 |      | μs   |

### **CURRENT MONITOR: IM**

- The IM pin voltage varies between 0.2 V and 0.61 V representing the output current within ±25% under all operating line temperature conditions between 50% and 100%.
- The IM pin provides a DC analog voltage proportional to the output current of the VTM.

| SIGNAL TYPE | STATE  | ATTRIBUTE                | SYMBOL              | CONDITIONS / NOTES                                 | MIN | TYP  | MAX | UNIT |
|-------------|--------|--------------------------|---------------------|----------------------------------------------------|-----|------|-----|------|
|             |        | IM Voltage (No Load)     | V <sub>IM_NL</sub>  | $T_J = 25$ °C, $V_{IN} = 48$ V, $I_{OUT} = 0$ A    | 0.2 | 0.07 | 0.3 | V    |
|             |        | IM Voltage (50%)         | V <sub>IM_50%</sub> | $T_J = 25$ °C, $V_{IN} = 48$ V, $I_{OUT} = 57.5$ A |     | 0.28 |     | V    |
| ANALOG      | Steady | IM Voltage (Full Load)   | V <sub>IM FL</sub>  | $T_J = 25$ °C, $V_{IN} = 48$ V, $I_{OUT} = 115$ A  |     | 0.61 |     | V    |
| OUTPUT      |        | IM Gain                  | A <sub>IM</sub>     | $T_J = 25$ °C, $V_{IN} = 48$ V, $I_{OUT} > 57.5$ A |     | 6    |     | mV/A |
|             |        | IM Resistance (External) | R <sub>IM_EXT</sub> |                                                    | 2.5 |      |     | ΜΩ   |



### **TEMPERATURE MONITOR: TM**

- The TM pin monitors the internal temperature of the VTM controller IC within an accuracy of ±5°C.
- Can be used as a "Power Good" flag to verify that the VTM is operating.
- The TM pin has a room temperature setpoint of 3 V and approximate gain of 10 mV/°C.
- Output drives Temperature Shutdown comparator

| SIGNAL TYPE      | STATE        | ATTRIBUTE                 | SYMBOL              | CONDITIONS / NOTES                                                        | MIN  | TYP  | MAX  | UNIT  |
|------------------|--------------|---------------------------|---------------------|---------------------------------------------------------------------------|------|------|------|-------|
|                  |              | TM voltage                | V <sub>TM AMB</sub> | T <sub>J</sub> controller = 27°C                                          | 2.95 | 3.00 | 3.05 | V     |
| ANALOC           |              | TM source current         | I <sub>TM</sub>     |                                                                           |      |      | 100  | μΑ    |
| ANALOG<br>OUTPUT | Steady       | TM gain                   | A <sub>TM</sub>     |                                                                           |      | 10   |      | mV/°C |
| 001101           |              | TM voltage ripple         | V <sub>TM_PP</sub>  | $C_{TM} = 0 \text{ F, } V_{IN} = 48 \text{ V,}$ $I_{OUT} = 115 \text{ A}$ |      | 120  | 200  | mV    |
|                  | Disable      | TM voltage                | V <sub>TM_DIS</sub> |                                                                           |      | 0    |      | V     |
| DIGITAL OUTPUT   |              | TM resistance (internal)  | R <sub>TM_INT</sub> | Internal pull down resistor                                               | 25   | 40   | 50   | kΩ    |
| (FAULT FLAG)     | Transitional | TM capacitance (external) | C <sub>TM_EXT</sub> |                                                                           |      |      | 50   | pF    |
| -                |              | TM fault response time    | T <sub>FR_TM</sub>  | From fault to TM = 1.5 V                                                  |      | 10   |      | μs    |

### **4.0 TIMING DIAGRAM**



### **5.0 APPLICATION CHARACTERISTICS**

The following values, typical of an application environment, are collected at  $T_C = 25^{\circ}C$  unless otherwise noted. See associated figures for general trend data.

| ATTRIBUTE                             | SYMBOL                  | CONDITIONS / NOTES                                                                            | TYP  | UNIT |
|---------------------------------------|-------------------------|-----------------------------------------------------------------------------------------------|------|------|
| No load power dissipation             | P <sub>NL</sub>         | V <sub>IN</sub> = 48 V, PC enabled                                                            | 2.1  | W    |
| Efficiency (ambient)                  | $\eta_{AMB}$            | V <sub>IN</sub> = 48 V, I <sub>OUT</sub> = 115 A                                              | 91.8 | %    |
| Efficiency (hot)                      | ηнот                    | $V_{IN} = 48 \text{ V}, I_{OUT} = 115 \text{ A}, T_{C} = 100^{\circ}\text{C}$                 | 90.3 | %    |
| Output resistance (cold)              | R <sub>OUT_COLD</sub>   | $V_{IN} = 48 \text{ V}, I_{OUT} = 115 \text{ A}, T_{C} = -40^{\circ}\text{C}$                 | 0.7  | mΩ   |
| Output resistance (ambient)           | R <sub>OUT_AMB</sub>    | V <sub>IN</sub> = 48 V, I <sub>OUT</sub> = 115 A                                              | 0.9  | mΩ   |
| Output resistance (hot)               | R <sub>OUT_HOT</sub>    | $V_{IN} = 48 \text{ V}, I_{OUT} = 115 \text{ A}, T_{C} = 100^{\circ}\text{C}$                 | 1.0  | mΩ   |
| Output voltage ripple                 | V <sub>OUT_PP</sub>     | $C_{OUT} = 0$ F, $I_{OUT} = 115$ A, $V_{IN} = 48$ V, 20 MHz BW, Section 12                    | 116  | mV   |
| V <sub>OUT</sub> transient (positive) | V <sub>OUT_TRAN+</sub>  | $I_{OUT\_STEP} = 0$ A to 115A, $V_{IN} = 48$ V, $I_{SLEW} = 36$ A/us                          | 40   | mV   |
| V <sub>OUT</sub> transient (negative) | V <sub>OUT_TRAN</sub> - | $I_{OUT\_STEP} = 115 \text{ A to 0 A, V}_{IN} = 48 \text{ V}$<br>$I_{SLEW} = 23 \text{ A/us}$ | 60   | mV   |



Figure 1 – No load power dissipation vs.  $V_{IN}$ 



Figure 3 – Efficiency and power dissipation at –40°C



Figure 2 – Full load efficiency vs. temperature



Figure 4 – Efficiency and power dissipation at 25°C





Figure 5 - Efficiency and power dissipation at 100°C



**Figure 6 –** R<sub>OUT</sub> vs. temperature



**Figure 7** –  $V_{RIPPLE}$  vs.  $I_{OUT}$ ; No external  $C_{OUT}$ . Board mounted module, scope setting: 20 MHz analog BW



Figure 8 - Safe operating area



**Figure 9 –** Full load ripple, 100  $\mu$ F C<sub>IN</sub>: No external C<sub>OUT.</sub> Board mounted module, scope setting : 20 MHz analog BW



**Figure 10** –Start up from application of  $V_{IN}$ : VC pre-applied  $C_{OUT} = 64400 \ \mu F$ 





**Figure 11 –** Start up from application of VC;  $V_{IN}$  pre-applied  $C_{OUT}$  = 64400  $\mu F$ 



**Figure 13 –** 115 A – 0 A transient response:  $C_{IN} = 100 \ \mu F$ , no external  $C_{OUT}$ 



Figure 15 - IM voltage vs. load



**Figure 12 –** 0 A– 115 A transient response:  $C_{IN} = 100 \ \mu\text{F}$ , no external  $C_{OUT}$ 



Figure 14 - IM voltage vs. load



Figure 16 – Full load IM voltage vs. T<sub>CASE</sub>



### **6.0 GENERAL CHARACTERISTICS**

Specifications apply over all line and load conditions unless otherwise noted; **Boldface** specifications apply over the temperature range of  $-40^{\circ}\text{C} < T_J < 125^{\circ}\text{C}$  (T-Grade); All Other specifications are at  $T_J = 25^{\circ}\text{C}$  unless otherwise noted.

| ATTRIBUTE                       | SYMBOL              | CONDITIONS / NOTES                                                                              | MIN             | TYP            | MAX             | UNIT                              |
|---------------------------------|---------------------|-------------------------------------------------------------------------------------------------|-----------------|----------------|-----------------|-----------------------------------|
| MECHANICAL                      |                     |                                                                                                 |                 |                |                 |                                   |
| Length                          | L                   |                                                                                                 | 32.25 / [1.270] | 32.5 / [1.280] | 32.75 / [1.289] | mm/[in]                           |
| Width                           | W                   |                                                                                                 | 21.75 / [0.856] | 22.0 / [0.866] |                 | mm/[in]                           |
| Height                          | H                   |                                                                                                 | 6.48 / [0.255]  | 6.73 / [0.265] | 6.98 / [0.275]  | mm/[in]                           |
| Volume                          | Vol                 | No heat sink                                                                                    | 0.407 [0.233]   | 4.81 / [0.294] | 0.507 [0.275]   | cm <sup>3</sup> /[in <sup>3</sup> |
| Weight                          | W                   | NO HEAL SILIK                                                                                   |                 | 14.5 / [0.512] |                 | g/[oz]                            |
| veignt                          | V V                 | Nickel                                                                                          | 0.51            | 14.57 [0.512]  | 2.03            | 9/[02]                            |
| Lead finish                     |                     | Palladium                                                                                       | 0.02            |                | 0.15            | μm                                |
| Lead IIIIISII                   |                     | Gold                                                                                            | 0.003           |                | 0.051           | μπ                                |
| THERMAL                         |                     |                                                                                                 |                 |                |                 |                                   |
| On a service of the service of  |                     | VTM48EF015T115A00 (T-Grade)                                                                     | -40             |                | 125             | °C                                |
| Operating temperature           | T <sub>J</sub>      | VTM48EF015M115A00 (M-Grade)                                                                     | N/A             |                | N/A             | °C                                |
| Thermal resistance              | φ <sub>JC</sub>     | Isothermal heatsink and isothermal internal PCB                                                 |                 | 1              |                 | °C/W                              |
| Thermal capacity                |                     |                                                                                                 |                 | 9              |                 | Ws/°C                             |
| ASSEMBLY                        |                     |                                                                                                 |                 |                |                 |                                   |
| Peak compressive force          |                     |                                                                                                 |                 |                | 6               | lbs                               |
| applied to case (Z-axis)        |                     | Supported by J-lead only                                                                        |                 |                | 5.41            | lbs/in <sup>2</sup>               |
|                                 |                     | VTM48EF015T115A00 (T-Grade)                                                                     | -40             |                | 125             | °C                                |
| Storage temperature             | T <sub>ST</sub>     | VTM48EF015M115A00 (M-Grade)                                                                     | N/A             |                | N/A             | °C                                |
|                                 |                     | MSL 6, TOB = 4 hrs                                                                              | IV/A            |                | IVA             |                                   |
| Moisture sensitivity level      | MSL                 | MSL 5                                                                                           |                 |                |                 |                                   |
| ESD withstand                   | ESD <sub>HBM</sub>  | Human Body Model, "JEDEC JESD 22-A114C.01"                                                      | TBD             |                |                 |                                   |
| ESD WITHSTAND                   | ESD <sub>CDM</sub>  | Charge Device Model, "JEDEC JESD 22-C101-C"                                                     | TBD             |                |                 | V <sub>DC</sub>                   |
| SOLDERING                       |                     |                                                                                                 |                 |                |                 |                                   |
|                                 |                     | MSL 6, TOB = 4 hrs                                                                              |                 |                | 245             | °C                                |
| Peak temperature during reflow  |                     | MSL 5                                                                                           |                 |                | 225             | °C                                |
| Peak time above 245°C           |                     | IVISE 3                                                                                         |                 | 60             | 90              | S                                 |
| Peak heating rate during reflow |                     |                                                                                                 |                 | 1.5            | 3               | °C/s                              |
| Peak cooling rate post reflow   |                     |                                                                                                 |                 | 1.5            | 6               | °C/s                              |
| SAFETY                          |                     |                                                                                                 |                 |                |                 |                                   |
| Working voltage (IN – OUT)      | V <sub>IN_OUT</sub> |                                                                                                 |                 |                | 60              | VDC                               |
| Isolation voltage (hipot)       | V <sub>HIPOT</sub>  |                                                                                                 | 100             |                |                 | VDC                               |
| Isolation capacitance           | C <sub>IN_OUT</sub> | Unpowered unit                                                                                  | 1800            | 2000           | 2200            | pF                                |
| Isolation resistance            | R <sub>IN_OUT</sub> |                                                                                                 | 10              |                |                 | MΩ                                |
| MTBF                            | IIN_OUT             | MIL-HDBK-217 Plus Parts Count;<br>25°C Ground Benign, Stationary,<br>Indoors / Computer Profile |                 | TBD            |                 | MHrs                              |
|                                 |                     | Telcordia Issue 2 - Method I Case 1;<br>Ground Benign, Controlled                               |                 | TBD            |                 | MHrs                              |
|                                 |                     | cTUVus                                                                                          |                 |                |                 |                                   |
| Agency approvals / standards    |                     | cURus                                                                                           |                 |                |                 |                                   |
| ge.ie, approvais / staridards   |                     | CE Mark                                                                                         |                 |                |                 |                                   |
|                                 |                     | RoHS 6 of 6                                                                                     |                 |                |                 |                                   |



#### 7.0 USING THE CONTROL SIGNALS VC, PC, TM, IM

**The VTM Control (VC)** pin is an input pin which powers the internal VCC circuitry when within the specified voltage range of 11.5 V to 16.5 V. This voltage is required for VTM<sup>™</sup> transformer start up and must be applied as long as the input is below 26 V. In order to ensure a proper start, the slew rate of the applied voltage must be within the specified range.

Some additional notes on the using the VC pin:

- In most applications, the VTM module will be powered by an upstream PRM™ regulator which provides a 10 ms
   VC pulse during start up. In these applications the VC pins of the PRM and VTM should be tied together.
- The VC voltage can be applied indefinitely allowing for continuous operation down to 0 V<sub>IN</sub>.
- The fault response of the VTM module is latching.
   A positive edge on VC is required in order to restart the unit.
   If VC is continuously applied the PC pin may be toggled to restart the VTM module.

**Primary Control (PC)** pin can be used to accomplish the following functions:

- Delayed start: Upon the application of VC, the PC pin will source a constant 100 μA current to the internal RC network. Adding an external capacitor will allow further delay in reaching the 2.5 V threshold for module start.
- Auxiliary voltage source: Once enabled in regular operational conditions (no fault), each VTM PC provides a regulated 5 V, 2 mA voltage source.
- Output disable: PC pin can be actively pulled down in order to disable the module. Pull down impedance shall be lower than 400  $\Omega$ .
- Fault detection flag: The PC 5 V voltage source is internally turned off as soon as a fault is detected. It is important to notice that PC doesn't have current sink capability. Therefore, in an array, PC line will not be capable of disabling neighboring modules if a fault is detected.
- Fault reset: PC may be toggled to restart the unit if VC is continuously applied.

**Temperature Monitor (TM)** pin provides a voltage proportional to the absolute temperature of the converter control IC.

It can be used to accomplish the following functions:

- Monitor the control IC temperature: The temperature in Kelvin is equal to the voltage on the TM pin scaled by 100. (i.e. 3.0 V = 300 K = 27°C). If a heat sink is applied, TM can be used to thermally protect the system.
- Fault detection flag: The TM voltage source is internally turned off as soon as a fault is detected. For system monitoring purposes (microcontroller interface) faults are detected on falling edges of TM signal.

**Current Monitor (IM)** pin provides a voltage proportional to the output current of the VTM module. The nominal voltage will vary between 0.07 V and 0.61 V over the output current range of the VTM module (See Figures 11–13). The accuracy of the IM pin will be within 25% under all line and temperature conditions between 50% and 100% load.

### **8.0 START UP BEHAVIOR**

Depending on the sequencing of the VC with respect to the input voltage, the behavior during start up will vary as follows:

- Normal operation (VC applied prior to VIN): In this case the controller is active prior to ramping the input. When the input voltage is applied, the VTM module output voltage will track the input (See Figure 10). The inrush current is determined by the input voltage rate of rise and output capacitance. If the VC voltage is removed prior to the input reaching 26 V, the VTM may shut down.
- Stand-alone operation (VC applied after VIN): In this case the VTM module output will begin to rise upon the application of the VC voltage (See Figure 11). The Adaptive Soft Start Circuit (See Section 11) may vary the ouput rate of rise in order to limit the inrush current to its maximum level. When starting into high capacitance, or a short, the output current will be limited for a maximum of 120 µ/sec. After this period, the Adaptive Soft Start Circuit will time out and the VTM module may shut down. No restart will be attempted until VC is re-applied or PC is toggled. The maximum output capacitance is limited to 64400 µF in this mode of operation to ensure a sucessful start.

#### 9.0 THERMAL CONSIDERATIONS

V•I Chip™ products are multi-chip modules whose temperature distribution varies greatly for each part number as well as with the input / output conditions, thermal management and environmental conditions. Maintaining the top of the VTM48EF015T115A00 case to less than 100°C will keep all junctions within the V•I Chip module below 125°C for most applications.

The percent of total heat dissipated through the top surface versus through the J-lead is entirely dependent on the particular mechanical and thermal environment. The heat dissipated through the top surface is typically 60%. The heat dissipated through the J-lead onto the PCB board surface is typically 40%. Use 100% top surface dissipation when designing for a conservative cooling solution.

It is not recommended to use a V•I Chip module for an extended period of time at full load without proper heat sinking.



### 10.0 VTM48EF015T115A00 BLOCK DIAGRAM





### 11.0 SINE AMPLITUDE CONVERTER™ POINT OF LOAD CONVERSION

The Sine Amplitude Converter (SAC™) uses a high frequency resonant tank to move energy from input to output. (The resonant tank is formed by Cr and leakage inductance Lr in the power transformer windings as shown in the VTM™ module Block Diagram. See Section 10). The resonant LC tank, operated at high frequency, is amplitude modulated as a

function of input voltage and output current. A small amount of capacitance embedded in the input and output stages of the module is sufficient for full functionality and is key to achieving power density.

The VTM48EF015T115A00 SAC can be simplified into the following model:



**Figure 17** – V•I Chip $^{TM}$  AC model

At no load:

$$V_{OUT} = V_{IN} \cdot K \tag{1}$$

K represents the "turns ratio" of the SAC. Rearranging Eq (1):

$$K = \frac{V_{OUT}}{V_{IN}}$$
 (2)

In the presence of load, V<sub>OUT</sub> is represented by:

$$V_{OUT} = V_{IN} \cdot K - I_{OUT} \cdot R_{OUT}$$
 (3)

and I<sub>OUT</sub> is represented by:

$$I_{OUT} = \frac{I_{IN} - I_{Q}}{K} \tag{4}$$

 $R_{OUT}$  represents the impedance of the SAC, and is a function of the  $R_{DSON}$  of the input and output MOSFETs and the winding resistance of the power transformer.  $I_Q$  represents the quiescent current of the SAC control and gate drive circuitry. The use of DC voltage transformation provides additional

interesting attributes. Assuming that  $R_{OUT}=0$   $\Omega$  and  $I_Q=0$  A, Eq. (3) now becomes Eq. (1) and is essentially load independent, resistor R is now placed in series with  $V_{IN}$  as shown in Figure 18.



**Figure 18** – K = 1/32 Sine Amplitude Converter with series input resistor

The relationship between  $V_{IN}$  and  $V_{OUT}$  becomes:

$$V_{OLIT} = (V_{IN} - I_{IN} \cdot R) \cdot K \tag{5}$$

Substituting the simplified version of Eq. (4)  $(I_O \text{ is assumed} = 0 \text{ A})$  into Eq. (5) yields:

$$V_{OUT} = V_{IN} \cdot K - I_{OUT} \cdot R \cdot K^2$$
 (6)



This is similar in form to Eq. (3), where  $R_{OUT}$  is used to represent the characteristic impedance of the SAC<sup>TM</sup>. However, in this case a real R on the input side of the SAC is effectively scaled by  $K^2$  with respect to the output.

Assuming that R = 1  $\Omega$ , the effective R as seen from the secondary side is 0.98 m $\Omega$ , with K = 1/32 as shown in Figure 18.

A similar exercise should be performed with the addition of a capacitor or shunt impedance at the input to the SAC. A switch in series with  $V_{\text{IN}}$  is added to the circuit. This is depicted in Figure 19.



Figure 19 – Sine Amplitude Converter<sup>™</sup> with input capacitor

A change in  $V_{\text{IN}}$  with the switch closed would result in a change in capacitor current according to the following equation:

$$I_{C}(t) = C \frac{dV_{IN}}{dt}$$
 (7)

Assume that with the capacitor charged to  $V_{\text{IN}}$ , the switch is opened and the capacitor is discharged through the idealized SAC. In this case,

$$I_{C} = I_{OUT} \cdot K \tag{8}$$

Substituting Eq. (1) and (8) into Eq. (7) reveals:

$$I_{OUT} = \frac{C}{\kappa^2} \cdot \frac{dV_{OUT}}{dt}$$
 (9)

The equation in terms of the output has yielded a  $K^2$  scaling factor for C, specified in the denominator of the equation. A K factor less than unity, results in an effectively larger capacitance on the output when expressed in terms of the input. With a K=1/32 as shown in Figure 19, C=1 µF would appear as C=1024 µF when viewed from the output.

Low impedance is a key requirement for powering a high-current, low voltage load efficiently. A switching regulation stage should have minimal impedance while simultaneously providing appropriate filtering for any switched current. The use of a SAC between the regulation stage and the point of load provides a dual benefit of scaling down series impedance leading back to the source and scaling up shunt capacitance or energy storage as a function of its K factor squared. However, the benefits are not useful if the series impedance of the SAC is too high. The impedance of the SAC must be low, i.e. well beyond the crossover frequency of the system.

A solution for keeping the impedance of the SAC low involves switching at a high frequency. This enables small magnetic components because magnetizing currents remain low. Small magnetics mean small path lengths for turns. Use of low loss core material at high frequencies also reduces core losses.

The two main terms of power loss in the VTM<sup>™</sup> module are:

- No load power dissipation ( $P_{NL}$ ): defined as the power used to power up the module with an enabled powertrain at no load.
- Resistive loss (R<sub>OUT</sub>): refers to the power loss across the VTM<sup>™</sup> transformer modeled as pure resistive impedance.

$$P_{\text{DISSIPATED}} = P_{\text{NL}} + P_{\text{ROLIT}} \tag{10}$$

Therefore,

$$P_{OUT} = P_{IN} - P_{DISSIPATED} = P_{IN} - P_{NL} - P_{R_{OLIT}}$$
 (11)

The above relations can be combined to calculate the overall module efficiency:

$$\eta = \frac{P_{OUT}}{P_{IN}} = \frac{P_{IN} - P_{NL} - P_{ROUT}}{P_{IN}}$$
 (12)

$$= \frac{V_{IN} \cdot I_{IN} - P_{NL} - (I_{OUT})^2 \cdot R_{OUT}}{V_{IN} \cdot I_{IN}}$$

$$= 1 - \left( \frac{P_{NL} + (I_{OUT})^2 \cdot R_{OUT}}{V_{INI} \cdot I_{INI}} \right)$$

#### 12.0 INPUT AND OUTPUT FILTER DESIGN

A major advantage of a SAC™ system versus a conventional PWM converter is that the former does not require large functional filters. The resonant LC tank, operated at extreme high frequency, is amplitude modulated as a function of input voltage and output current and efficiently transfers charge through the isolation transformer. A small amount of capacitance embedded in the input and output stages of the module is sufficient for full functionality and is key to achieving high power density.

This paradigm shift requires system design to carefully evaluate external filters in order to:

- 1. Guarantee low source impedance.
  - To take full advantage of the VTM<sup>™</sup> transformer dynamic response, the impedance presented to its input terminals must be low from DC to approximately 5 MHz. Input capacitance may be added to improve transient performance or compensate for high source impedance.
- 2. Further reduce input and/or output voltage ripple without sacrificing dynamic response.
  - Given the wide bandwidth of the VTM module, the source response is generally the limiting factor in the overall system response. Anomalies in the response of the source will appear at the output of the VTM module multiplied by its K factor.
- 3. Protect the module from overvoltage transients imposed by the system that would exceed maximum ratings and cause failures.
  - The V•I Chip™ module input/output voltage ranges must not be exceeded. An internal overvoltage lockout function prevents operation outside of the normal operating input range. Even during this condition, the powertrain is exposed to the applied voltage and power MOSFETs must withstand it.

# 13.0 CAPACITIVE FILTERING CONSIDERATIONS FOR A SINE AMPLITUDE CONVERTER™

It is important to consider the impact of adding input and output capacitance to a Sine Amplitude Converter on the system as a whole. Both the capacitance value and the effective impedance of the capacitor must be considered.

A Sine Amplitude Converter has a DC  $R_{OUT}$  value which has already been discussed in section 11. The AC  $R_{OUT}$  of the SAC contains several terms:

- Resonant tank impedance
- Input lead inductance and internal capacitance
- Output lead inductance and internal capacitance

The values of these terms are shown in the behavioral model in section 11. It is important to note on which side of the transformer these impedances appear and how they reflect across the transformer given the K factor.

The overall AC impedance varies from model to model. For most models it is dominated by DC R<sub>OUT</sub> value from DC to beyond 500 KHz. The behavioral model in section 11 should be used to approximate the AC impedance of the specific model.

Any capacitors placed at the output of the VTM reflect back to the input of the VTM module by the square of the K factor (Eq. 9) with the impedance of the VTM module appearing in series. It is very important to keep this in mind when using a PRM™ regulator to power the VTM module. Most PRM modules have a limit on the maximum amount of capacitance that can be applied to the output. This capacitance includes both the PRM output capacitance and the VTM output capacitance reflected back to the input. In PRM remote sense applications, it is important to consider the reflected value of VTM output capacitance when designing and compensating the PRM control loop.

Capacitance placed at the input of the VTM module appear to the load reflected by the K factor with the impedance of the VTM module in series. In step-down ratios, the effective capacitance is increased by the K factor. The effective ESR of the capacitor is decreased by the square of the K factor, but the impedance of the module appears in series. Still, in most step-down VTM modules an electrolytic capacitor placed at the input of the module will have a lower effective impedance compared to an electrolytic capacitor placed at the output. This is important to consider when placing capacitors at the output of the module. Even though the capacitor may be placed at the output, the majority of the AC current will be sourced from the lower impedance, which in most cases will be the module. This should be studied carefully in any system design using a module. In most cases, it should be clear that electrolytic output capacitors are not necessary to design a stable, well-bypassed system.

### 14.0 CURRENT SHARING

The SAC<sup>™</sup> topology bases its performance on efficient transfer of energy through a transformer without the need of closed loop control. For this reason, the transfer characteristic can be approximated by an ideal transformer with some resistive drop and positive temperature coefficient.

This type of characteristic is close to the impedance characteristic of a DC power distribution system, both in behavior (AC dynamic) and absolute value (DC dynamic).

When connected in an array with the same K factor, the VTM module will inherently share the load current (typically 5%) with parallel units according to the equivalent impedance divider that the system implements from the power source to the point of load.

Some general recommendations to achieve matched array impedances:

- Dedicate common copper planes within the PCB to deliver and return the current to the modules.
- Provide the PCB layout as symmetric as possible.
- Apply same input / output filters (if present) to each unit.

For further details see <u>AN:016 Using BCM™ Bus Converters</u> in High Power Arrays.



**Figure 20 –** VTM<sup>™</sup> Transformer array

### **15.0 FUSE SELECTION**

In order to provide flexibility in configuring power systems V•I Chip $^{\text{TM}}$  products are not internally fused. Input line fusing of V•I Chip products is recommended at system level to provide thermal protection in case of catastrophic failure.

The fuse shall be selected by closely matching system requirements with the following characteristics:

- Current rating (usually greater than maximum current of VTM module)
- Maximum voltage rating (usually greater than the maximum possible input voltage)
- Ambient temperature
- Nominal melting I<sup>2</sup>t

#### 16.0 REVERSE INRUSH CURRENT PROTECTION

The VTM48EF015T115A00 provides reverse inrush protection which prevents reverse current flow until the input voltage is high enough to first establish current flow in the forward direction. In the event that there is a DC voltage present on the output before the VTM module is powered up, this feature protects sensitive loads from excessive dV/dT during power up as shown in Figure 21.

If a voltage is present at the output of the VTM module which satisfies the condition  $Vout > Vin \bullet K$  after a successful power up the energy will be transferred from secondary to primary. The input to output ratio of the VTM module will be maintained. The VTM module will continue to operate in reverse as long as the input and output voltages are within the specified range. The VTM48EF015T115A00 has not been qualified for continuous reverse operation.



Figure 21 – Reverse inrush protection

H: VC turns off

#### 17.0 LAYOUT CONSIDERATIONS

The VTM48EF015T115A00 requires equal current density along the output J-leads to achieve rated efficiency and output power level. The negative output J-leads are not connected internally and must be connected on the board as close to the VTM™ transformer as possible. The layout must also prevent the high output current of the VTM48EF015T115A00 from interfering with the input-referenced signals.

To achieve these requirements, the following layout guidelines are recommended:

- The total current path length from any point on the  $V_{+OUT}$  J-leads to the corresponding point on the  $V_{-OUT}$  J-leads should be equal (see Figure 21) .
- Use vias along the negative output J-leads to connect the negative output to a common power plane.
- Use sufficient copper weight and number of layers to carry the output current to the load or to the output connectors.
- Be sure to include enough vias along both the positive and negative J leads to distribute the current among the layers of the PCB.
- Do not run input-referenced signal traces (VC, PC, TM and IM) between the layers of the secondary outputs.
- Run the input-referenced signal traces (VC, PC, TM and IM) such that V<sub>-IN</sub> shields the signals. See <u>AN:005 FPA Printed</u> <u>Circuit Board Layout Guidelines</u> for more details.

Equalizing the current paths is most easily accomplished by centering the VTM module output J-leads between the output connections of the PCB and by designing the board such that the layout is symmetric from both sides of the output and from the front and back ends of the output as shown in Figures 22 and 23.



Figure 21 – Equal current path



Figure 22 - Symmetric layout



Figure 23 - Symmetric layout



### 17.1 MECHANICAL DRAWING



### 17.2 RECOMMENDED LAND PATTERN

# RECOMMENDED LAND PATTERN (COMPONENT SIDE SHOWN)



NOTES: mm inch.

- 2. UNLESS OTHERWISE SPECIFIED, TOLERANCES ARE:
- .X / [.XX] = +/-0.25 / [.01]; .XX / [.XXX] = +/-0.13 / [.005]
- 3. PRODUCT MARKING ON TOP SURFACE

DXF and PDF files are available on vicorpower.com



Bottom View

| Signal<br>Name | Designation  |
|----------------|--------------|
| +In            | M2, M1       |
| -In            | M4, M3       |
| IM             | N3           |
| TM             | N4           |
| VC             | N2           |
| PC             | N1           |
| +Out           | A3-L3, A2-L2 |
| -Out           | A4-L4, A1-L1 |

Click here to view original mechanical drawing on the Vicor website.



### Warranty

Vicor products are guaranteed for two years from date of shipment against defects in material or workmanship when in normal use and service. This warranty does not extend to products subjected to misuse, accident, or improper application or maintenance. Vicor shall not be liable for collateral or consequential damage. This warranty is extended to the original purchaser only.

EXCEPT FOR THE FOREGOING EXPRESS WARRANTY, VICOR MAKES NO WARRANTY, EXPRESS OR IMPLIED, INCLUDING, BUT NOT LIMITED TO, THE WARRANTY OF MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE.

Vicor will repair or replace defective products in accordance with its own best judgement. For service under this warranty, the buyer must contact Vicor to obtain a Return Material Authorization (RMA) number and shipping instructions. Products returned without prior authorization will be returned to the buyer. The buyer will pay all charges incurred in returning the product to the factory. Vicor will pay all reshipment charges if the product was defective within the terms of this warranty.

Information published by Vicor has been carefully checked and is believed to be accurate; however, no responsibility is assumed for inaccuracies. Vicor reserves the right to make changes to any products without further notice to improve reliability, function, or design. Vicor does not assume any liability arising out of the application or use of any product or circuit; neither does it convey any license under its patent rights nor the rights of others. Vicor general policy does not recommend the use of its components in life support applications wherein a failure or malfunction may directly threaten life or injury. Per Vicor Terms and Conditions of Sale, the user of Vicor components in life support applications assumes all risks of such use and indemnifies Vicor against all damages.

Vicor's comprehensive line of power solutions includes high density AC-DC and DC-DC modules and accessory components, fully configurable AC-DC and DC-DC power supplies, and complete custom power systems.

Information furnished by Vicor is believed to be accurate and reliable. However, no responsibility is assumed by Vicor for its use. Vicor components are not designed to be used in applications, such as life support systems, wherein a failure or malfunction could result in injury or death. All sales are subject to Vicor's Terms and Conditions of Sale, which are available upon request.

**Specifications are subject to change without notice.** 

### **Intellectual Property Notice**

Vicor and its subsidiaries own Intellectual Property (including issued U.S. and Foreign Patents and pending patent applications) relating to the products described in this data sheet. Interested parties should contact Vicor's Intellectual Property Department.

The products described on this data sheet are protected by the following U.S. Patents Numbers: 5,945,130; 6,403,009; 6,710,257; 6,911,848; 6,930,893; 6,934,166; 6,940,013; 6,969,909; 7,038,917; 7,145,186; 7,166,898; 7,187,263; 7,202,646; 7,361,844; D496,906; D505,114; D506,438; D509,472; and for use under 6,975,098 and 6,984,965.

### **Vicor Corporation**

25 Frontage Road Andover, MA, USA 01810 Tel: 800-735-6200 Fax: 978-475-6715

#### email

Customer Service: <u>custserv@vicorpower.com</u> Technical Support: <u>apps@vicorpower.com</u>

