# Digital Dual Output, 7-Phase Configurable, PWM Controller with PMBus ### ISL68127 The ISL68127 is a digital dual output, flexible multiphase $(X+Y \le 7)$ PWM controller supporting the latest PMBus 1.3 specifications. Either output can be configured to support any desired phase assignments up to a maximum of seven phases across the two outputs (X+Y). For example, 6+1, 5+2, 4+2, 3+3, 3+2, or even a single output operation as a 7+0 configuration are supported. The ISL68127 utilizes Intersil's proprietary linear synthetic digital current modulation scheme to achieve the industry's best combination of transient response and ease of tuning while addressing the challenges of modern multiphase designs. Device configuration and telemetry monitoring is accomplished using Intersil's intuitive PowerNavigator™ GUI. The ISL68127 device supports on-chip nonvolatile memory to store various configuration settings that are user-selectable via pin-strap, giving system designers increased power density to configure and deploy multiple configurations. The device supports an automatic phase add/drop feature to allow maximum efficiency across all load ranges. Thresholds for automatic phase add/drop are user-programmable using the powerful PowerNavigator™ GUI. The ISL68127 supports a comprehensive fault management system to enable the design of highly reliable systems. From a multitiered overcurrent protection scheme, to the configurable power-good and output overvoltage/undervoltage fault thresholds and temperature monitoring, virtually any need is accommodated. With minimal external components, easy configuration, robust fault management, and highly accurate regulation capability, implementing a high-performance, multiphase regulator has never been easier. ### **Applications** - Networking equipment - Telecom/datacom equipment - · Server/storage equipment - · Point-of-load power supply (Memory, DSP, ASIC, FPGA) 1 ### **Features** - · Advanced linear digital modulation scheme - Zero latency synthetic current control for excellent HF current balance - Dual edge modulation for fastest transient response - Auto phase add/drop for excellent load vs efficiency profile - PMBus 1.3 support - Telemetry V<sub>IN</sub>, V<sub>OUT</sub>, I<sub>OUT</sub>, power IN/OUT, temperature, and various fault status registers - Up to 1MHz bus interface - · Flexible phase configuration - 7+0, 6+1, 5+2, 4+3 phase operation - Operation using less than 7 phases between 2 outputs is also supported - · Diode braking for overshoot reduction - Differential remote voltage sensing supports ±0.5% closed loop system accuracy over load, line and temperature - Highly accurate current sensing for excellent load line regulation and accurate OCP - Supports the ISL99227 60A smart power stage - Supports DCR sense with integrated temperature compensation - Comprehensive fault management enables high reliability systems - Pulse-by-pulse phase current limiting - Total output current protection - Output and input OV/UV - Open voltage sense detect - Black box recording capability for faults - Intuitive configuration via PowerNavigator™ GUI - NVM to store up to eight configurations - Pb-free (RoHS compliant) ### **Related Literature** - · For a full list of related documents, visit our web page - ISL68127 product page # ISL68127 # **Table of Contents** | Ordering Information | | |------------------------------------------------------------------|----------------| | Pin Configuration | 3 | | Functional Pin Descriptions | 4 | | Driver, DrMOS and Smart Power Stage Recommendation | 4 | | Internal Block Diagram | 5 | | Typical Application: 6+1 Configuration with ISL99227 SPS | 6 | | Typical Application: 4+3 Configuration with ISL99227 SPS | 7 | | Typical Application: 5+2 Configuration with DCR Sensing | 8 | | Typical Application: Phase Doubler 14-Phase VR with ISL6617A+SPS | 9 | | Absolute Maximum Ratings | LO | | Thermal Information | LO | | Recommended Operating Conditions | LO | | Electrical Specifications | LO | | Typical Performance Curves | L2 | | Functional Description | L2 | | Overview | | | PWM Modulation Scheme | | | Phase Configuration | | | Automatic Phase Add and Drop | | | Output Voltage Configuration | | | Current Sensing | 13 | | Temperature Sensing | | | Lossless Input Current and Power Sensing | 16 | | Voltage Regulation | | | Power-On Reset (POR) | 16 | | Soft-Start Delay and Ramp Times | | | Fault Monitoring and Protection | | | Power-Good Signals. | | | Output Voltage Protection | | | Output Current Protection. | | | Thermal Monitoring and Protection | 18 | | Layout and Design Considerations | L9 | | PMBus Operation | 20 | | PMBus Protocol | 21 | | PMBus Command Summary | 22 | | PMBus Use Guidelines | | | PMBus Command Detail | 24 | | Revision History | <b>ł</b> 6 | | About Intersil | ł6 | | Package Outline Drawing | <del>1</del> 7 | # **Ordering Information** | PART NUMBER | PART | TEMP. RANGE | PACKAGE | PKG. | |-----------------|--------------|-------------|------------------|----------| | (Notes 1, 2, 3) | MARKING | (°C) | (RoHS COMPLIANT) | DWG. # | | ISL68127IRAZ | ISL68127 IRZ | -40 to +85 | 48 Ld 6x6 QFN | L48.6x6B | #### NOTES: - 1. Add "-T" suffix for 4k unit or "-T7A" suffix for 250 unit tape and reel options. Refer to TB347 for details on reel specifications. - These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials and 100% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020. - 3. For Moisture Sensitivity Level (MSL), see product information page for ISL68127. For more information on MSL, see techbrief TB363. **TABLE 1. KEY DIFFERENCES BETWEEN FAMILY OF PARTS** | PART NUMBER | PHASE CONFIGURATION<br>OUTPUT X/OUTPUT Y | SPECIFICATION SUPPORTED | PACKAGE | |-------------|------------------------------------------|-------------------------|-------------------| | ISL68137 | X+Y ≤ 7 | PMBus/AVSBus | QFN 48 Ld, 6x6mm | | ISL68134 | X+Y ≤ 4 | PMBus/AVSBus | TQFN 40 Ld, 5x5mm | | ISL68127 | X+Y ≤ 7 | PMBus | QFN 48 Ld, 6x6mm | | ISL68124 | X+Y ≤ 4 | PMBus | TQFN 40 Ld, 5x5mm | ### **Pin Configuration** ISL68127 (48 LD QFN) TOP VIEW Submit Document Feedback 3 FN8748.0 September 28, 2016 ### ISL68127 # Functional Pin Descriptions Refer to Table 4 on page 19 for design layout considerations. | PIN NUMBER | PIN NAME | DESCRIPTION | |---------------------------------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7, 6, 5, 4, 3, 2, 1 | PWM[6:0] | Pulse width modulation outputs. Connect these pins to the PWM input pins of 3.3V logic-compatible Intersil smart power stages, driver IC(s), or power stages. | | 8, 10 | GND | Ground pins. Connect directly to system GND plane. | | 9, <b>11</b> , <b>12</b> , 46, 47, 48 | DNC | Do not connect any signals to these pins. | | 13 | ENO | Input pin used for enable control of Output 0. Active high. Connect to ground if not used. | | 14 | EN1 | Input pin used for enable control of Output 1. Active high. Connect to ground if not used. | | 15 | TWARN | Thermal warning flag. This open-drain output will be pulled low in the event of a sensed over-temperature at TMON pins without disabling the regulators. Maximum pull-up voltage is $V_{CC}$ . | | 16 | PG0 | Open-drain, power-good indicators for Output O. Maximum pull-up voltage is V <sub>CC</sub> . | | 17 | PG1 | Open-drain, power-good indicators for Output 1. Maximum pull-up voltage is V <sub>CC</sub> . | | 18 | SCL | Serial clock signal pin for SMBus interface. Maximum pull-up voltage is V <sub>CC</sub> . | | 19 | SDA | Serial data signal pin for SMBus interface. Maximum pull-up voltage is V <sub>CC</sub> . | | 20 | SALRT | Serial alert signal pin for SMBus interface. Maximum pull-up voltage is V <sub>CC</sub> . | | 21 | CONFIG | Configuration ID selection pin. See <u>Table 3 on page 16</u> for more details. | | 22 | VINSEN | Input voltage sense pin. Connect to VIN through a resistor divider (typically 402k/10k) with a 10nF decoupling capacitor. | | 23 | VSEN1 | Positive differential voltage sense input for Output 1. Connect to positive remote sensing point. Connect to ground if not used. | | 24 | RGND1 | Negative differential voltage sense input for Output 1. Connect to negative remote sensing point. Connect to ground if not used. | | 25, 27, 29, 31,<br>33, 35, 37 | CSRTN[6:0] | The CS and CSRTN pins are current sense inputs to individual phase differential amplifiers. Unused phases should have their respective current sense inputs grounded. The ISL68127 supports smart power stage, DCR, and resistor sensing. | | 26, 28, 30, 32,<br>34, 36, 38 | CS[6:0] | Connection details depend on the current sense method chosen. | | 39 | RGND0 | Negative differential voltage sense input for Output 0. Connect to negative remote sensing point. Connect to ground if not used. | | 40 | VSEN0 | Positive differential voltage sense input for for Output 0. Connect to positive remote sensing point. Connect to ground if not used. | | 41 | SA | PMBus address selection pin. See <u>Table 2 on page 12</u> for more details. | | 42 | VCC | Chip primary bias input. Connect this pin directly to a +3.3V supply with a high quality MLCC bypass capacitor. | | 43 | vccs | Internally generated 1.2V LDO logic supply from VCC. Decouple with 4.7µF or greater MLCC (X5R or better). | | 44 | TMONO | Input pin for external temperature measurement at Output 0. Supports diode based temperature sensing as well as smart power stage sensing. Refer to "Temperature Compensation" on page 15 for more information. | | 45 | TMON1 | Input pin for external temperature measurement at Output 1. Supports diode based temperature sensing as well as smart power stage sensing. Refer to "Temperature Compensation" on page 15 for more information. | | EPAD | GND | Package pad serves as GND return for all chip functions. Connect directly to system GND plane with multiple thermal vias. | # **Driver, DrMOS, and Smart Power Stage Recommendation** | INTERSIL PART<br>NUMBER | QUIESCENT CURRENT (mA) | GATE<br>DRIVE VOLTAGE<br>(V) | NUMBER OF<br>DRIVERS | COMMENTS | |-------------------------|------------------------|------------------------------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------| | ISL99227 | 4.85 | 5 | Single | 60A, 5x5 smart power stage | | ISL99140 | 0.19 | 5 | Single | 40A, 6x6 DrMOS | | ISL6596 | 0.19 | 5 | Single | Connect ISL6596 VCTRL to 3.3V | | ISL6617A | 5 | N/A | N/A | Phase Doubler with 5V PWM output to be compatible with 60A DrMOS or with 60A smart power stage. Supports up to a 14-phase design. | 4 intersil\* Submit Document Feedback FN8748.0 # **Internal Block Diagram** FIGURE 1. INTERNAL BLOCK DIAGRAM # Typical Application: 6+1 Configuration with ISL99227 SPS FIGURE 2. TYPICAL APPLICATION: 6+1 CONFIGURATION WITH ISL99227 SPS # Typical Application: 4+3 Configuration with ISL99227 SPS FIGURE 3. TYPICAL APPLICATION: 4+3 CONFIGURATION WITH ISL99227 SPS # **Typical Application: 5+2 Configuration with DCR Sensing** FIGURE 4. TYPICAL APPLICATION: 5+2 CONFIGURATION WITH DCR SENSING # Typical Application: Phase Doubler 14-Phase VR with ISL6617A+SPS FIGURE 5. PHASE DOUBLER 14-PHASE VR WITH ISL6617A+SMART POWER STAGE ### ISL68127 ### **Absolute Maximum Ratings** | VCC+4.3V | |---------------------------------------------------| | VCCS+1.6V | | All Other Pins | | ESD Rating: | | Human Body Model (Tested per JS-001-2014)2kV | | Charged Device Model (Tested per JS-001-2014) 1kV | | Latch-Up (Tested per JESD-78D; Class 2, Level A) | ### **Thermal Information** | Thermal Resistance (Notes 4, 5) | $\theta_{JA}$ (°C/W) | $\theta_{JC}$ (°C/W) | |-----------------------------------|----------------------|----------------------| | 48 Ld 6x6 QFN Package | 27 | 1 | | Maximum Junction Temperature | | +150°C | | Maximum Storage Temperature Range | 6 | 5°C to +150°C | | Pb-Free Reflow Profile | | see <u>TB493</u> | ### **Recommended Operating Conditions** | Supply Voltage, V <sub>CC</sub> | +3.3V ±5% | |---------------------------------|---------------| | Ambient Temperature | 40°C to +85°C | | Output Voltage | 0V to 3.05V | CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty. - 4. θ<sub>JA</sub> is measured in free air with the component mounted on a high effective thermal conductivity test board with "direct attach" features. See <u>TB379</u>. - 5. For $\theta_{\text{JC}}$ , the "case temp" location is the center of the exposed metal pad on the package underside. ### $\textbf{Electrical Specifications} \quad \text{Recommended operating conditions, V}_{\text{CC}} = 3.3 \text{V}, \text{ unless otherwise specified. } \textbf{Boldface limits apply across the}$ operating temperature range -40°C to +85°C. | PARAMETER | TEST CONDITIONS | MIN<br>( <u>Note 7</u> ) | TYP | MAX<br>(Note 7) | UNIT | |---------------------------------------------------------------|------------------------------------------------------------------------------|----------------------------------------------|-----------------------|-----------------|------| | V <sub>CC</sub> SUPPLY CURRENT | | | I. | 1 | | | Nominal Supply Current | V <sub>CC</sub> = 3.3VDC; EN1/2 = V <sub>IH</sub> , f <sub>SW</sub> = 400kHz | | 90.5 | | mA | | Shutdown Supply Current | V <sub>CC</sub> = 3.3VDC; EN1/2 = 0V, no switching | | 11.4 | | mA | | VCCS LDO SUPPLY | , | | П | | | | Output Voltage | | 1.20 | 1.25 | 1.30 | ٧ | | Maximum Current Capability | Excluding internal load | 50 | | | mA | | POWER-ON RESET AND INPUT VOLTAGE LOCKOUT | | <u>, </u> | 1 | ' | | | V <sub>CC</sub> Rising POR Threshold | | | 2.7 | 2.9 | ٧ | | V <sub>CC</sub> Falling POR Threshold | | 1.0 | | | ٧ | | Enable (ENO and EN1) Input High Level | | | 2.3 | | ٧ | | Enable (ENO and EN1) Input LOW to HIGH Ramp Delay (TON_DELAY) | | 200 | | | μs | | POR to Initialization Complete Time | | | 30 | 40 | ms | | OUTPUT VOLTAGE CHARACTERISTICS (Note 6) | , | 1 | П | | | | Output Voltage Adjustment Range | | 0.25 | | 3.05 | ٧ | | Output Voltage Set-Point Accuracy | Set-point 0.8V to 3.05V | -0.5 | | 0.5 | % | | | Set-point 0.25V to <0.8V | -5 | | 5 | m۷ | | VOLTAGE SENSE AMPLIFIER | | <u> </u> | 1 | | | | Open Sense Current | Only during open pin check of initialization | | 22 | | μΑ | | Input Impedance (VSEN - RGND) | | | 200 | | kΩ | | Maximum Common-Mode Input | | | V <sub>CC</sub> - 0.2 | | ٧ | | Maximum Differential Input (VSEN - RGND) | | | | 3.05 | ٧ | | CURRENT SENSE AND OVERCURRENT PROTECTION | | | | | | | Maximum Common-Mode Input (SPS mode) | CSRTNx - GND | | 1.6 | | ٧ | | Maximum Common-Mode Input (DCR mode) | CSRTNx - GND | | 3.3 | | ٧ | | Current Sense Accuracy | ISEN to ADC accuracy | -2 | | 2 | % | | Average Overcurrent Threshold Resolution | | | 0.1 | | Α | | Cycle-by-Cycle Current Limiting Threshold Accuracy | | | 0.1 | | Α | intersil Submit Document Feedback 10 FN8748.0 September 28, 2016 ### ISL68127 **Electrical Specifications** Recommended operating conditions, V<sub>CC</sub> = 3.3V, unless otherwise specified. **Boldface limits apply across the operating temperature range -40°C to +85°C. (Continued)** | PARAMETER | TEST CONDITIONS | MIN<br>(Note 7) | TYP | MAX<br>(Note 7) | UNIT | |------------------------------------------------|---------------------------------------------------|-----------------------|-----------------------|-----------------|-------| | DIGITAL DROOP | | <u>'</u> | | | | | Droop Resolution | | | 0.01 | | mV/A | | OSCILLATORS | | | | | | | Accuracy of Switching Frequency Setting | When set to 500kHz | 480 | 500 | 520 | kHz | | | | -4 | | +4 | % | | Switching Frequency Range | | 200 | | 1000 | kHz | | SOFT-START RATE AND VOLTAGE TRANSITION RATE | | | | | | | Minimum Soft-Start Ramp Rate | Programmable minimum rate | | 20 | | μs | | Maximum Soft-Start Ramp Rate | Programmable maximum rate | | 10 | | ms | | Soft-Start Ramp Rate Accuracy | | -4 | | 4 | % | | Minimum Transition Rate | Programmable minimum rate | | 0.1 | | mV/μs | | Maximum Transition Rate | Programmable maximum rate | | 100 | | mV/μs | | Transition Rate Accuracy | | -4 | | 4 | % | | PWM OUTPUT | | | | | | | PWMx Output High Level | I <sub>OUT</sub> = 4mA | V <sub>CC</sub> - 0.4 | | | ٧ | | PWMx Output Low Level | I <sub>OUT</sub> = 4mA | | | 0.4 | ٧ | | PWMx Output Tri-State I <sub>OL</sub> | V <sub>OH</sub> = V <sub>CC</sub> | | | 1 | μΑ | | PWMx Output Tri-State I <sub>OH</sub> | V <sub>OL</sub> = 0V | -1 | | | μΑ | | THERMAL MONITORING AND PROTECTION | | | | | | | Temperature Sensor Range | | -50 | | 150 | °C | | Temperature Sensor Accuracy | TMON to ADC accuracy | -4.5 | | 4.5 | % | | TWARN Output Low Impedance | | 4 | 9 | 13 | Ω | | TWARN Hysteresis | | | 3 | | °C | | POWER-GOOD AND PROTECTION MONITORS | | | | | | | PG Output Low Voltage | I <sub>OUT</sub> = 8mA load | | | 0.4 | ٧ | | PG Leakage Current | With pull-up resistor externally connected to VCC | | 0.5 | 1 | μΑ | | Overvoltage Protection Threshold Resolution | | | 1 | | m۷ | | Undervoltage Protection Threshold Resolution | | | 1 | | m۷ | | Overvoltage Protection Threshold When Disabled | | | V <sub>CC</sub> - 0.2 | | ٧ | | INPUT VOLTAGE SENSE | | | | | | | Input Voltage Accuracy | VINSEN to ADC accuracy | -2.5 | | 2.5 | % | | Input Voltage Protection Threshold Resolution | | | 1 | | m۷ | | SMBus/PMBus | | | | | | | SALERT, SDA Output Low Level | I <sub>OUT</sub> = 4mA | | | 0.4 | ٧ | | SCL, SDA Input High/Low Threshold | | | 1.25 | | ٧ | | SCL, SDA Input Hysteresis | | | 2 | | m۷ | | SCL Frequency Range | | 0.05 | | 2 | MHz | #### NOTES: - 6. These parts are designed and adjusted for accuracy with all errors in the voltage loop included. - 7. Compliance to datasheet limits is assured by one or more methods: production test, characterization and/or design. ### **Typical Performance Curves** FIGURE 6. NOMINAL SUPPLY CURRENT vs TEMPERATURE ### **Functional Description** #### **Overview** The ISL68127 is a digital dual output 7-phase PWM controller that can be programmed for a single output 7+0, dual output 6+1, 5+2, or 4+3 phase operation. Operation using less than seven phases between two outputs is also supported. Existing digital multiphase solutions utilize analog comparator based schemes (nonlinear) to bolster the inadequate transient response common to many digital multiphase solutions. The ISL68127 uses a linear voltage regulation scheme to address transient loads. As a result, it is much easier for users to configure and validate their designs when compared with nonlinear schemes. By combining a proprietary low noise and zero latency digital current sense scheme with cutting edge digital design techniques, Intersil is able to meet transient demands without resorting to nonlinear schemes. In addition, the ISL68127 can store up to eight user configurations in NVM and allows the user to select the desired configuration via pin-strap (CONFIG). The result is a system that is easy to configure and deploy. A number of performance enhancing features are supported in the ISL68127. These include diode braking, automatic phase dropping, DCR/resistor/smart power stage current sense support, load line regulation, and multiple temperature sensing options. To facilitate configuration development, the PowerNavigator™ GUI provides a step-by-step arrangement for setup and parametric adjustment. Once a configuration has been set, the user may employ PowerNavigator™ to monitor telemetry or use direct PMBus interface based on the supported command set. #### **PWM Modulation Scheme** The ISL68127 uses Intersil's proprietary linear synthetic current modulation scheme to improve transient performance. This is a unique, constant frequency, dual-edge PWM modulation scheme with both PWM leading and trailing edges being independently moved to give the best response to transient loads. Current balance is an inherent part of the regulation scheme. The modulation scheme is capable of overlapping pulses should the FIGURE 7. SHUTDOWN SUPPLY CURRENT vs TEMPERATURE load profile demand such operation. In addition, the modulator is capable of adding or removing pulses from a given cycle in response to regulation demands while still managing maximum average frequency to safe levels. For DC load conditions, the operating frequency is constant. #### **PMBus Address Selection** When communicating with multiple PMBus devices on a single bus, each device must have its own unique address so the host can distinguish between the devices. The device address can be set using a 1% resistor on the SA pin according to the pin-strap options listed in Table 2. **TABLE 2. RESISTOR VALUES TO ADDRESS MAPPING** | R SA<br>(Ω) | PMBus<br>ADDRESS | R SA<br>(Ω) | PMBus<br>ADDRESS | |-------------|------------------|-------------|------------------| | 0 | 60h | 1500 | 50h | | 180 | 6 <b>1</b> h | 1800 | 5 <b>1</b> h | | 330 | 64h | 2200 | 54h | | 470 | 65h | 2700 | 55h | | 680 | 40h | 3300 | 58h | | 820 | 41h | 3900 | 59h | | 1000 | 44h | 4700 | 5Ch | | 1200 | 45h | 5600 | 5Dh | #### **Phase Configuration** The ISL68127 supports up to two regulated outputs through seven configurable phases. Either output is capable of controlling up to seven phases in any arbitrary mix. Phase assignments are accomplished via the PowerNavigator™ GUI. While the device supports arbitrary phase assignment, it is good practice to assign phases to Output 1 in descending sequential numerical order starting from Phase 6. For example, a 4-phase rail could consist of Phases 6, 5, 4, and 3. For Output 0, phases would be assigned starting from Phase 0 in ascending sequential numerical order. Submit Document Feedback FN8748 0 12 intersil ### **Automatic Phase Add and Drop** In order to produce the most optimal efficiency across a wide range of output loading, the modulator supports automatic dropping or adding of phases. Use of automatic phase dropping is optional. If automatic phase dropping is enabled, the number of active phases at any time is determined solely by load current. During operation, phases of Output 1 will drop beginning with the lowest phase number assigned. Phase dropping begins with the highest assigned phase number. Figure 8 illustrates the typical characteristic of efficiency vs load current vs phase count. FIGURE 8. EFFICIENCY vs PHASE NUMBER Phases are dropped one at a time with a user-programmed drop delay between drop events. As an example, suppose the delay is set to 1ms and 3 phases are active. Should the load suddenly drop to a level needing only 1 phase, the ISL68127 will begin by dropping a phase after 1ms. An additional phase will be dropped each 1ms thereafter until only 1 phase remains. In addition to the described load current add/drop thresholds. the fast phase add function provides a very rapid response to transient load conditions. This feature continuously monitors the system regulation error and, should it exceed the user set threshold, all dropped phases will be readied for use. In this way, there is no delay should all phases be needed to support a load transient. The fast phase add threshold is set in the PowerNavigator™ GUI. Output current threshold for adding and dropping phases can also be configured. To ensure dropped phases have sufficient boot capacitor charge to turn on the high-side MOSFET after a long period of disable, a boot refresh circuit turns on the low-side MOSFET of each dropped phase to refresh the boot capacitor. The frequency of the boot refresh is programmable via PowerNavigator™. ### **Output Voltage Configuration** Output voltage set points and thresholds for each output can be configured with PowerNavigator™ GUI. Parameters such as output voltage, VOLIT margin high/low and VOLIT OV/UV fault thresholds can be configured with GUI. Additionally, output voltage and margin high/low can be adjusted during regulation via PMBus command VOUT COMMAND, VOUT MARGIN HIGH, and VOUT\_MARGIN\_LOW for further tuning. The following VOUT relationships must be maintained for correct operation: VOUT\_OV\_FAULT\_LIMIT > VOUT\_COMMAND (VOUT\_MARGIN\_HIGH and VOUT MARGIN LOW, if used) > VOUT UV FAULT LIMIT. Additionally, the V<sub>OUT</sub> commands are bounded by VOUT\_MAX and VOUT\_MIN to provide protection against incorrect set points being sent to the device. ### **Switching Frequency** Switching frequency is user-configurable over a range of 200kHz to 1MHz. #### **Current Sensing** The ISL68127 supports DCR, resistor, and smart power stage current sensing. Connection to the various sense elements is accomplished via the CS and CSRTN pins. Current sensing inputs are high impedance differential inputs to reject noise and ground related inaccuracies. To accommodate a wide range of effective sense resistance, information about the effective sense resistance and required per phase current capability is utilized by the GUI to properly configure the current sense circuitry. #### **INDUCTOR DCR SENSING** DCR sensing takes advantage of the fact that an inductor winding has a resistive component (DCR) that will drop a voltage proportional to the inductor current. Figure 9 shows that the DCR is treated as a lumped element with one terminal inaccessible for measurement. Fortunately, a simple R-C network as shown in Figure 10 is capable of reproducing the hidden DCR voltage. By simply matching the R-C time constant to the L/DCR time constant, it is possible to precisely recreate the DCR voltage across the capacitor. This means that VDCR(t) = VC(t), thus preserving even the high frequency characteristic of the DCR voltage. FIGURE 9. DCR SENSING CONFIGURATION Modern inductors often have such low DCR values that the resulting signal is <10mV. To avoid noise problems, care must be taken in the PCB layout to properly place the R-C components and route the differential lines between controller and inductor. Figure 9 graphically shows one PCB design method that places the R component near the inductor V<sub>PHASE</sub> and the C component very close to the IC pins. This minimizes routing of the noisy V<sub>PHASE</sub> and maximizes filtering near the IC. The lines between the inductor and IC should be routed as a pair on a single layer directly to the controller. Care must be taken to avoid routing the pair near any switching signals including Phase, PWM etc. This is the method used by Intersil on evaluation board designs. This method senses the resistance of a metal winding where the DCR value will increase with temperature. This must be compensated or the sensed (and reported) current will increase with temperature. In order to compensate the temperature effect, the ISL68127 provides temperature sensing options and an internal methodology to apply the correction. #### **RESISTIVE SENSING** For more accurate current sensing, a dedicated current sense resistor, RSENSE, in series with each output inductor can serve as the current sense element. However, this technique reduces the overall converter efficiency due to the additional power loss on the current sense element, R<sub>SENSE</sub>. FIGURE 10. SENSE RESISTOR IN SERIES WITH INDUCTOR A current sensing resistor has a distributed parasitic inductance, known as Equivalent Series Inductance (ESL), typically less than 4nH. Consider the ESL as a separate lumped quantity, as shown in Figure 10. The phase current $I_L$ , flowing through the inductor, will also pass through the ESL. Similar to DCR sensing described previously, a simple R-C network across the current sense resistor extracts the R<sub>SENSE</sub> voltage. Simply match the ESL/R<sub>SENSE</sub> time constant to the R-C time constant. Figure 11 shows the sensed waveforms with and without matching RC when using resistive sense. PCB layout should be treated similar to that described for DCR sense. FIGURE 11. VOLTAGE ACROSS R WITH AND WITHOUT RC #### L/DCR OR ESL/R<sub>SEN</sub> MATCHING Assuming the compensator design is correct, Figure 12 shows the expected load transient response waveforms if L/DCR or $\mathsf{ESL/R}_\mathsf{SEN}$ is matching the R-C time constant. When the load current I<sub>OUT</sub> has a square change, the output voltage V<sub>OUT</sub> also has a square response, except for the potential overshoot at load release. However, there is always some uncertainty in the true parameter values involved in the time constant matching and therefore fine-tuning is generally required. If the R-C time constant is too large or too small, V<sub>C</sub>(t) will not accurately represent real-time IOLIT(t) and will worsen the transient response. Figure 13 shows the load transient response when the R-C timing constant is too small. In this condition, VOUT will sag excessively upon load insertion and may create a system failure or early overcurrent trip. Figure 14 shows the transient response when the R-C timing constant is too large. VOLT is sluggish in drooping to its final value. Use these general guides if fine-tuning is needed. FIGURE 12. DESIRED LOAD TRANSIENT RESPONSE WAVEFORMS FIGURE 13. LOAD TRANSIENT RESPONSE WHEN R-C TIME **CONSTANT IS TOO SMALL** FIGURE 14. LOAD TRANSIENT RESPONSE WHEN R-C TIME **CONSTANT IS TOO LARGE** #### **SPS CURRENT SENSING** SPS current sense is accomplished by sensing each SPS IMON output individually using VCCS as a common reference. Connect all SPS IREF input pins and all ISL68127 CSRTNn input pins together and tie them to VCCS, then connect the SPS IMONn output pins to the corresponding ISL68127 CSn input pins. The signals should be run as differential pairs from the SPS back to the ISL68127. Submit Document Feedback intersil FN8748 0 14 ### **Temperature Sensing** The ISL68127 supports temperature sensing via BJT or smart power stage sense elements. Support for BJT sense elements utilizes the well known delta Vbe method and allows up to two sensors (MMBT3906 or similar) on each temperature sense input, TMON0 and TMON1. Support for smart power stage utilizes a linear conversion algorithm and allows one sensor reading per pin. The conversion from voltage to temperature for smart power stage sensing is user-programmable via the PowerNavigator™ GUI. SPS temperature sensing measures the temperature-dependent voltage output on the SPS TMON pin. All of the SPS devices attached to the Output 0 rail have their TMON pins connected to the ISL68127 TMON0 pin. All of the SPS devices attached to the Output 1 rail have their TMON pins connected to the ISL68127 TMON1 pin. The reported temperature is that of the highest temperature SPS of the group. In addition to the external temperature sense, the IC senses its own die temperature, which may be monitored via ${\bf PowerNavigator^{TM}}.$ Sensed temperature is utilized in the system for faults, telemetry, and temperature compensation of sensed current. ### **Temperature Compensation** The ISL68127 supports inductor DCR sensing, which generally requires temperature compensation due to the copper wire used to form inductors. Copper has a positive temperature coefficient of approximately 0.39%/°C. Since the voltage across the inductor is sensed for the output current information, the sensed current has the same positive temperature coefficient as the inductor DCR. Compensating current sense for temperature variation generally requires that the current sensing element temperature and its temperature coefficient is known. While temperature coefficient is generally obtained easily, actual current sense element temperature is essentially impossible to measure directly. Instead, a temperature sensor (a BJT for the ISL68127) placed near the inductors is measured and the current sense element (DCR) temperature is calculated from that measurement. Calculating current sense element temperature is equivalent to applying gain and offset corrections to the temperature sensor measurement. The ISL68127 supports both corrections. Figure 15 depicts the block diagram of temperature compensation. A BJT placed near the inductors used for DCR sensing is monitored by the IC utilizing the well known delta Vbe method of temperature sensing. T<sub>SENSE</sub> is the direct measured temperature of the BJT. Because the BJT is not directly sensing DCR, corrections must be made such that T<sub>DCR</sub> reflects the true DCR temperature. Corrections are applied according to the relationship shown in Equation 1, where k<sub>SLOPE</sub> represents a gain scaling and T<sub>OFFSET</sub> represents an offset correction. These parameters are provided by the designer via the PowerNavigator™ GUI: $$T_{DCR} = k_{SLOPE} \cdot T_{SENSE} + T_{OFFSET}$$ (EQ. 1) Once $T_{DCR}$ has been determined, the compensated DCR value may be determined according to Equation 2, where DCR<sub>25</sub> is the DCR at +25°C and $T_C$ is the temperature coefficient of copper (3900 ppm/°C). $T_{DCR} = T_{ACTUAL}$ here: $$DCR_{CORR} = DCR_{25} \bullet (1 + T_C \bullet (T_{ACTUAL} - 25))$$ (EQ. 2) Thus, the temperature compensated DCR is now used to determine the actual value of current in the DCR sense element. FIGURE 15. BLOCK DIAGRAM OF TEMPERATURE COMPENSATION In the physical PCB design, the temperature sense diode (BJT) is placed close to the inductor of the phase that is never dropped during automatic phase drop operation. Additionally, a filter capacitor no larger than 500pF should be added near the IC between each TMONx pin and VCCS. This is shown in Figure 16. FIGURE 16. RECOMMENDED PLACEMENT OF TEMPERATURE SENSORS ### **Lossless Input Current and Power Sensing** Input current telemetry is provided via an input current synthesizer. By utilizing the IC's ability to precisely determine its operational conditions, input current can be synthesized to a high degree of accuracy without the need for a lossy sense resistor. Fine-tuning of offset and gain are provided for in the GUI. Note that input current sense fine-tuning must be done after output current sense setup is finalized. With a precise knowledge of input current and voltage, input power may be computed. Input current and power telemetry is accessed via a PMBus and easily monitored in the PowerNavigator $^{\text{TM}}$ GUI. $V_{\text{IN}}$ is monitored directly by the VINSEN pin through a 1:5 resistor divider as shown in Figure 17. FIGURE 17. INPUT VOLTAGE SENSE CONFIGURATION ### **Voltage Regulation** Output voltage is sensed through the remote sense differential amplifier and digitized. From this point, the regulation loop is entirely digital. Traditional PID controls are utilized in conjunction with several enhanced methods to compensate the voltage regulation loop and tune the transient response. #### **Current Feedback** Current feedback in a voltage regulator is often utilized to ease the stability design of the voltage feedback path. Additionally, many microprocessors require the voltage regulator to have a controlled output resistance (known as load line or droop regulation) and this is accomplished utilizing current feedback. For applications requiring droop regulation, the designer simply specifies the output resistance desired using the PowerNavigator™ GUI. Current feedback stability benefits are available for rails that do not specify droop regulation such as system agent. For these applications, the designer may enable AC current feedback in the GUI. With this configuration, the DC output voltage will be steady regardless of load current. #### Power-On Reset (POR) Initialization of the ISL68127 begins after $V_{CC}$ crosses its rising POR threshold. When POR conditions are met, the internal 1.2V LDO is enabled and basic digital subsystem integrity checks begin. During this process, the controller will load the selected user configuration from NVM as indicated by the CONFIG pin resistor value, read $V_{IN}$ UVLO thresholds from memory, and start the telemetry subsystem. With telemetry enabled, $V_{IN}$ may be monitored to determine when it exceeds its user-programmable rising UVLO threshold. Once $V_{CC}$ and $V_{IN}$ satisfy their respective voltage conditions, the controller is in its shutdown state. It will transition to its active state and begin soft-start when the state of ENO/EN1 command is at start-up. While in shutdown mode, the PWM outputs are held in a high-impedance state to assure the drivers remain off. #### **Soft-Start Delay and Ramp Times** It may be necessary to set a delay from when an enable signal is received until the output voltage starts to ramp to its target value. In addition, the designer may wish to precisely set the time required for an output to ramp to its target value after the delay period has expired. These features may be used as part of an overall inrush current management strategy or to precisely control how fast a load IC is turned on. The ISL68127 gives the system designer several options for precisely and independently controlling both the delay and ramp time periods. The soft-start delay period begins when the EN pin is asserted and ends when the delay time expires. The soft-start delay and ramp-up/down times can be configured via the PowerNavigator™ GUI. The device needs approximately 200µs after enable to initialize before starting to ramp up. When the soft-start ramp period is set to 0ms, the output ramps up as quickly as the output load capacitance and loop settings allow. It is recommended to set the ramps to a non-zero value to prevent inadvertent fault conditions due to excessive inrush current. ### **Stored Configuration Selection** As many as eight configurations may be stored and used at any time using the on-board nonvolatile memory. Configurations are assigned an identifier number between 0 and 7 at power-up. The device will load the configuration indicated by the 1% resistor value detected on the CONFIG pin. Resistor values are used to indicate use of one of the eight possible configurations. Table 3 provides the resistor value corresponding to each configuration identifier. **TABLE 3. RESISTOR VALUES TO CONFIGURATION MAPPING** | R CONFIG<br>(Ω) | CONFIG<br>ID | |-----------------|--------------| | 6800 | 0 | | 1800 | 1 | | 2200 | 2 | | 2700 | 3 | | 3300 | 4 | | 3900 | 5 | | 4700 | 6 | | 5600 | 7 | Only the most recent configuration with a given number can be loaded. The device supports a total of eight stored operations. As an example, a configuration with the identifier 0 could be saved eight times or configurations with all eight identifiers could be stored one time each for a total of eight save operations. PowerNavigator™ provides a simple interface to save and load configurations. ### **Fault Monitoring and Protection** The ISL68127 actively monitors temperature, input voltage, output voltage, and output current to detect and report fault conditions. Fault monitors trigger configurable protective measures to prevent damage to a load. The power-good indicators, PGO/PG1, are provided for linking to external system monitors. A high level of flexibility is provided in the ISL68127 fault logic. Faults may be enabled or disabled individually. Each fault type can also be configured to either latch off or retry indefinitely. ### **Power-Good Signals** The PGO/PG1 pins are open-drain, power-good outputs that indicate completion of the soft-start sequence and output voltage of the associated rail within the expected regulation range. The PG pins may be associated or disassociated with a number of the available fault types. This allows a system design to be tailored for virtually any condition. In addition, these power-good indicators will be pulled low when a fault (OCP or OVP) condition or UV condition is detected on the associated rail. #### **Output Voltage Protection** Output voltage is measured at the load sensing points differentially for regulation and the same measurement is used for OVP and UVP. The fault thresholds are set using PMBus commands. Figure 18 shows a simplified OVP/UVP block diagram. The output voltage comparisons are done in the digital domain. FIGURE 18. OVP, UVP COMPARATORS The device responds to an output overvoltage condition by disabling the output, declaring a fault, setting the SALRT pin, setting the PG pin, and then pulsing the LFET until the output voltage has dropped below the threshold. Similarly, the device responds to an output undervoltage condition by disabling the output, declaring a fault, setting the SALRT pin, and setting the PG pin. The output will not restart until the EN pin is cycled (unless the device is configured to retry). In addition, the ISL68127 features open pin sensing protection to detect an open of the output voltage sensing circuit. When this condition is detected, controller operation is suspended. #### **Output Current Protection** The ISL68127 offers a comprehensive overcurrent protection scheme. Each phase is protected from both excessive peak current and sustained current. In addition, the system is protected from sustained total output overcurrent. Figure 19 depicts a block diagram of the system total output current protection scheme. In this scheme, the phase currents are summed to form ISUM. ISUM is then fed to dual response paths allowing the user to program separate LPF, threshold, and response time. One path is intended to allow response more quickly than the other path. With this system, the user can allow high peak total current for a short time and a lower level of current for a sustained time. Note that neither of these paths affect PWM activity on a cycle-by-cycle basis. The characteristics of each path are easily set in PowerNavigator™. In addition to total output current, the ISL68127 provides an individual phase peak current limit that will act on PWM in a cycle-by-cycle manner. This means that if a phase current is detected to exceed the OC threshold, the phase PWM signal will be inverted to move current away from the threshold. In addition to limiting positive or negative peak current on a cycle-by-cycle basis, individual phase OC can be configured to limit current indefinitely or to declare a fault after a programmable number of consecutive OC cycles. This feature is useful for applications where a fault shutdown of the system would not be acceptable but some ability to limit phase currents is desired. Figures 22 and 23 on page 18 depict this operation. If configured for indefinite current limit, the converter will act as a current source and V<sub>OUT</sub> will not remain at its regulation point. It should be noted that in this case, V<sub>OUT</sub> OV or UV protection action may occur, which could shut the regulator down. FIGURE 19. OCP FUNCTIONAL DIAGRAM Example OCP\_Fast and OCP\_Slow waveforms are shown in Figures 20 and 21. Submit Document Feedback 17 FN8748.0 September 28, 2016 FIGURE 20. OCP\_FAST FIGURE 21. OCP\_SLOW FIGURE 22. POSITIVE PEAK PHASE CURRENT LIMITING 18 FIGURE 23. NEGATIVE PEAK PHASE CURRENT LIMITING ### **Smart Power Stage OC Fault Detect** Intersil Smart Power Stage (SPS) devices will output a large signal on their IMON lines if peak current exceeds their preprogrammed threshold. (For more detail about this functionality, refer to the relevant SPS datasheet.) The ISL68127 is equipped to detect this fault flag and immediately shut down. This detector is enabled on the GUI Overcurrent Fault setup screen. This feature functions by detecting signals which exceed the current sense ADC full scale range. If this detector is disabled while using an Intersil SPS, the SPS Fault# signal must be connected to the controller Enable pin of the associated rail. This will ensure that and SPS OC event will be detected and the converter will shut down. #### **Thermal Monitoring and Protection** The TWARN pin indicates the temperature status of the voltage regulator. The TWARN pin is an open-drain output and an external pull-up resistor is required. This signal is valid only after the controller is enabled. The TWARN signal can be used to inform the system that the temperature of the voltage regulator is too high and the load should reduce its power consumption. TWARN only indicates a thermal warning, not a fault. The thermal monitoring function block diagram is shown in Figure 24 on page 19. The ISL68127 has two over-temperature thresholds, which allow both warning and fault indications. Each temperature sensor threshold can be independently programmed in the PowerNavigator™ GUI. Figure 25 on page 19 shows the thermal warning to TWARN and Figure 26 on page 19 shows the over-temperature fault to shutdown. PGOOD and TWARN can be configured to indicate these warning and fault thresholds via the PowerNavigator™ GUI. FIGURE 24. BLOCK DIAGRAM OF THERMAL MONITORING FUNCTION FIGURE 25. THERMAL WARNING TO TWARN FIGURE 26. OVER-TEMPERATURE FAULT ### **Layout and Design Considerations** In addition to TB379, the following PCB layout and design strategies are intended to minimize noise coupling and the impact of board parasitic impedances on converter performance. In addition, these strategies will optimize the heat dissipating capabilities of the printed circuit board. This section highlights some important practices, which should be followed during the layout process. Table 4 provides general guidance on best practices related to pin noise sensitivity. Good engineering judgment is required to implement designs based on criteria specific to the situation. TABLE 4. PIN DESIGN AND/OR LAYOUT CONSIDERATIONS | | T | ESIGN AND/OR LATOUT CONSIDERATIONS | |---------------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PIN<br>NAME | NOISE<br>SENSITIVE | DESCRIPTION | | VINSEN | Yes | Connects to the resistor divider between VIN and GND (see Figure 17). Filter VINSEN with 10nF to GND. | | RGND<br>VSEN | Yes | Treat each of the remote voltage sense pairs as differential signals in the PCB layout. They should be routed side by side on the same layer. They should not be routed in proximity to noisy signals like PWM or Phase. Tie to ground when not used. | | PG | No | Open-drain. 3.3V maximum pull-up voltage. Tie to ground when not used. | | SCL, SDA,<br>SALRT | Yes | 50kHz to 2MHz signal during communication, pair up with SALRT and route carefully. 20 mils spacing within SDA, SALRT and SCL; and more than 30 mils to all other signals. Refer to the SMBus design guidelines and place proper termination resistance for impedance matching. Tie to ground when not used. | | TMON | Yes | When diode sensing is utilized, VCCS is the return path for the delta Vbe currents. Utilize a separate VCCS route specifically for diode temp sense. A filter capacitor no greater than 500pF should be placed between each TMON pin and at VCCS pin near the IC. Tie to ground when not used. | | TWARN | No | Open-drain. 3.3V maximum pull-up voltage. | | vcc | Yes | Place at least 2.2µF MLCC decoupling capacitor directly at the pin. | | vccs | Yes | Place 4.7µF MLCC decoupling capacitor directly at the pin. | | PWM | No | Avoid routing near noise sensitive analog lines such as current sense or voltage sense. | | CS<br>CSRTN | Yes | Treat each of the current sense pairs as differential signals in the PCB layout. They should be routed side by side on the same layer. They should not be routed in proximity to noisy signals like PWM or Phase. Proper routing of current sense is perhaps the most critical of all the layout tasks. | | GND | Yes | This EPAD is the return of PWM output drivers. Use four or more vias to directly connect the EPAD to the power ground plane. | | General<br>Comments | | The layer next to the top or bottom layer is preferred to be ground layers, while the signal layers can be sandwiched in the ground layers if possible. | Submit Document Feedback 19 FN8748.0 intersil September 28, 2016 ### **PMBus Operation** The ISL68127 PMBus slave address is pin selectable utilizing the SA pin and resistor value described in Table 2 on page 12. For proper operation, users should follow the PMBus protocol, as shown in "PMBus Protocol" on page 21. The supported PMBus addresses are in 8-bit format (including write and read bit): 80-8E, A0-AE, B0-BE and C0-CE. The least significant bit of the 8-bit address is for write (0h) and read (1h). PMBus commands are in the range from 0x00h to 0xFFh. For the ISL68127, Page 0 corresponds to Output 0 and Page 1 to Output 1. For reference purposes, the 7-bit format addresses are also summarized in Table 5. TABLE 5. PMBus 8-BIT AND 7-BIT FORMAT ADDRESS (HEX) | 8-BIT | 7-BIT | 8-BIT | 7-BIT | 8-BIT | 7-BIT | 8-BIT | 7-BIT | |-------|-------|-------|-------|-------|-------|-------|-------| | 80/81 | 40 | A0/A1 | 50 | B0/B1 | 58 | CO/C1 | 60 | | 82/83 | 41 | A2/A3 | 51 | B2/B3 | 59 | C2/C3 | 61 | | 88/89 | 44 | A8/A9 | 54 | B8/B9 | 5C | C8/C9 | 64 | | 8A/8B | 45 | AA/AB | 55 | BA/BB | 5D | CA/CB | 65 | The PMBus data formats follow PMBus Specification version 1.3 and SMBus version 2.0. Basic PMBus telemetry commands are summarized in <u>"PMBus</u> Command Summary" on page 22. FIGURE 27. SIMPLIFIED PMBus INITIALIZATION TIMING DIAGRAM Submit Document Feedback 20 intersil FN8748.0 September 28, 2016 ### **PMBus Protocol** Example command: 03h Clear Faults (This will clear all of the bits in Status Byte for the selected Rail) S: Start Condition A: Acknowledge ("0") N: Not Acknowledge ("1") W: Write ("0") **RS: Repeated Start Condition** R: Read ("1") Not Used for One Byte Word **PEC: Packet Error Checking** P: Stop Condition Acknowledge or DATA from Slave, ISL68127 Controller Optional 9 Bits for SMBus/PMBus NOT used in I<sup>2</sup>C Example command: 21h VOUT\_COMMAND #### 3. Read Byte/Word Protocol Example command: 8B READ\_VOUT (Two words, read voltage of the selected rail). STOP (P) bit is NOT allowed before the repeated START condition when "reading" contents of a register. #### 4. Group Command Protocol - No more than one command can be sent to the same Address Optional 9 Bits for SMBus/PMBus NOT used in I<sup>2</sup>C 5. Alert Response Address (ARA, 0001\_1001, 25h) for SMBus and PMBus, not used for I<sup>2</sup>C Submit Document Feedback 21 intersil FN8748.0 # **PMBus Command Summary** | CODE | COMMAND NAME | DESCRIPTION | TYPE | DATA<br>FORMAT | DEFAULT<br>VALUE | DEFAULT SETTING | |-------------|----------------------|-------------------------------------------------------------------|-------|----------------|------------------|---------------------| | 00h | PAGE | Selects Output 0, 1, or both | R/W | Bit Field | 00h | Page 0 | | 01h | OPERATION | Enable/disable, margin settings | R/W | Bit Field | 08h | Off | | 02h | ON_OFF_CONFIG | On/off configuration settings | R/W | Bit Field | 16h | ENABLE pin control | | 03h | CLEAR_FAULTS | Clears all fault bits in all registers and releases the SALRT pin | Write | N/A | N/A | | | <b>1</b> 0h | WRITE_PROTECT | Write protection to sets of commands | R/W | Bit Field | 00h | No write protection | | 20h | VOUT_MODE | Defines format for output voltage related commands | Read | Bit Field | 40h | Direct format | | <b>21</b> h | VOUT_COMMAND | Sets the nominal V <sub>OUT</sub> target | R/W | Direct | 0384h | 900mV | | 22h | VOUT_TRIM | Applies trim voltage to V <sub>OUT</sub> set-point | R/W | Direct | 0000h | 0mV | | 24h | VOUT_MAX | Absolute maximum voltage setting | R/W | Direct | 08FCh | 2300mV | | 25h | VOUT_MARGIN_HIGH | Sets V <sub>OUT</sub> target during margin high | R/W | Direct | 0640h | 1600mV | | 26h | VOUT_MARGIN_LOW | Sets V <sub>OUT</sub> target during margin low | R/W | Direct | 00FAh | 250mV | | 27h | VOUT_TRANSITION_RATE | Slew rate setting for V <sub>OUT</sub> changes | R/W | Direct | 0064h | 10mV/μs | | 28h | VOUT_DROOP | Sets the load line (V/I slope) resistance for the output | R/W | Direct | 0000h | ΟμV/Α | | 2Bh | VOUT_MIN | Absolute minimum target voltage setting | R/W | Direct | 0000h | 0mV | | 40h | VOUT_OV_FAULT_LIMIT | Sets the V <sub>OUT</sub> overvoltage fault threshold | R/W | Direct | 076Ch | 1900mV | | 44h | VOUT_UV_FAULT_LIMIT | Sets the V <sub>OUT</sub> undervoltage fault threshold | R/W | Direct | 0000h | 0mV | | 4Fh | OT_FAULT_LIMIT | Sets the over-temperature fault threshold | R/W | Direct | 007Dh | +125°C | | 51h | OT_WARN_LIMIT | Sets the over-temperature warn threshold | R/W | Direct | 07D0h | +2000°C | | 55h | VIN_OV_FAULT_LIMIT | Sets the V <sub>IN</sub> overvoltage fault threshold | R/W | Direct | 36B0h | 14,000mV | | 59h | VIN_UV_FAULT_LIMIT | Sets the V <sub>IN</sub> undervoltage fault threshold | R/W | Direct | 1F40h | 8,000mV | | 5Bh | IIN_OC_FAULT_LIMIT | Sets the I <sub>IN</sub> overcurrent fault threshold | R/W | Direct | 0032h | 50A | | 60h | TON_DELAY | Sets the delay time from enable to V <sub>OUT</sub> rise | R/W | Direct | 0014h | 200µs | | 61h | TON_RISE | Turn-on rise time | R/W | Direct | 01F4h | 500µs | | 64h | TOFF_DELAY | Turn-off delay time | R/W | Direct | 0000h | 0μs | | 65h | TOFF_FALL | Turn-off fall time | R/W | Direct | 01F4h | 500µs | | 78h | STATUS_BYTE | First byte of STATUS_WORD | Read | Bit Field | N/A | N/A | | 79h | STATUS_WORD | Summary of critical faults | Read | Bit Field | N/A | N/A | | 7Ah | STATUS_VOUT | Reports V <sub>OUT</sub> faults | Read | Bit Field | N/A | N/A | | 7Bh | STATUS_IOUT | Reports I <sub>OUT</sub> faults | Read | Bit Field | N/A | N/A | | 7Ch | STATUS INPUT | Reports input faults | Read | Bit Field | N/A | N/A | | 7Dh | STATUS_TEMPERATURE | Reports temperature warnings/faults | Read | Bit Field | N/A | N/A | | 7Eh | STATUS_CML | Reports communication, memory, logic errors | Read | Bit Field | N/A | N/A | | 80h | STATUS_MFR_SPECIFIC | Reports specific events | Read | Bit Field | N/A | N/A | | 88h | READ_VIN | Reports input voltage measurement | Read | Direct | N/A | N/A | | 89h | READ_IIN | Reports input current measurement | Read | Direct | N/A | N/A | | 8Bh | READ_VOUT | Reports output voltage measurement | Read | Direct | N/A | N/A | | 8Ch | READ_IOUT | Reports output current measurement | Read | Direct | N/A | N/A | | 0011 | READ_TEMPERATURE_1 | Reports power stage temperature measurement | Read | Direct | N/A | N/A | # PMBus Command Summary (Continued) | CODE | COMMAND NAME | DESCRIPTION | TYPE | DATA<br>FORMAT | DEFAULT<br>VALUE | DEFAULT SETTING | |------|--------------------|-------------------------------------------------------|------------|----------------|------------------|-----------------| | 8Eh | READ_TEMPERATURE_2 | Reports TMON0 temperature measurement | Read | Direct | N/A | N/A | | 8Fh | READ_TEMPERATURE_3 | Reports TMON1 temperature measurement | Read | Direct | N/A | N/A | | 96h | READ_POUT | Reports output power | Read | Direct | N/A | N/A | | 97h | READ_PIN | Reports input power | Read | Direct | N/A | N/A | | 98h | PMBUS_REVISION | Reports specific events | Read | Bit Field | 33h | Revision 1.3 | | ADh | IC_DEVICE_ID | Reports device identification information | Block Read | Bit Field | 49D22800h | ISL68127 | | AEh | IC_DEVICE_REV | Reports device revision information | Block Read | Bit Field | N/A | N/A | | E7h | APPLY_SETTINGS | Instructs device to apply PMBus configuration changes | Write | Bit Field | N/A | N/A | | F2h | RESTORE_CONFIG | Allows selection of configurations from NVM | Write | Bit Field | N/A | N/A | ### **PMBus Use Guidelines** All commands can be read at any time. Always disable the outputs when writing commands that change device settings. Exceptions to this rule are commands intended to be written while the device is enabled, for example, OPERATION. ### **PMBus Data Formats** #### Direct (D) The Direct data format is a 2-byte two's complement binary integer. #### Bit Field (BIT) Break down of Bit Field is provided in "PMBus Command Detail" on page 24. Submit Document Feedback 23 intersil FN8748.0 ### **PMBus Command Detail** ### **PAGE (00h)** Definition: Selects Controller 0, Controller 1, or both Controllers 0 and 1 to receive commands. All commands following this command will be received and acted on by the selected controller or controllers. Data Length in Bytes: 1 Data Format: Bit Field Type: R/W Default Value: 00h | COMMAND | | PAGE (OOh) | | | | | | | | | |---------------|-----|---------------------|-----|-----|-----|-----|-----|-----|--|--| | Format | | Bit Field | | | | | | | | | | Bit Position | 7 | 7 6 5 4 3 2 1 0 | | | | | | | | | | Access | R/W | | | Function | | See Following Table | | | | | | | | | | Default Value | 0 | 0 0 0 0 0 0 0 | | | | | | | | | | BITS 7:4 | BITS 3:0 | PAGE | |----------|----------|------| | 0000 | 0000 | 0 | | 0000 | 0001 | 1 | | 1111 | 1111 | Both | ### **OPERATION (01h)** Definition: Sets enable state when configured for PMBus enable. Sets output voltage margin settings. The device always acts on faults during margin. The following table reflects the valid settings for the device. Paged or Global: Paged Data Length in Bytes: 1 Data Format: Bit Field Type: R/W Default Value: 08h | COMMAND | | OPERATION (01h) | | | | | | | | |---------------|-----|---------------------|-----|-----|-----|-----|-----|-----|--| | Format | | Bit Field | | | | | | | | | Bit Position | 7 | 7 6 5 4 3 2 1 0 | | | | | | | | | Access | R/W | | Function | | See Following Table | | | | | | | | | Default Value | 0 | 0 0 0 1 0 0 | | | | | | | | | BIT NUMBER | PURPOSE | BIT VALUE | MEANING | |------------|-------------------------|-----------|-----------------------------------------| | Bits 7:6 | Enable/Disable | 00 | Immediate off (decay) | | | | 01 | Soft-off (Use TOFF_DELAY and TOFF_FALL) | | | | 10 | On | | Bits 5:4 | V <sub>OUT</sub> Source | 00 | VOUT_COMMAND | | | | 01 | VOUT_MARGIN_LOW | | | | 10 | VOUT_MARGIN_HIGH | | | | 11 | Not used | | Bits 3:2 | Margin Response | 10 | Act on faults | | Bit 1:0 | Not Used | 0 | Not used | Submit Document Feedback 24 intersil FN8748.0 September 28, 2016 ### ON\_OFF\_CONFIG (02h) **Definition:** Configures the interpretation of the OPERATION command and the ENABLE pin (EN). Paged or Global: Global Data Length in Bytes: 1 Data Format: Bit Field Type: R/W Default Value: 16h (ENABLE pin control) | COMMAND | | ON_OFF_CONFIG (02h) | | | | | | | | | |---------------|-----|---------------------|-----|-----|-----|-----|-----|-----|--|--| | Format | | Bit Field | | | | | | | | | | Bit Position | 7 | 7 6 5 4 3 2 1 0 | | | | | | | | | | Access | R/W | | | Function | | See Following Table | | | | | | | | | | Default Value | 0 | 0 0 0 0 0 0 0 | | | | | | | | | | BIT NUMBER | PURPOSE | BIT VALUE | MEANING | | | |------------|----------------------------|-----------|--------------------------------------------------------------------|--|--| | 7:5 | Not Used | 000 | Not Used | | | | 4:2 | Sets the Source of Enable | 000 | Device always enabled regardless of pin or OPERATION command state | | | | | | 101 | Device starts from Enable pin only | | | | | | 110 | Device starts from OPERATION command only | | | | | | 111 | Device starts from OPERATION command AND Enable pin | | | | 1 | Enable Pin Polarity | 1 | Active high only | | | | 0 | Enable Pin Turn-Off Action | 1 | Turn off immediately with decay | | | | | | 0 | Use programmed TOFF_DELAY and TOFF_FALL settings | | | ### **CLEAR\_FAULTS (03h)** Definition: Clears all fault bits in all registers and releases the SALRT pin (if asserted) simultaneously. If a fault condition still exits, the bit will reassert immediately. This command will not restart a device if it is shut down, it will only clear the faults. Paged or Global: Global Data Length in Bytes: 0 Data Format: N/A Type: Write Only Default Value: N/A Submit Document Feedback ### WRITE\_PROTECT (10h) **Definition:** Sets the write protection of certain configuration commands. Paged or Global: Global Data Length in Bytes: 1 Data Format: Bit Field Type: R/W Default Value: 00h (Enable all writes) | COMMAND | | WRITE_PROTECT (10h) | | | | | | | | |---------------|-----|---------------------|-----|-----|-----|-----|-----|-----|--| | Format | | Bit Field | | | | | | | | | Bit Position | 7 | 7 6 5 4 3:0 2 1 0 | | | | | | | | | Access | R/W | | Function | | See Following Table | | | | | | | | | Default Value | 0 | 0 0 0 0 0 0 | | | | | | | | | SETTINGS | PROTECTION | | | | | | | |----------|-------------------------------------------------------------------------------------|--|--|--|--|--|--| | 40h | Disables all writes except to WRITE_PROTECT, OPERATION, CLEAR_FAULTS, PAGE | | | | | | | | 20h | Disables all writes except all above plus ON_OFF_CONFIG and VOUT_COMMAND, VOUT_TRIM | | | | | | | | 00h | Enables all writes | | | | | | | NOTE: Any settings other than the three shown in table will result in an invalid data fault. ### VOUT\_MODE (20h) **Definition:** Returns the supported V<sub>OUT</sub> mode. This device only supports absolute direct mode. Paged or Global: Global Data Length in Bytes: 1 Data Format: Bit Field Type: Read Only Default Value: 40h Units: N/A Equation: N/A ### VOUT\_COMMAND (21h) **Definition:** Sets the value of V<sub>OUT</sub> when the OPERATION command is configured for nominal operation. Paged or Global: Paged Data Length in Bytes: 2 **Data Format:** Direct Type: R/W Default Value: 0384h (900mV) Units: mV **Equation:** VOUT\_COMMAND = (Direct value) Range: VOUT\_MIN to VOUT\_MAX | COMMAND | | | | | | | VOL | JT_COM | MAND (2 | 21h) | | | | | | | |---------------|-----|-----|-----|-----|-----|-----|-------|--------|----------|-------|-----|-----|-----|-----|-----|-----| | Format | | | | | | | | Dir | ect | | | | | | | | | Bit Position | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Access | R/W | Function | | | I. | I. | I. | | Two's | Comple | ement In | teger | | l | l | | | | | Default Value | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | Submit Document Feedback 26 intersil FN8748.0 ### VOUT\_TRIM (22h) **Definition:** Sets a fixed trim voltage to the output voltage command value. This command is typically used to calibrate a device in the application circuit. Paged or Global: Paged Data Length in Bytes: 2 Data Format: Direct Type: R/W Default Value: 0000h (0mV) Units: mV **Equation:** VOUT\_TRIM = (Direct value) Range: ±250mV | COMMAND | | | | | | | 1 | VOUT_TF | IM (22) | 1) | | | | | | | |---------------|-----|-----|-----|-----|-----|-----|-------|---------|----------|--------|-----|-----|-----|-----|-----|-----| | Format | | | | | | | | Dir | ect | | | | | | | | | Bit Position | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Access | R/W | Function | | | | | • | | Two's | Comple | ement Ir | nteger | • | • | • | • | • | | | Default Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ### VOUT\_MAX (24h) **Definition:** Sets the maximum allowed V<sub>OUT</sub> target regardless of any other commands or combinations. Paged or Global: Paged Data Length in Bytes: 2 Data Format: Direct Type: R/W Default Value: 08FCh (2300mV) Units: mV **Equation:** VOUT\_MAX = (Direct value) Range: 0mV to 3300mV | COMMAND | | | | | | | 1 | VOUT_M | AX (24h | ) | | | | | | | |---------------|-----|-----|-----|-----|-----|-----|-------|--------|----------|-------|-----|-----|-----|-----|-----|-----| | Format | | | | | | | | Dir | ect | | | | | | | | | Bit Position | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Access | R/W | Function | | • | • | | • | • | Two's | Comple | ement In | teger | | • | • | • | • | • | | Default Value | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | Submit Document Feedback 27 Intersil\* FN8748.0 September 28, 2016 ### **VOUT\_MARGIN\_HIGH (25h)** $\textbf{Definition:} \ \textbf{Sets the value of V}_{\textbf{OUT}} \ \textbf{when the OPERATION command is configured for margin high.}$ Paged or Global: Paged Data Length in Bytes: 2 Data Format: Direct Type: R/W Default Value: 0640h (1600mV) Units: mV **Equation:** VOUT\_MARGIN\_HIGH = (Direct value) Range: VOUT\_MIN to VOUT\_MAX | COMMAND | | | | | | | VOUT | _MARGI | N_HIGH | (25h) | | | | | | | |---------------|-----|-----|-----|-----|-----|-----|-------|--------|----------|--------|-----|-----|-----|-----|-----|-----| | Format | | | | | | | | Dir | ect | | | | | | | | | Bit Position | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Access | R/W | Function | | | ! | ! | ! | | Two's | Comple | ement Ir | nteger | ! | ! | ! | ! | | | | Default Value | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | ### **VOUT\_MARGIN\_LOW (26h)** **Definition:** Sets the value of V<sub>OUT</sub> when the OPERATION command is configured for margin low. Paged or Global: Paged Data Length in Bytes: 2 **Data Format:** Direct Type: R/W Default Value: 00FAh (250mV) Units: mV **Equation:** VOUT\_MARGIN\_LOW = (Direct value) Range: VOUT\_MIN to VOUT\_MAX | COMMAND | | | | | | | VOUT | _MARG | N_LOW | (26h) | | | | | | | |---------------|-----|-----|-----|-----|-----|-----|-------|--------|----------|--------|-----|-----|-----|-----|-----|-----| | Format | | | | | | | | Dir | ect | | | | | | | | | Bit Position | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Access | R/W | Function | | | | | • | | Two's | Comple | ement Ir | nteger | • | | • | | • | | | Default Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | Submit Document Feedback 28 intersil FN8748.0 September 28, 2016 ### **VOUT\_TRANSITION\_RATE (27h)** **Definition:** Sets the output voltage rate of change during regulation. Changes to this setting require a write to the APPLY\_SETTINGS command before the change will take effect. Paged or Global: Paged Data Length in Bytes: 2 Data Format: Direct Type: R/W Default Value: 0064h (10mV/µs) Units: μV/μs **Equation:** VOUT\_TRANSITION\_RATE = (Direct value)\*100 Range: $100\mu V/\mu s$ to $100mV/\mu s$ | COMMAND | | | | | | | VOUT_1 | RANSIT | ION_RA | ΓE (27h) | | | | | | | |---------------|-----|-----|-----|-----|-----|-----|--------|--------|----------|----------|-----|-----|-----|-----|-----|-----| | Format | | | | | | | | Dir | ect | | | | | | | | | Bit Position | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Access | R/W | Function | | | | | | | Two's | Comple | ement Ir | nteger | | | | | | | | Default Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | ### VOUT\_DROOP (28h) **Definition**: Sets the output voltage rate of change during regulation. Changes to this setting require a write to the APPLY\_SETTINGS command before the change will take effect. Paged or Global: Paged Data Length in Bytes: 2 Data Format: Direct Type: R/W Default Value: $0000h (0\mu V/A)$ Units: µV/A **Equation:** VOUT\_DROOP = (Direct value)\*10 Range: 0mV/A to 16mV/A | COMMAND | | | | | | | V | OUT_DR | 00P (28 | Sh) | | | | | | | |---------------|-----|-----|-----|-----|-----|-----|-------|--------|----------|--------|-----|-----|-----|-----|-----|-----| | Format | | | | | | | | Dir | ect | | | | | | | | | Bit Position | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Access | R/W | Function | | | | | | | Two's | Comple | ement Ir | nteger | | | | | | | | Default Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Submit Document Feedback 29 intersil FN8748.0 ### VOUT\_MIN (2Bh) $\textbf{Definition:} \ \textbf{Sets the minimum allowed V}_{\textbf{OUT}} \ \textbf{target regardless of any other commands or combinations}.$ Paged or Global: Paged Data Length in Bytes: 2 **Data Format:** Direct Type: R/W Default Value: 0000h (0mV) Units: mV **Equation:** VOUT\_MIN = (Direct value) Range: OV to VOUT\_MAX | COMMAND | | | | | | | | VOUT_M | IN (2Bh | ) | | | | | | | |---------------|-----|-----|-----|-----|-----|-----|-------|--------|----------|--------|-----|-----|-----|-----|-----|-----| | Format | | | | | | | | Dir | ect | | | | | | | | | Bit Position | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Access | R/W | Function | | • | • | • | • | | Two's | Comple | ement Ir | nteger | • | • | | • | • | | | Default Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ### **VOUT\_OV\_FAULT\_LIMIT (40h)** **Definition:** Sets the output overvoltage fault threshold. Changes to this setting require a write to the APPLY\_SETTINGS command before the change will take effect. Paged or Global: Paged Data Length in Bytes: 2 **Data Format:** Direct Type: R/W Default Value: 076Ch (1900mV) Units: mV **Equation:** VOUT\_OV\_FAULT\_LIMIT = (Direct value) Range: 0V to VOUT\_MAX | COMMAND | | | | | | | VOUT_ | OV_FAU | LT_LIMI | T (40h) | | | | | | | |---------------|-----|-----|-----|-----|-----|-----|-------|--------|----------|---------|-----|-----|-----|-----|-----|-----| | Format | | | | | | | | Dir | ect | | | | | | | | | Bit Position | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Access | R/W | Function | | | | | | | Two's | Comple | ement Ir | nteger | | | | | | | | Default Value | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | intersil Submit Document Feedback 30 FN8748.0 September 28, 2016 ### **VOUT\_UV\_FAULT\_LIMIT (44h)** $\textbf{Definition:} \ \textbf{Sets the V}_{\textbf{OUT}} \ \textbf{undervoltage fault threshold.} \ \textbf{This fault is masked during ramp or when disabled.}$ Paged or Global: Paged Data Length in Bytes: 2 Data Format: Direct Type: R/W Default Value: 0000h (0mV) Units: mV **Equation:** VOUT\_UV\_FAULT\_LIMIT = (Direct value) Range: OV to VOUT\_MAX | COMMAND | | | | | | | VOUT_ | UV_FAU | LT_LIMI | Γ (44h) | | | | | | | |---------------|-----|-----|-----|-----|-----|-----|-------|--------|----------|---------|-----|-----|-----|-----|-----|-----| | Format | | | | | | | | Dir | ect | | | | | | | | | Bit Position | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Access | R/W | Function | | | ! | ! | ! | | Two's | Comple | ement Ir | iteger | ! | ! | ! | ' | ! | - | | Default Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ### OT\_FAULT\_LIMIT (4Fh) **Definition:** Sets the power stage over-temperature fault limit. Paged or Global: Paged Data Length in Bytes: 2 **Data Format:** Direct Type: R/W Default Value: 007Dh (+125°C) Units: °C **Equation:** OT\_FAULT\_LIMIT = (Direct value) Range: 0°C to +2000°C | COMMAND | | | | | | | ОТ | _FAULT_ | LIMIT (4 | Fh) | | | | | | | |---------------|-----|-----|-----|-----|-----|-----|-------|---------|----------|--------|-----|-----|-----|-----|-----|-----| | Format | | | | | | | | Dir | ect | | | | | | | | | Bit Position | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Access | R/W | Function | | | | | • | | Two's | Comple | ement Ir | nteger | • | | | • | • | | | Default Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | Submit Document Feedback 31 intersil FN8748.0 September 28, 2016 ### OT\_WARN\_LIMIT (51h) Definition: Sets the system over-temperature warn limit. If any measured temperature exceeds this value, the device will: • Set the TEMPERATURE bit in STATUS\_BYTE and STATUS\_WORD • Set the OT\_WARNING bit in STATUS\_TEMPERATURE · Set the SALRT pin · Set the TWARN pin Paged or Global: Paged Data Length in Bytes: 2 Data Format: Direct Type: R/W Default Value: 07D0h (+2000°C) Units: °C **Equation:** OT\_WARN\_LIMIT = (Direct value) Range: 0°C to +2000°C | COMMAND | | | | | | | ОТ_ | WARN_ | LIMIT (5 | <b>1</b> h) | | | | | | | |---------------|-----|-----|-----|-----|-----|-----|-------|--------|----------|-------------|-----|-----|-----|-----|-----|-----| | Format | | | | | | | | Dir | ect | | | | | | | | | Bit Position | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Access | R/W | Function | | | | | • | | Two's | Comple | ement Ir | iteger | | • | • | | • | | | Default Value | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | ### VIN\_OV\_FAULT\_LIMIT (55h) **Definition:** Sets the V<sub>IN</sub> overvoltage fault threshold. Changes to this setting require a write to the APPLY\_SETTINGS command before the change will take effect. Paged or Global: Global Data Length in Bytes: 2 **Data Format:** Direct Type: R/W Default Value: 36B0h (14,000mV) Units: mV **Equation:** VIN\_OV\_FAULT\_LIMIT = (Direct value) Range: 0mV to 16,000mV | COMMAND | | | | | | | VIN_C | OV_FAUL | T_LIMIT | (55h) | | | | | | | |---------------|-----|------------------------------------|-----|-----|-----|-----|-------|---------|----------|-------|-----|-----|-----|-----|-----|-----| | Format | | | | | | | | Dir | ect | | | | | | | | | Bit Position | 15 | 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 | | | | | | | | | | | | | | | | Access | R/W | Function | | | • | • | • | • | Two's | Comple | ement In | teger | | | • | | | | | Default Value | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | Submit Document Feedback 32 intersil FN8748.0 September 28, 2016 ### VIN\_UV\_FAULT\_LIMIT (59h) **Definition:** Sets the V<sub>IN</sub> undervoltage fault threshold. Also referred to as Undervoltage Lockout (UVLO). Changes to this setting require a write to the APPLY\_SETTINGS command before the change will take effect. Paged or Global: Global Data Length in Bytes: 2 **Data Format:** Direct Type: R/W Default Value: 1F40h (8,000mV) Units: mV **Equation:** VIN\_UV\_FAULT\_LIMIT = (Direct value) Range: 0mV to 16,000mV | COMMAND | | | | | | | VIN_U | JV_FAUL | T_LIMIT | (59h) | | | | | | | |---------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-----|-------|---------|----------|--------|-----|-----|-----|-----|-----|-----| | Format | | | | | | | | Dir | ect | | | | | | | | | Bit Position | 15 | 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 | | | | | | | | | | | | | | | | Access | R/W | Function | | | • | • | • | | Two's | Comple | ement Ir | nteger | • | • | • | | • | | | Default Value | 0 | 0 0 1 1 1 1 1 0 1 0 0 0 0 0 0 | | | | | | | | | | | | | | | ### IIN\_OC\_FAULT\_LIMIT (5Bh) Definition: Sets the I<sub>IN</sub> overcurrent fault threshold. Changes to this setting require a write to the APPLY\_SETTINGS command before the change will take effect. Paged or Global: Global Data Length in Bytes: 2 **Data Format: Direct** Type: R/W Default Value: 0032h (50A) Units: A **Equation:** IIN\_OC\_FAULT\_LIMIT = (Direct value) Range: 0A to 50A | COMMAND | | | | | | | IIN_C | C_FAUL | T_LIMIT | (5Bh) | | | | | | | |---------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-----|-------|--------|----------|--------|-----|-----|-----|-----|-----|-----| | Format | | | | | | | | Dir | ect | | | | | | | | | Bit Position | 15 | 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 | | | | | | | | | | | | | | | | Access | R/W | Function | | | | • | • | | Two's | Comple | ement Ir | iteger | | | | | | | | Default Value | 0 | 0 0 0 0 0 0 0 0 1 1 0 | | | | | | | | | | | | | | | Submit Document Feedback 33 intersil FN8748.0 September 28, 2016 ### TON\_DELAY (60h) **Definition:** Sets the delay time of $V_{\mbox{\scriptsize OUT}}$ during enable. Paged or Global: Paged Data Length in Bytes: 2 **Data Format:** Direct Type: R/W Default Value: 0014h (200µs) Units: µs **Equation:** TON\_DELAY = (Direct value)\*10 Range: 200 µs to 655,340 µs | COMMAND | | | | | | | 1 | TON_DEI | .AY (60t | 1) | | | | | | | |---------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-----|-------|---------|----------|--------|-----|-----|-----|-----|-----|-----| | Format | | | | | | | | Dir | ect | | | | | | | | | Bit Position | 15 | 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 | | | | | | | | | | | | | | | | Access | R/W | Function | | | • | • | • | | Two's | Comple | ement Ir | iteger | • | • | • | | • | * | | Default Value | 0 | 0 0 0 0 0 0 0 0 0 0 1 0 1 0 0 | | | | | | | | | | | | | | | ### TON\_RISE (61h) **Definition:** Sets the rise time of V<sub>OUT</sub> during enable. Changes to this setting require a write to the APPLY\_SETTINGS command before the change will take effect. This function uses the value of V<sub>OUT</sub> to calculate rise time, so APPLY\_SETTINGS must be sent after any change to the $\ensuremath{\text{V}_{\text{OUT}}}$ target for accurate rise time. Paged or Global: Paged Data Length in Bytes: 2 **Data Format:** Direct Type: R/W Default Value: 01F4h (500µs) Units: µs **Equation:** TON\_RISE = (Direct value) Range: 0μs to 10,000μs | COMMAND | | | | | | | | TON_RI | SE (61h) | ) | | | | | | |---------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------|---|---|---|--|-------|--------|----------|--------|---|--|--|--|--| | Format | | | | | | | | Dir | ect | | | | | | | | Bit Position | 15 | 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 | | | | | | | | | | | | | | | Access | R/W | N R/W | | | | | | | | | | | | | | | Function | | | • | • | • | | Two's | Comple | ement In | iteger | • | | | | | | Default Value | 0 | 0 0 0 0 0 1 1 1 1 0 1 0 0 | | | | | | | | | | | | | | Submit Document Feedback intersil FN8748.0 September 28, 2016 ### TOFF\_DELAY (64h) **Definition:** Sets the delay time of $V_{\mbox{OUT}}$ during disable. Paged or Global: Paged Data Length in Bytes: 2 **Data Format:** Direct Type: R/W Default Value: 0000h (0µs) Units: µs **Equation:** TOFF\_DELAY = (Direct value) \* 10 Range: 0µs to 10,000µs | COMMAND | | | | | | | Т | OFF_DE | LAY (641 | h) | | | | | | | |---------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|---|-------|--------|----------|--------|--|--|---|---|---|---| | Format | | | | | | | | Dir | ect | | | | | | | | | Bit Position | 15 | 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 | | | | | | | | | | | | | | | | Access | R/W | /W R/W R/W R/W R/W R/W R/W R/W R/W R/W R | | | | | | | | | | | | | | | | Function | | | | | | • | Two's | Comple | ement In | iteger | | | • | • | • | • | | Default Value | 0 | 0 0 0 0 0 0 0 0 0 0 0 0 0 | | | | | | | | | | | | | | | ### TOFF\_FALL (65h) **Definition:** Sets the fall time of V<sub>OUT</sub> during disable. Changes to this setting require a write to the APPLY\_SETTINGS command before the change will take effect. This function uses the value of V<sub>OUT</sub> to calculate fall time, so APPLY\_SETTINGS must be sent after any change to the V<sub>OUT</sub> target for accurate fall time. Paged or Global: Paged Data Length in Bytes: 2 **Data Format:** Direct Type: R/W Default Value: 01F4h (500µs) Units: µs **Equation:** TOFF\_FALL = (Direct value) Range: 0 to 10,000 µs | COMMAND | | | | | | | • | TOFF_FA | LL (65h | ) | | | | | | |---------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|---|-------|---------|---------|-------|---|---|--|--|--| | Format | | | | | | | | Dir | ect | | | | | | | | Bit Position | 15 | 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 | | | | | | | | | | | | | | | Access | R/W | V R/W | | | | | | | | | | | | | | | Function | | | | | | • | Two's | Comple | ment In | teger | • | • | | | | | Default Value | 0 | 0 0 0 0 0 1 1 1 1 0 1 0 0 | | | | | | | | | | | | | | Submit Document Feedback 35 intersil FN8748.0 September 28, 2016 ### STATUS\_BYTE (78h) **Definition:** Returns a summary of the unit's fault status. Based on the information in this byte, the host can get more information by reading the appropriate status registers. A fault in either output will be reported here. Paged or Global: Global Data Length in Bytes: 2 Data Format: Bit Field Type: Read Only Default Value: N/A | COMMAND | | | | STATUS_E | YTE (78h) | | | | |--------------|---|---|---|------------|------------|---|---|---| | Format | | | | Bit I | ield | | | | | Bit Position | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Access | R | R | R | R | R | R | R | R | | Function | , | | * | See Follov | ving Table | • | * | | | BIT NUMBER | STATUS BIT NAME | MEANING | |------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------| | 7 | Not Used | Not used | | 6 | OFF | This bit is asserted if the unit is not providing power to the output, regardless of the reason, including simply not being enabled. | | 5 | VOUT_OV_FAULT | An output overvoltage fault has occurred. | | 4 | IOUT_OC_FAULT | An output overcurrent fault has occurred. | | 3 | VIN_UV_FAULT | An input undervoltage fault has occurred. | | 2 | TEMPERATURE | A temperature fault or warning has occurred. | | 1 | CML | A communications, memory, or logic fault has occurred. | | 0 | None of the Above | A status change other than those listed above has occurred. | Submit Document Feedback 36 intersil FN8748.0 ### STATUS\_WORD (79h) Definition: Returns a summary of the device's fault status. Based on the information in these bytes, the host can get more information by reading the appropriate status registers. A fault in either output will be reported here. The low byte of the STATUS\_WORD contains the same information as the STATUS\_BYTE (78h) command. Paged or Global: Global Data Length in Bytes: 2 Data Format: Bit Field Type: Read Only Default Value: N/A | COMMAND | | | | | | | ST | ATUS_W | ORD (79 | 9h) | | | | | | | |--------------|----|----|----|----|----|----|----|----------|----------|-----|---|---|---|---|---|---| | Format | | | | | | | | Bit I | ield | | | | | | | | | Bit Position | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Access | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Function | | | | | • | | S | ee Follo | wing Tab | le | • | • | • | • | • | | | BIT NUMBER | STATUS BIT NAME | MEANING | |------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------| | 15 | V <sub>OUT</sub> | An output voltage fault has occurred. | | 14 | IOUT | An output current fault has occurred. | | 13 | INPUT | An input voltage fault has occurred. | | 12 | MFR_SPECIFIC | A manufacturer specific event has occurred. | | 11 | POWER_GOOD # | The POWER_GOOD signal, if present, is negated. (Note 8) | | 10:7 | Not Used | Not used | | 6 | OFF | This bit is asserted if the unit is not providing power to the output, regardless of the reason, including simply not being enabled. | | 5 | VOUT_OV_FAULT | An output overvoltage fault has occurred. | | 4 | IOUT_OC_FAULT | An output overcurrent fault has occurred. | | 3 | VIN_UV_FAULT | An input undervoltage fault has occurred. | | 2 | TEMPERATURE | A temperature fault or warning has occurred. | | 1 | CML | A communications, memory, or logic fault has occurred. | | 0 | None of the Above | A status change other than those listed above has occurred. | #### NOTE: 37 intersil <sup>8.</sup> If the POWER\_GOOD# bit is set, this indicates that the POWER\_GOOD signal, if present, is signaling that the output power is not good. ### STATUS\_VOUT (7Ah) **Definition:** Returns a summary of output voltage faults. Paged or Global: Paged Data Length in Bytes: 1 Data Format: Bit Field Type: Read Only Default Value: N/A | COMMAND | | | | STATUS_V | OUT (7Ah) | | | | |--------------|---|---|---|------------|------------|---|---|---| | Format | | | | Bit I | ield | | | | | Bit Position | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Access | R | R | R | R | R | R | R | R | | Function | | | | See Follow | wing Table | | | | | BIT NUMBER | STATUS BIT NAME | MEANING | |------------|------------------|----------------------------------------------| | 7 | VOUT_OV_FAULT | Indicates an output overvoltage fault. | | 6:5 | Not Used | Not used | | 4 | VOUT_UV_FAULT | Indicates an output undervoltage fault. | | 3 | VOUT_MAX Warning | Indicates an output voltage maximum warning. | | 2:0 | Not Used | Not used | ### STATUS\_IOUT (7Bh) **Definition:** Returns a summary of output current faults. Paged or Global: Paged Data Length in Bytes: 1 Data Format: Bit Field Type: Read Only Default Value: N/A | COMMAND | | STATUS_IOUT (7Bh) | | | | | | | | | | | | | |--------------|---|-------------------|--|------------|------------|--|--|--|--|--|--|--|--|--| | Format | | Bit Field | | | | | | | | | | | | | | Bit Position | 7 | 7 6 5 4 3 2 1 0 | | | | | | | | | | | | | | Access | R | R R R R R R | | | | | | | | | | | | | | Function | | | | See Follow | wing Table | | | | | | | | | | | BIT NUMBER | MEANING | |------------|------------------------------------------------------------| | 7 | An output overcurrent fault has occurred. | | 6 | An output overcurrent and undervoltage fault has occurred. | | 5:4 | Not used | | 3 | A current share fault has occurred. | | 2:0 | Not used | Submit Document Feedback 38 intersil FN8748.0 September 28, 2016 ### STATUS\_INPUT (7Ch) **Definition:** Returns a summary of input voltage faults. Paged or Global: Global Data Length in Bytes: 1 Data Format: Bit Field Type: Read Only Default Value: N/A | COMMAND | STATUS_INPUT (7Ch) | | | | | | | | | | | | | |--------------|--------------------|-----------------|---|------------|------------|---|---|---|--|--|--|--|--| | Format | | Bit Field | | | | | | | | | | | | | Bit Position | 7 | 7 6 5 4 3 2 1 0 | | | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | | | | | | Function | | | | See Follov | ving Table | | | | | | | | | | BIT NUMBER | MEANING | |------------|--------------------------------------------------------------------------------------------------------------------------| | 7 | An input overvoltage fault has occurred. | | 6:5 | Not used | | 4 | An input undervoltage fault has occurred. This fault is initially masked until V <sub>IN</sub> exceeds the UV threshold. | | 3 | Not used | | 2 | An input overcurrent fault has occurred. | | 1:0 | Not used | ### **STATUS\_TEMPERATURE (7Dh)** **Definition:** Returns a summary of temperature related faults. Paged or Global: Global Data Length in Bytes: 1 Data Format: Bit Field Type: Read Only **Default Value: N/A** | COMMAND | | | | STATUS_TEMP | RATURE (7Dh) | | | | | | | | |--------------|---|-----------------|---|-------------|--------------|---|---|---|--|--|--|--| | Format | | Bit Field | | | | | | | | | | | | Bit Position | 7 | 7 6 5 4 3 2 1 0 | | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | | | | | Function | | | | See Follow | ving Table | | | | | | | | | BIT NUMBER | MEANING | |------------|-------------------------------------------| | 7 | An over-temperature fault has occurred. | | 6 | An over-temperature warning has occurred. | | 5 | Not used | | 4 | An under-temperature fault has occurred. | | 3:0 | Not used | Submit Document Feedback 39 intersil FN8748.0 September 28, 2016 ### STATUS\_CML (7Eh) **Definition:** Returns a summary of any communications, logic, and/or memory errors. Paged or Global: Global Data Length in Bytes: 1 Data Format: Bit Field Type: Read Only Default Value: N/A | COMMAND | | STATUS_CML (7Eh) | | | | | | | | | | | | | |--------------|---|------------------|---|------------|------------|---|---|---|--|--|--|--|--|--| | Format | | Bit Field | | | | | | | | | | | | | | Bit Position | 7 | 7 6 5 4 3 2 1 0 | | | | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | | | | | | | Function | | | | See Follov | ving Table | | | | | | | | | | | BIT NUMBER | MEANING | |------------|-----------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | Invalid or unsupported PMBus Command was received. | | 6 | The PMBus command was sent with invalid or unsupported data. | | 5 | A packet error was detected in the PMBus command. | | 4 | Memory fault detected. | | 3 | Processor fault detected. | | 2 | Not used | | 1 | A PMBus command tried to write to a read-only or protected command, or a communication fault other than the ones listed in this table has occurred. | | 0 | A memory or logic fault not listed above was detected. | ### STATUS\_MFR\_SPECIFIC (80h) **Definition:** Returns the status of specific information detailed as follows. Paged or Global: Global Data Length in Bytes: 1 Data Format: Bit Field Type: Read Only Default Value: N/A | COMMAND | | STATUS_MFR_SPECIFIC (80h) | | | | | | | | | | | | | |--------------|---|---------------------------|---|------------|------------|---|---|---|--|--|--|--|--|--| | Format | | Bit Field | | | | | | | | | | | | | | Bit Position | 7 | 7 6 5 4 3 2 1 0 | | | | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | | | | | | | | Function | | | | See Follov | ving Table | | | | | | | | | | | BIT | MEANING | |-----|-------------------------| | 7:2 | Not used | | 1 | OTP NVM memory is full. | | 0 | Not used | Submit Document Feedback 40 intersil FN8748.0 September 28, 2016 ### READ\_VIN (88h) **Definition:** Returns the input voltage reading. Paged or Global: Global Data Length in Bytes: 2 Data Format: Direct Type: Read Only Default Value: N/A Units: mV **Equation:** READ\_VIN = (Direct value) | COMMAND | | READ_VIN (88h) | | | | | | | | | | | | | | | |--------------|----|---------------------------------------|---|---|---|---|-------|--------|---------|--------|---|---|---|---|---|---| | Format | | Direct | | | | | | | | | | | | | | | | Bit Position | 15 | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 | | | | | | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Function | | | | | | | Two's | Comple | ment In | iteger | | | | | | | ### READ\_IIN (89h) **Definition:** Returns the input current reading. Paged or Global: Global Data Length in Bytes: 2 **Data Format: Direct** Type: Read Only Default Value: N/A Units: A **Equation:** READ\_IIN = (Direct value)/100 | COMMAND | | | | | | | | READ_I | IN (89h) | ) | | | | | | | |--------------|----|--------|------------------------------------|---|---|---|-------|--------|----------|--------|---|---|---|---|---|---| | Format | | Direct | | | | | | | | | | | | | | | | Bit Position | 15 | 14 | 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 | | | | | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Function | | | | | | | Two's | Comple | ement Ir | iteger | | | | | | | ### **READ\_VOUT (8Bh)** **Definition:** Returns the output voltage reading. Paged or Global: Paged Data Length in Bytes: 2 **Data Format:** Direct Type: Read Only **Default Value: N/A** Units: mV **Equation:** READ\_VOUT = (Direct value) | COMMAND | | | | | | | F | READ_V | OUT (8BI | 1) | | | | | | | |--------------|----|------------------------------------|---|---|---|---|---|--------|----------|----|---|---|---|---|---|---| | Format | | | | | | | | Dir | ect | | | | | | | | | Bit Position | 15 | 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 | | | | | | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Function | | Two's Complement Integer | | | | | | | | | | | | | | | Submit Document Feedback 41 intersil FN8748.0 ### READ\_IOUT (8Ch) **Definition:** Returns the output current reading. Paged or Global: Paged Data Length in Bytes: 2 **Data Format:** Direct Type: Read Only Default Value: N/A Units: A **Equation:** READ\_IOUT = (Direct value)/10 | COMMAND | | | | | | | ı | READ_IO | UT (8Ch | 1) | | | | | | | |--------------|----|--------|------------------------------------|---|---|---|-------|---------|----------|--------|---|---|---|---|---|---| | Format | | Direct | | | | | | | | | | | | | | | | Bit Position | 15 | 14 | 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 | | | | | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Function | | | | | | | Two's | Comple | ement Ir | iteger | | | | | | | ### READ\_TEMPERATURE\_1 (8Dh) **Definition:** Returns the temperature reading of the power stage. Paged or Global: Paged Data Length in Bytes: 2 **Data Format: Direct** Type: Read Only Default Value: N/A Units: °C **Equation:** READ\_TEMPERATURE\_1 = (Direct value) | COMMAND | | | | | | | READ_ | TEMPER | ATURE_ | <b>1</b> (8Dh) | | | | | | | |--------------|----|--------|------------------------------------|---|---|---|-------|--------|----------|----------------|---|---|---|---|---|---| | Format | | Direct | | | | | | | | | | | | | | | | Bit Position | 15 | 14 | 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 | | | | | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Function | | | | | | • | Two's | Comple | ement Ir | iteger | • | | | • | • | | ### READ\_TEMPERATURE\_2 (8Eh) Definition: Returns the temperature reading from a remote diode connected to TMONO when configured for diode sensing. Paged or Global: Global Data Length in Bytes: 2 **Data Format:** Direct Type: Read Only **Default Value: N/A** Units: °C **Equation:** READ\_TEMPERATURE\_2 = (Direct value) | COMMAND | | | | | | | READ_ | TEMPER | ATURE_ | 2 (8Eh) | | | | | | | |--------------|----|----|----|----|----|----|-------|--------|----------|---------|---|---|---|---|---|---| | Format | | | | | | | | Dir | ect | | | | | | | | | Bit Position | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Access | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Function | | • | | | | | Two's | Comple | ement Ir | iteger | • | • | • | • | | • | Submit Document Feedback 42 intersil FN8748.0 September 28, 2016 ### **READ\_TEMPERATURE\_3 (8Fh)** Definition: Returns the temperature reading from a remote diode connected to TMON1 when configured for diode sensing. Paged or Global: Global Data Length in Bytes: 2 **Data Format:** Direct Type: Read Only Default Value: N/A Units: °C **Equation:** READ\_TEMPERATURE\_3 = (Direct value) | COMMAND | | | | | | | READ_ | TEMPER | RATURE_ | 3 (8Fh) | | | | | | | |--------------|----|------------------------------------|---|---|---|---|-------|--------|----------|---------|---|---|---|---|---|---| | Format | | Direct | | | | | | | | | | | | | | | | Bit Position | 15 | 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 | | | | | | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Function | | | | | | | Two's | Comple | ement Ir | nteger | | • | • | | • | | ### READ\_POUT (96h) **Definition:** Returns the output power. Paged or Global: Paged Data Length in Bytes: 2 **Data Format: Direct** Type: Read Only Default Value: N/A Units: W **Equation:** READ\_POUT = (Direct value) | COMMAND | | | | | | | F | READ_P | OUT (961 | 1) | | | | | | | |--------------|----|--------|------------------------------------|---|---|---|-------|--------|----------|--------|---|---|---|---|---|---| | Format | | Direct | | | | | | | | | | | | | | | | Bit Position | 15 | 14 | 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 | | | | | | | | | | | | | | | Access | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | R | | Function | | | | | | | Two's | Comple | ement Ir | iteger | | | | | | | ### READ\_PIN (97h) **Definition:** Returns the input power. Paged or Global: Paged Data Length in Bytes: 2 **Data Format:** Direct Type: Read Only **Default Value: N/A** Units: W **Equation:** READ\_PIN = (Direct value) | COMMAND | | | | | | | | READ_P | PIN (97h | ) | | | | | |--------------|----|------------------------------------|--|--|--|--|--|--------|----------|---|--|--|--|--| | Format | | | | | | | | Dir | ect | | | | | | | Bit Position | 15 | 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 | | | | | | | | | | | | | | Access | R | R R R R R R R R R R R R R | | | | | | | | | | | | | | Function | | Two's Complement Integer | | | | | | | | | | | | | Submit Document Feedback 43 FN8748.0 September 28, 2016 ### PMBUS\_REVISION (98h) **Definition:** Returns the revision of the PMBus Specification to which the device is compliant. Data Length in Bytes: 1 Data Format: Bit Field Type: Read Only Default Value: 33h (Part 1 Revision 1.3, Part 2 Revision 1.3) | COMMAND | | | | PMBUS_RE\ | /ISION (98h) | | | | | | | | |---------------|---|-----------|---|------------|--------------|---|---|---|--|--|--|--| | Format | | Bit Field | | | | | | | | | | | | Bit Position | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | Access | R | R | R | R | R | R | R | R | | | | | | Function | | | | See Follow | ving Table | | | | | | | | | Default Value | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | | | | | | BITS 7:4 | PART 1 REVISION | BITS 3:0 | PART 2 REVISION | |----------|-----------------|----------|-----------------| | 0000 | 1.0 | 0000 | 1.0 | | 0001 | 1.1 | 0001 | 1.1 | | 0010 | 1.2 | 0010 | 1.2 | | 0011 | 1.3 | 0011 | 1.3 | ### IC\_DEVICE\_ID (ADh) **Definition:** Returns device identification information. Paged or Global: Global Data Length in Bytes: 4 Data Format: Bit Field Type: Block Read Default Value: 49D22800h | COMMAND | | IC_DEVIC | E_ID (ADh) | | |---------------|----------|--------------|-------------|----------| | Format | | Block | k Read | | | Byte Position | 3 | 2 | 1 | 0 | | Function | MFR Code | ID High Byte | ID Low Byte | Reserved | | Default Value | 49h | D2h | 28h | 00h | ### IC\_DEVICE\_REV (AEh) **Definition:** Returns device revision information. Paged or Global: Global Data Length in Bytes: 4 Data Format: Bit Field Type: Block Read Default Value: N/A | COMMAND | | IC_DEVICE | _REV (AEh) | | | | | | | | | | |---------------|-------------------|-----------------------|-------------------|-------------|--|--|--|--|--|--|--|--| | Format | | Block Read | | | | | | | | | | | | Bit Position | 23:16 | 15:8 | 7:4 | 3:0 | | | | | | | | | | Function | Firmware Revision | Factory Configuration | Chip Foundry Site | IC Revision | | | | | | | | | | Default Value | N/A | N/A | N/A | N/A | | | | | | | | | intersil Submit Document Feedback 44 FN8748.0 September 28, 2016 ### ISL68127 #### **APPLY\_SETTINGS (E7h)** **Definition:** Instructs the controller to utilize new PMBus parameters. Send 01h to this command after making one or more changes to certain PMBus threshold commands that require rescaling of operational values. The commands that require this are VOUT\_TRANSITION\_RATE, VOUT\_DROOP, VOUT\_OV\_FAULT\_LIMIT, VIN\_OV\_FAULT\_LIMIT, VIN\_UV\_FAULT\_LIMIT, IIN\_OC\_FAULT\_LIMIT, TON\_RISE, and TOFF\_FALL. Paged or Global: Global Data Length in Bytes: 2 Data Format: Bit Field Type: Write Only Default Value: 01h ### RESTORE\_CONFIG (F2h) Definition: Identifies the configuration to be restored from NVM and loads the store's settings into the device's active memory. This command must only be sent while the outputs are disabled. Paged or Global: Global Data Length in Bytes: 1 **Data Format: BIT** Type: Write Only Default Value: N/A | COMMAND | RESTORE_CONFIG (F2h) | | | | | | | | |---------------|----------------------|-----|-----|-----|-----|-----|-----|-----| | Format | Bit Field | | | | | | | | | Bit Position | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Access | R/W | Function | See Following Table | | | | | | | | | Default Value | N/A | BIT NUMBER | STATUS BIT NAME | MEANING | | | |------------|-----------------|-----------------------------------|--|--| | 7:4 | Reserved | Reserved | | | | 3:0 | CONFIG | Selected configuration to restore | | | For additional products, see www.intersil.com/en/products.html Intersil products are manufactured, assembled and tested utilizing ISO9001 quality systems as noted in the quality certifications found at www.intersil.com/en/support/qualandreliability.html Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see www.intersil.com Submit Document Feedback 45 FN8748.0 intersil September 28, 2016 ### ISL68127 **Revision History** The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please visit our website to make sure you have the latest revision. | DATE | REVISION | CHANGE | |--------------------|----------|-----------------| | September 28, 2016 | FN8748.0 | Initial Release | ### **About Intersil** Intersil Corporation is a leading provider of innovative power management and precision analog solutions. The company's products address some of the largest markets within the industrial and infrastructure, mobile computing, and high-end consumer markets. For the most updated datasheet, application notes, related documentation, and related parts, see the respective product information page found at www.intersil.com. You may report errors or suggestions for improving this datasheet by visiting www.intersil.com/ask. Reliability reports are also available from our website at www.intersil.com/support. 46 intersil FN8748.0 September 28, 2016 # **Package Outline Drawing** L48.6x6B 48 LEAD QUAD FLAT NO-LEAD PLASTIC PACKAGE Rev 0, 9/09 For the most recent package outline drawing, see <u>L48.6x6B</u>. (5.75 TYP) (44 X 0.40) (48 X 0.20) (48 X 0.65) TYPICAL RECOMMENDED LAND PATTERN DETAIL "X" #### NOTES: - Dimensions are in millimeters. Dimensions in ( ) for Reference Only. - 2. Dimensioning and tolerancing conform to AMSE Y14.5m-1994. - 3. Unless otherwise specified, tolerance : Decimal $\pm$ 0.05 - 4. Dimension applies to the metallized terminal and is measured between 0.15mm and 0.30mm from the terminal tip. - 5. Tiebar shown (if present) is a non-functional feature. - The configuration of the pin #1 identifier is optional, but must be located within the zone indicated. The pin #1 identifier may be either a mold or mark feature.