**Bi-CMOS IC** # System Power Supply IC for Automotive Infotainment Multiple Output Linear Voltage Regulator http://onsemi.com # Overview The LV5692P is a multiple output linear regulator IC, which allows reduction of quiescent current. The LV5692P is specifically designed to address automotive infotainment systems power supply requirements. The LV5692P integrates 5 linear regulator outputs, a liner regulator controller which gives USB supply with external P-channel FET, a high side power switch, over current protection, overvoltage protection and thermal shutdown circuitry. # **Function** • Five channel regulator and one channel P-FET pre-driver (for USB-power) For V<sub>DD</sub>: V<sub>OUT</sub> is 3.3V, I<sub>O</sub>max is 300mA For DSP: V<sub>OUT</sub> is 3.3V, I<sub>O</sub>max is 300mA For CD: V<sub>OUT</sub> is 8.0V, I<sub>O</sub>max is 1300mA For illumination: V<sub>OUT</sub> is 8.4V, I<sub>O</sub>max is 500mA For audio systems: V<sub>OUT</sub> is 8.4V, I<sub>O</sub>max is 500mA For USB (controller): VOUT is flexible (configurable with external resistor), IOmax is 1000mA • High side switch: Voltage difference between input and output is 0.5V, IOmax is 500mA - Over current protector - Overvoltage protector (Without V<sub>DD</sub>-OUT) Clamp voltage is 21V (typical) - Thermal Shut down 175°C (typical) - Quiescent current 50µA (Typ. when only VDD is in operation) HZIP15J (Warning) The protector functions only improve the IC's tolerance and they do not guarantee the safety of the IC if used under the conditions out of safety range or ratings. Use of the IC such as use under over current protection range or thermal shutdown state may degrade the IC's reliability and eventually damage the IC. ### ORDERING INFORMATION See detailed ordering and shipping information on page 15 of this data sheet. # **Specifications** # **Absolute Maximum Ratings** at Ta = 25°C | Parameter | Symbol | Conditions | | Ratings | Unit | |-----------------------|----------------------|-------------------------|-------------------|-------------|------| | Power supply voltage | V <sub>CC</sub> max | | | 36 | V | | Power dissipation | Pd max | IC unit | Ta ≤ 25°C | 1.5 | W | | | | At using Al heat sink | | 5.6 | W | | | | At infinity heat sink | | 32.5 | W | | Peak voltage | V <sub>CC</sub> peak | Regarding Bias wave, re | efer to below the | 50 | V | | Junction temperature | Tj max | | | 150 | °C | | Operating temperature | Topr | | | -40 to +85 | °C | | Storage temperature | Tstg | | | -55 to +150 | °C | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. # Recommended Operating Conditions at Ta = 25°C | Parameter | Conditions | Ratings | Unit | |-------------------------------|------------------------------------------|------------|------| | Power supply voltage rating 1 | V <sub>DD</sub> output ON, DSP output ON | 7 to 16 | V | | Power supply voltage rating 2 | ILM output ON | 10.8 to 16 | V | | Power supply voltage rating 3 | Audio output ON, CD output ON | 10 to 16 | V | Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability. # **Electrical Characteristics** at Ta = 25°C, $V_{CC} = V_{CC}1 = 14.4V$ | D | 0 | O contillation | | Ratings | | Unit | |-----------------------------|---------------------|----------------------------------------------------------|---------------|----------|------|------| | Parameter | Symbol | Symbol Conditions | min | typ | max | | | Current drain | Icc | V <sub>DD</sub> no load, CTRL1/2/3 = 「L/L/L」 | | 50 | 100 | μА | | CTRL1 Input | | | | | | | | Low input voltage | V <sub>IL</sub> 1 | | 0 | | 0.3 | V | | Middle input voltage | V <sub>IM</sub> 1 | | 1.1 | 1.65 | 2.1 | V | | High input voltage | V <sub>IH</sub> 1 | | 2.5 | | 5.5 | V | | Input impedance | R <sub>IH</sub> 1 | | 280 | 400 | 520 | kΩ | | CTRL2 Input | | | | | | | | Low input voltage | V <sub>IL</sub> 2 | | 0 | | 0.3 | V | | Middle1 input voltage | V <sub>IM1</sub> 2 | | 0.8 | 1.06 | 1.4 | V | | Middle2 input voltage | V <sub>IM2</sub> 2 | | 1.9 | 2.13 | 2.4 | V | | High input voltage | V <sub>IH</sub> 2 | | 2.9 | 3.2 | 5.5 | V | | Input impedance | R <sub>IH</sub> 2 | | 280 | 400 | 520 | kΩ | | CTRL3 input. | | • | | | | | | Low input voltage | V <sub>IL</sub> 3 | | 0 | | 0.3 | V | | High input voltage | V <sub>IH</sub> 3 | | 2.5 | | 5.5 | V | | Input impedance | R <sub>IH</sub> 3 | | 280 | 400 | 520 | kΩ | | V <sub>DD</sub> 3.3V output | | | | <u> </u> | | | | Output voltage | V <sub>O</sub> 1 | I <sub>O</sub> 1 = 200mA | 3.16 | 3.3 | 3.45 | V | | Output current | I <sub>O</sub> 1 | V <sub>O</sub> 1 ≥ 3.1V | 300 | | | mA | | Line regulation | ΔV <sub>OLN</sub> 1 | 7.5V < V <sub>CC</sub> 1 < 16V, I <sub>O</sub> 1 = 200mA | | 30 | 100 | mV | | Load regulation | ΔV <sub>OLD</sub> 1 | 1mA < I <sub>O</sub> 1 < 200mA | | 70 | 150 | mV | | Ripple rejection | R <sub>REJ</sub> 1 | f = 120Hz, I <sub>O</sub> 1 = 200mA | 30 | 40 | | dB | | USB output: CTRL3 = [H] (V | Vhen external power | FET 2SJ650, it external resists 27kΩ, and 9 | 9.1kΩ is set) | <u> </u> | | | | USB output voltage | V <sub>O</sub> 2 | I <sub>O</sub> 2 = 1000mA | 4.75 | 5 | 5.25 | V | | USB output current | I <sub>O</sub> 2 | V <sub>O</sub> 2 ≥ 4.75V | 1000 | | | mA | | Line regulation | ΔV <sub>OLN</sub> 2 | 10V < V <sub>CC</sub> < 16V, I <sub>O</sub> 2 = 1000mA | | 50 | 90 | mV | | Load regulation | ΔV <sub>OLD</sub> 2 | 10mA < I <sub>O</sub> 2 < 1000mA | | 100 | 150 | mV | | Dropout voltage | V <sub>DROP</sub> 2 | I <sub>O</sub> 2 = 1000mA | | 1.0 | 1.5 | V | | Ripple rejection | R <sub>REJ</sub> 1 | f = 120Hz, I <sub>O</sub> 2 = 1000mA | 40 | 50 | | dB | Continued on next page. | Parameter | Symbol | Conditions | | Ratings | | | |-----------------------------|----------------------|----------------------------------------------------------|----------------------|----------------------|------|------| | Parameter | Symbol | Symbol | | typ | max | Unit | | AUDIO (8.4V) Output ; CTRL | _1 = [M or H] | | | | | | | AUDIO output voltage 1 | V <sub>O</sub> 3 | I <sub>O</sub> 3 = 400mA | 8.0 | 8.4 | 8.8 | V | | AUDIO output current | I <sub>O</sub> 3 | $V_O 3 \ge 8.0 V$ | 500 | | | mA | | Line regulation | ΔV <sub>OLN</sub> 3 | $10V < V_{CC} < 16V, I_{O}3 = 400 mA$ | | 30 | 90 | mV | | Load regulation | ΔV <sub>OLD</sub> 3 | 1mA < I <sub>O</sub> 3 < 400mA | | 70 | 150 | mV | | Dropout voltage 1 | V <sub>DROP</sub> 3 | I <sub>O</sub> 3 = 400mA | | 0.4 | 8.0 | V | | Dropout voltage 2 | V <sub>DROP</sub> 3' | I <sub>O</sub> 3 = 200mA | | 0.2 | 0.4 | V | | Ripple rejection | R <sub>REJ</sub> 3 | f = 120Hz, I <sub>O</sub> 3 = 400mA | 40 | 50 | | dB | | ILM (8.4V) Output ; CTRL2 = | =「M1 or H」 | | | | | | | ILM output voltage | V <sub>O</sub> 4 | I <sub>O</sub> 4 = 400mA | 8.0 | 8.4 | 8.8 | V | | ILM output current | I <sub>O</sub> 4 | | 500 | | | mA | | Line regulation | ΔV <sub>OLN</sub> 4 | 10.8V < V <sub>CC</sub> < 16V, I <sub>O</sub> 4 = 400mA | | 30 | 90 | mV | | Load regulation | ΔV <sub>OLD</sub> 4 | 1mA < I <sub>O</sub> 4 < 400mA | | 70 | 150 | mV | | Dropout voltage 1 | V <sub>DROP</sub> 4 | I <sub>O</sub> 4 = 400mA | | 1.0 | 1.5 | V | | Dropout voltage 2 | V <sub>DROP</sub> 4' | I <sub>O</sub> 4 = 200mA | | 0.7 | 1.05 | V | | Ripple rejection | R <sub>REJ</sub> 4 | f = 120Hz, I <sub>O</sub> 4 = 400mA | 40 | 50 | | dB | | AMP_HS-SW; CTRL2 = \( M2 \) | or H | | | | | | | Output voltage | V <sub>O</sub> 5 | I <sub>O</sub> 5 = 500mA | V <sub>CC</sub> -1.0 | V <sub>CC</sub> -0.5 | | V | | Output current | I <sub>O</sub> 5 | $V_O 5 \le V_{CC} - 1.0$ | 350 | | | mA | | DSP(3.3V output); CTRL1 = | M or H | | | | | | | DSP output voltage | V <sub>O</sub> 7 | I <sub>O</sub> 7 = 200mA | 3.1 | 3.3 | 3.5 | V | | DSP output current | I <sub>O</sub> 7 | | 300 | | | mA | | Line regulation | ΔV <sub>OLN</sub> 7 | 10V < V <sub>CC</sub> < 16V, I <sub>O</sub> 7 = 200mA | | 30 | 90 | mV | | Load regulation | ΔV <sub>OLD</sub> 7 | 1mA < I <sub>O</sub> 7 < 200mA | | 70 | 150 | mV | | Ripple rejection | R <sub>REJ</sub> 7 | f = 120Hz, I <sub>O</sub> 7 = 200mA | 40 | 50 | | dB | | CD(8.0V output); CTRL1 = | н | | | | | | | CD output voltage | V <sub>O</sub> 8 | I <sub>O</sub> 8 = 1000mA | 7.6 | 8.0 | 8.4 | V | | CD output current | I <sub>O</sub> 8 | | 1300 | | | mA | | Line regulation | ΔV <sub>OLN</sub> 8 | 10.5V < V <sub>CC</sub> < 16V, I <sub>O</sub> 8 = 1000mA | | 50 | 100 | mV | | Load regulation | ΔV <sub>OLD</sub> 8 | 10mA < I <sub>O</sub> 8 < 1000mA | | 100 | 200 | mV | | Dropout voltage | V <sub>DROP</sub> 8 | I <sub>O</sub> 8 = 1000mA | | 1.0 | 1.5 | V | | Ripple rejection | R <sub>REJ</sub> 8 | f = 120Hz, I <sub>O</sub> 8 = 1000mA | 40 | 50 | | dB | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. # **Package Dimensions** unit: mm **HZIP15J** CASE 945AC ISSUE A # **SOLDERING FOOTPRINT\*** NOTE: The measurements are not to guarantee but for reference only. \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. # GENERIC MARKING DIAGRAM\* XXXXX = Specific Device Code Y = Year M = Month DDD = Additional Traceability Data \*This information is generic. Please refer to device data sheet for actual part marking. Pb–Free indicator, "G" or microdot " ■", may or may not be present. # • Allowable power dissipation derating curve # • Waveform applied during surge test # **CTRL Pin Output Truth Table** | CTRL1 | CD | DSP | AUDIO | |-------|-----|-----|-------| | L | OFF | OFF | OFF | | М | OFF | ON | ON | | Н | ON | ON | ON | | CTRL3 | USB | |-------|-----| | L | OFF | | Н | ON | | CTRL2 | EXT | ILM | |-------|-----|-----| | 1 | OFF | OFF | | M1 | OFF | ON | | M2 | ON | OFF | | IVIZ | | | | H | ON | ON | # **Example of CTRL2 application circuit** | EXT | ILM | CTRL2 | |------|------|-------| | 0V | 0V | 0V | | 0V | 3.3V | 1.06V | | 3.3V | 0V | 2.13V | | 3.3V | 3.3V | 3.20V | note) The control terminal is input 3.3V correspondence. Please set it by the input resistance at 5V input. # **Block Diagram** # **Pin Function** | Pin No. | Pin name | Description | Equivalent Circuit | |---------|----------|-------------------------------------------------|------------------------------------------------| | 1 | ILM | ILM output pin ON when CTRL2 = M1, H 8.4V/0.5A | 15 VCC VCC VCC VCC VCC VCC VCC VCC VCC VC | | 2 | GND | GND pin | | | 3 | CD | CD output pin ON when CTRL1 = H 8.0V/1.3A | 15 VCC 3 VCC 3 VCC 3 VCC 45kΩ FIKΩ FIKΩ GND | | 4 | CTRL1 | CTRL1 input pin Three value input | 15 VCC (4) (4) (4) (4) (4) (4) (4) (4) (4) (4) | | 5 | AUDIO | AUDIO output pin ON when CTRL1 = M, H 8.4V/0.5A | 15 VCC | Continued on next page. Continued from preceding page. Pin No. Pin name Description Equivalent Circuit CTRL2 6 CTRL2 input pin (15) -VCC Four-value input **6** GND DSP DSP output pin (15) VCC ON when CTRL1 = M, H 3.3V/0.3A (7)**₹**73kΩ **≱**45kΩ 2 GND CTRL3 CTRL3 input pin (15) VCC Two-value input (8) . \$400kΩ 2 GND 9 FΒ USB-FB pin (15) VCC 1.26V GND Continued on next page. | | ed from preceding page. | | | | | | |---------|-------------------------|------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Pin No. | Pin name | Description | Equivalent Circuit | | | | | 10 | USBGT | Pch-FET gate connect pin 12.0V | 15 VCC 1 IKΩ 1 IKΩ GND | | | | | 11 | EXT | EXT output pin ON when CTRL2 = M2, H V <sub>CC</sub> -0.5V/500mA | 15 VCC | | | | | 12 | RSNS | USB current detection resistance connection pin 14.3V | $\begin{array}{c c} \hline 15 & & & \\ \hline 12 & & & \\ \hline \hline$ | | | | | 13 | V <sub>DD</sub> | V <sub>DD</sub> output pin<br>3.3V/0.3A | 15 VCC VCC VCC VCC VCC VCC VCC VCC VCC VC | | | | | 14 | V <sub>CC</sub> 1 | V <sub>DD</sub> power supply pin | Voc (s) | | | | | 15 | Vcc | Power supply pin | VCC (15) 14) V <sub>CC</sub> 1 GND | | | | # **Timing Chart** # **Recommended Operation Circuit** Peripheral parts list | Name of part | Description | Recommended value | Remarks | |--------------------------|---------------------------------------|--------------------------------------------|---------------------------------------------------------------------------| | C2, C4, C6, C8, C11, C16 | Output stabilization capacitor | 10μF or more* | Electrolytic capacitor | | C1, C3, C5, C7, C10, C15 | Output stabilization capacitor | 0.22μF or more* | Ceramic capacitor | | C12, C13 | Capacity for phase amends | C12=1000pF<br>(C13=0pF: TBD) | Ceramic capacitor | | C18, C20 | Power supply bypass capacitor | 100μF or more | These capacitors must be placed near | | C17, C19 | Oscillation prevention capacitor | 0.22μF or more | the V <sub>CC</sub> and GND pins. | | C14 | EXT output stabilization capacitor | 2.2μF or more | | | R1, R2 | Resistor for ILM voltage adjustment | R1/R2=9.1k $\Omega$ /27k $\Omega$ for 5.0V | A resistor with resistance accuracy as low as less than ±1% must be used. | | R3 | Resistor for AUDIO voltage setting | 0.1Ω for Ipeak=3A | Panasonic ERJB1CFR10U(Reference) | | M1 | USB output Pch-FET | 2SJ650 | | | D1 | Diode for prevention of backflow | | | | D2, D3 | Diode for internal element protection | SB1003M3 | | note)The circuit diagram and the values are only tentative which are subject to change. # • USB output voltage setting method The FB voltage is determined by the internal band gap voltage of the IC (typ = 1.26V) Formula for USB voltage calculation $$USB = \frac{1.26[V]}{R_1} \times R_2 + 1.26[V]$$ $$\frac{R_2}{R_1} = \frac{(USB-1.26)}{1.26}$$ Please design so that the ratio of R1 and R2 may fill the above-mentioned expression for the set USB voltage. $$\frac{R_2}{R_1} = \frac{(5.0 - 1.26)}{1.26} \cong 2.968$$ $$\frac{R_2}{R_1} = \frac{27k\Omega}{9.1k\Omega} \cong 2.967$$ $$USB = 1.26V \times 2.967 + 1.26V \cong \boxed{4.998V}$$ <sup>\*:</sup> Make sure that the capacitors of the output pins are $10\mu\text{F}$ or higher and ESR is $10\Omega$ or lower in total and temperature characteristics and accuracy are taken into consideration. Also the E-cap should have good high frequency characteristics. • How to set USB overcurrent limit value (OCP) OCP of the USB works when the voltage of RSNS is under V<sub>CC</sub>-0.3V. The peak current value of OCP is calculated as follws: Ipeak(A) =0.3/R3. (ex.) R3=0.1 $\Omega$ $\rightarrow$ Ipeak=3A - Since this IC does not detect the heat generation of the external FET, keep the temperature of the FET as low as possible so as not to exceed the eatings. - Recommended FET: 2SJ650. (note) The above values were obtained under typical conditions. The values may fluctuate in manufacturing processes due to external resistor and IC variation. # Warning The internal circuit of USBGT and RSNS consist of components that support 5V. Do not bias 7V or above between VCC and these pins to prevent the IC from destruction. # Caution for implementing LV5692P to a system board The package of LV5692P is HZIP15J which has some metal exposures other than connection pins and heatsink as shown in the diagram below. The electrical potentials of (2) and (3) are the same as those of pin 15 and pin 1, respectively. (2) (=pin 15) is the $V_{CC}$ pin and (3) (=pin 1) is the ILM (regulator) output pin. When you implement the IC to the set board, make sure that the bolts and the heatsink are out of touch from (2) and (3). If the metal exposures touch the bolts which has the same electrical potential with GND, GND short occurs in ILM output and $V_{CC}$ . The exposures of (1) are connected to heatsink which has the same electrical potential with substrate of the IC chip (GND). Therefore, (1) and GND electrical potential of the set board can connect each other. # • HZIP15J outline • Frame diagram (LV5692P) \*In the system power supply other than LV5692P, pin assignment may differ. ### HZIP15J Heat sink attachment Heat sinks are used to lower the semiconductor device junction temperature by leading the head generated by the device to the outer environment and dissipating that heat. a. Unless otherwise specified, for power ICs with tabs and power ICs with attached heat sinks, solder must not be applied to the heat sink or tabs. ### b. Heat sink attachment - · Use flat-head screws to attach heat sinks. - · Use also washer to protect the package. - · Use tightening torques in the ranges 39-59Ncm(4-6kgcm). - · If tapping screws are used, do not use screws with a diameter larger than the holes in the semiconductor device itself. - Do not make gap, dust, or other contaminants to get between the semiconductor device and the tab or heat sink. - · Take care a position of via hole. - · Do not allow dirt, dust, or other contaminants to get between the semiconductor device and the tab or heat sink. - · Verify that there are no press burrs or screw-hole burrs on the heat sink. - · Warping in heat sinks and printed circuit boards must be no more than 0.05 mm between screw holes, for either concave or convex warping. - · Twisting must be limited to under 0.05 mm. - · Heat sink and semiconductor device are mounted in parallel. Take care of electric or compressed air drivers - The speed of these torque wrenches should never exceed 700 rpm, and should typically be about 400 rpm. # c. Silicone grease - · Spread the silicone grease evenly when mounting heat sinks. - · Our company recommends YG-6260 (Momentive Performance Materials Japan LLC) ### d. Mount - · First mount the heat sink on the semiconductor device, and then mount that assembly on the printed circuit board. - · When attaching a heat sink after mounting a semiconductor device into the printed circuit board, when tightening up a heat sink with the screw, the mechanical stress which is impossible to the semiconductor device and the pin doesn't hang. - e. When mounting the semiconductor device to the heat sink using jigs, etc., - Take care not to allow the device to ride onto the jig or positioning dowel. - Design the jig so that no unreasonable mechanical stress is not applied to the semiconductor device. # f. Heat sink screw holes - Be sure that chamfering and shear drop of heat sinks must not be larger than the diameter of screw head used. - · When using nuts, do not make the heat sink hole diameters larger than the diameter of the head of the screws used. A hole diameter about 15% larger than the diameter of the screw is desirable. - · When tap screws are used, be sure that the diameter of the holes in the heat sink are not too small. A diameter about 15% smaller than the diameter of the screw is desirable. - g. There is a method to mount the semiconductor device to the heat sink by using a spring band. But this method is not recommended because of possible displacement due to fluctuation of the spring force with time or vibration. # ORDERING INFORMATION | Device | Package | Shipping (Qty / Packing) | |-----------|----------------------|--------------------------| | LV5692P-E | HZIP15J<br>(Pb-Free) | 20 / Fan-Fold | ON Semiconductor and the ON logo are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal