

# EMIF02-USB05F2

## 2 line EMF filter including ESD protection

## Main application

When EMI filtering is ESD sensitive equipment is required:

- Mobile phones and communication systems
- Computers, printers and MCU boards

### Description

The EMIF02-USB05F2 is a highly integrated array designed to suppress EMI / RFI noise for USB port filtering. The EMIF02-USB05F2 Flip-Chip packaging means the package size is equal to the die size.

Additionally, this low-pass filter includes an ESD protection circuitry to prevent damage to the application when subjected to ESD surges up to 15 kV.

This device is designed to be fully compatible with USB standards.

#### **Benefits**

- 2 x EMI low-pass filter + 2 line ESD protection
- 1.5 kΩ pull-up included
- High efficiency in EMI filtering
- Lead free package
- Very low PCB space consumption: 1.92 mm x 0.92 mm
- Very thin package: 0.65 mm
- High reliability offered by monolithic integration
- High reduction of parasitic elements through integration and wafer level packaging
- USB full speed (12 Mbps), OTG compliant

### Complies with following standards:

#### EC 61000-4-2

| level 4                   | 15 kV (air discharge)    |
|---------------------------|--------------------------|
|                           | 8 kV (contact discharge) |
| MIL STD 883G - Method 301 | 5-7 Class 3              |



### Pin configuration (bump side)



#### **Functional diagram**



### Order code

| Part Number    | Marking |
|----------------|---------|
| EMIF02-USB05F2 | GV      |

TM: IPAD is a trademark of STMicroelectronics

```
November 2006
```

# 1 Characteristics

| Table 1. | Absolute ratings (limiting values) |
|----------|------------------------------------|
|          |                                    |

| Symbol           | Parameter and test conditions | Value         | Unit |
|------------------|-------------------------------|---------------|------|
| Тj               | Maximum junction temperature  | 125           | °C   |
| T <sub>op</sub>  | Operating temperature range   | - 40 to + 85  | °C   |
| T <sub>stg</sub> | Storage temperature range     | - 55 to + 150 | °C   |

#### Table 2.Electrical characteristics (Tamb = $25^{\circ}$ C)

| Symbol            | Parameter                         | ' <b>↑</b> |
|-------------------|-----------------------------------|------------|
| V <sub>BR</sub>   | Breakdown voltage                 |            |
| I <sub>RM</sub>   | Leakage current @ V <sub>RM</sub> |            |
| V <sub>RM</sub>   | Stand-off voltage                 |            |
| C <sub>line</sub> | Input capacitance per line        |            |

| Symbol                          | Test conditions                | Tolerance | Min. | Тур. | Max. | Unit |
|---------------------------------|--------------------------------|-----------|------|------|------|------|
| V <sub>BR</sub>                 | I <sub>R</sub> = 1 mA          |           | 6    |      | 9    | V    |
| I <sub>RM</sub>                 | V <sub>RM</sub> = 5 V per line |           |      |      | 1    | μΑ   |
| R <sub>1</sub> , R <sub>2</sub> | l = 10 mA                      | ± 5%      |      | 33   |      | Ω    |
| R <sub>3</sub>                  | l = 1 mA                       | ± 5%      |      | 1.5  |      | kΩ   |
| C <sub>line</sub>               | @ 0 V                          |           |      | 30   |      | pF   |
| Matching                        | Serial resistance matching     |           |      | 1    |      | %    |

1.0G



#### Figure 1. S21 (dB) attenuation measurement Figure 2. Analog crosstalk measurements







Figure 5. Junction capacitance versus reverse voltage applied



57



Figure 6. Aplac model device structure

Figure 7. Aplac model parameters

| aplacvar R1 33<br>aplacvar R2 33<br>aplacvar R3 1.5k<br>aplacvar Cz_D1 15pF<br>aplacvar Rs_D1 1<br>aplacvar Cz_D2 300pF<br>aplacvar Rs_D2 0.3<br>aplacvar Lgnd 100pH<br>aplacvar Rgnd 100m<br>aplacvar Cgnd 0.4pF<br>aplacvar Lbump 50pH<br>aplacvar Rbump 20m | Diode D1<br>BV=7<br>IBV=1m<br>CJO=Cz_d1<br>M=0.3333<br>RS=Rs_d1<br>VJ=0.6<br>TT=100n | Diode D2<br>BV=7<br>IBV=1m<br>CJO=Cz_d2<br>M=0.3333<br>RS=Rs_d2<br>VJ=0.6<br>TT=100n |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|

2 Ordering information scheme



## 3 Package information

#### Figure 8. Flip-Chip package dimensions







Figure 11. Flip-Chip tape and reel specification



57

Note: More packing information is available in the application notes AN1235: "Flip-Chip: Package description and recommendations for use" AN1751: "EMI Filters: Recommendations and measurements"

In order to meet environmental requirements, ST offers these devices in ECOPACK® packages. These packages have a lead-free second level interconnect. The category of second level interconnect is marked on the package and on the inner box label, in compliance with JEDEC Standard JESD97. The maximum ratings related to soldering conditions are also marked on the inner box label. ECOPACK is an ST trademark. ECOPACK specifications are available at: www.st.com.

## 4 Ordering information

| Ordering code  | Marking | Package   | Weight | Base qty | Delivery mode    |
|----------------|---------|-----------|--------|----------|------------------|
| EMIF02-USB05F2 | GV      | Flip-Chip | 2.7 mg | 5000     | Tape and reel 7" |

## 5 Revision history

| Date        | Revision | Changes                                                                                                                       |
|-------------|----------|-------------------------------------------------------------------------------------------------------------------------------|
| 14-Mar-2005 | 1        | Initial release.                                                                                                              |
| 13-Nov-2006 | 2        | Reformatted to current standards. Modified functional diagram on page 1 to show connections. Updated Aplac model information. |



#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2006 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

