16-Channel High Voltage Analog Switch with Integrated Bleed Resistors #### **Features** - Processed with BCDMOS on SOI (Silicon on Insulator) - Flexible High Voltage Supplies up to V<sub>PP</sub>-V<sub>NN</sub>=200V - Internal Output Bleed Resistors - DC to 10MHz Analog Signal Frequency - 60dB Minimum Output-Off Isolation at 5MHz - Low Quiescent Power Dissipation (< 1μA Typical)</li> - Low Output On-Resistance - Surface Mount Package #### **Applications** - Ultrasound Imaging - Printers - Industrial Controls and Measurement - Piezoelectric Transducer Drivers Figure 1. Block Diagram ### **Description** The CPC7701 is a low charge injection 16-channel high-voltage analog switch integrated circuit (IC) for use in applications requiring high voltage switching. Bleed resistors are incorporated into both terminals of each output switch. Control of the high voltage switching is via low voltage CMOS logic level inputs for direct connectivity to the system controller. Switch manipulation is managed by an 16-bit serial to parallel shift register whose outputs are buffered and stored by a 16-bit transparent latch. Level shifters buffer the latch outputs and operate the high voltage switches. Because the CPC7701 is capable of switching high load voltages and has a flexible load voltage range. e.g. $V_{PP}/V_{NN}$ : +40V/160V or +100V/100V, it is well suited for many medical and industrial applications such as medical ultrasound imaging, printers, and industrial measurement equipment. The bleed resistors enable the discharge of capacitive loads, such as piezoelectric transducers, connected to the output switches of the CPC7701. Construction of the high voltage switches using IXYS Integrated Circuits Division's reliable SOI BCDMOS process technology allows the switches to be organized as solid state switches with direct gate drive. ## Ordering Information | Part Number | Description | |-------------|-------------------------------------| | CPC7701K | 48-Pin LQFP in Trays (250/Tray) | | CPC7701KTR | 48-Pin LQFP Tape & Reel (2000/Reel) | | 1. | Specifications | 3 | |----|----------------------------------|----| | | Specifications | 3 | | | 1.2 Pin Description | 3 | | | 1.3 Absolute Maximum Ratings | 4 | | | 1.4 Operating Conditions | 4 | | | 1.5 Electrical Characteristics | 5 | | 2. | Functional Description | 8 | | | 2.1 Truth Table | 9 | | 3. | Manufacturing Information | 10 | | | 3.1 Moisture Sensitivity | 10 | | | 3.2 ESD Sensitivity | 10 | | | 3.3 Reflow Profile | 10 | | | 3.4 Board Wash | 10 | | | 3.5 Mechanical Dimensions | 11 | | | 3.6 Tape and Reel Specifications | 11 | ## 1. Specifications ## 1.1 Package Pinout ## 1.2 Pin Description | Pin | Name | Description | |-------------------------|------------------|-----------------------------------------------| | 3 | SW4 | SW4 Output | | 4 | SW4 | SW4 Output | | 5 | SW3 | SW3 Output | | 6 | SW3 | SW3 Output | | 7 | SW2 | SW2 Output | | 8 | SW2 | SW2 Output | | 9 | SW1 | SW1 Output | | 10 | SW1 | SW1 Output | | 11 | SW0 | SW0 Output | | 12 | SW0 | SW0 Output | | 13 | $V_{NN}$ | Switch Negative High Voltage Supply | | 15 | $V_{PP}$ | Switch Positive High Voltage Supply | | 17 | GND | Ground: All Voltages are Referenced to Ground | | 18 | $V_{DD}$ | Logic Positive Supply Voltage | | 19 | D <sub>IN</sub> | Serial Data Input | | 20 | CLK | Clock Input, Positive Edge Trigger | | 21 | ĪĒ | Latch Enable, Active Low | | | 01 | Latch Clear, Active High, Asynchronously | | 22 | CL | Clears Latches and Opens Switches | | 23 | D <sub>OUT</sub> | Serial Data Output | | 24 | R <sub>GND</sub> | Ground for Bleed Resistors, Connect to GND | | 25 | SW15 | SW15 Output | | 26 | SW15 | SW15 Output | | 27 | SW14 | SW14 Output | | 28 | SW14 | SW14 Output | | 29 | SW13 | SW13 Output | | 30 | SW13 | SW13 Output | | 31 | SW12 | SW12 Output | | 32 | SW12 | SW12 Output | | 33 | SW11 | SW11 Output | | 34 | SW11 | SW11 Output | | 37 | SW10 | SW10 Output | | 38 | SW10 | SW10 Output | | 39 | SW9 | SW9 Output | | 40 | SW9 | SW9 Output | | 41 | SW8 | SW8 Output | | 42 | SW8 | SW8 Output | | 43 | SW7 | SW7 Output | | 44 | SW7 | SW7 Output | | 45 | SW6 | SW6 Output | | 46 | SW6 | SW6 Output | | 47 | SW5 | SW5 Output | | 48 | SW5 | SW5 Output | | 1, 2, 14,<br>16, 35, 36 | N/C | No Connection | #### 1.3 Absolute Maximum Ratings Electrical Absolute Maximum ratings are at 25°C. All voltages are referenced from ground (GND). | Parameter | Min | Max | Units | |--------------------------------------------------|----------|----------------------|-------| | V <sub>DD</sub> Logic Power Supply Voltage | -0.5 | 7 | ٧ | | V <sub>PP</sub> - V <sub>NN</sub> Supply Voltage | - | 220 | ٧ | | V <sub>PP</sub> Positive High Voltage Supply | -0.5 | V <sub>NN</sub> +200 | ٧ | | V <sub>NN</sub> Negative High Voltage Supply | -0.5 | V <sub>PP</sub> -200 | ٧ | | R <sub>GND</sub> -GND Differential | -0.3 | +0.3 | ٧ | | Logic input voltages | -0.5 | V <sub>DD</sub> +0.3 | ٧ | | Analog signal range | $V_{NN}$ | V <sub>PP</sub> | ٧ | | Peak analog signal current per channel | - | 1 | Α | | Power dissipation | - | 2.3 | W | | Storage temperature | - 65 | +150 | °C | Absolute Maximum Ratings are stress ratings. Stresses in excess of these ratings can cause permanent damage to the device. Functional operation of the device at conditions beyond those indicated in the operational sections of this data sheet is not implied. #### 1.4 Operating Conditions | Parameter | Symbol | Value | |--------------------------------------------------|-----------------|----------------------------------------------| | Logic power supply voltage <sup>1</sup> | V <sub>DD</sub> | 3V to 5.5V | | Positive high voltage supply <sup>1</sup> | V <sub>PP</sub> | 40V to V <sub>NN</sub> + 200V | | Negative high voltage supply <sup>1</sup> | V <sub>NN</sub> | -40V to -160V | | Analog signal voltage, peak-to-peak <sup>2</sup> | V <sub>SW</sub> | V <sub>NN</sub> +10V to V <sub>PP</sub> -10V | | Operating temperature | T <sub>A</sub> | 0°C to 70°C | <sup>&</sup>lt;sup>1</sup> Power up/down sequence is arbitrary except that GND must be powered-up first and powered-down last. $<sup>^2</sup>$ $V_{SW}$ must be $V_{NN} \le V_{SW} \le V_{PP}$ or floating during power up/down transition. #### 1.5 Electrical Characteristics # 1.5.1 Switch Characteristics (Over recommended operating conditions unless otherwise noted.) | | | Total Constitutions | | 0 | °C | | +25°C | | +70 | 0°C | | | |------------------------------------------------|----------------------|------------------------------------------------------------|--------------------------|-----|-----|-----|-------|-----|-----|-----|-------|--| | Parameter | Symbol | Test Condition | ons | min | max | min | typ | max | min | max | Units | | | | | V 40V V 100V | I <sub>SW</sub> =5mA | - | 30 | - | 27 | 35 | - | 48 | | | | | | V <sub>PP</sub> =40V, V <sub>NN</sub> =-160V | I <sub>SW</sub> =200mA | | 26 | - | 22 | 29 | - | 40 | | | | Switch on-resistance, | | V 100V V 100V | I <sub>SW</sub> =5mA | - | 30 | - | 27 | 35 | - | 48 | | | | Small signal | R <sub>ONS</sub> | V <sub>PP</sub> =100V, V <sub>NN</sub> =-100V | I <sub>SW</sub> =200mA | - | 26 | - | 22 | 29 | - | 40 | Ω | | | | | V <sub>PP</sub> =160V, V <sub>NN</sub> =-40V | I <sub>SW</sub> =5mA | | 30 | - | 27 | 35 | - | 48 | | | | | | v <sub>PP</sub> =160v, v <sub>NN</sub> =-40v | I <sub>SW</sub> =200mA | | 26 | - | 22 | 29 | - | 40 | | | | Switch on-resistance matching,<br>Small signal | $\Delta R_{ONS}$ | V <sub>PP</sub> =100V, V <sub>NN</sub> =-100V, | I <sub>SW</sub> =5mA | - | 20 | - | 4 | 20 | - | 20 | % | | | Switch on-resistance,<br>Large signal | R <sub>ONL</sub> | V <sub>SW</sub> =V <sub>PP</sub> -10V, I <sub>SW</sub> =1A | | - | - | - | 15 | - | - | - | Ω | | | Output bleed resistors | R <sub>INT</sub> | Output switch to R <sub>GND</sub> , I | I <sub>RINT</sub> =0.5mA | | - | 20 | 28 | 50 | - | - | kΩ | | | Switch off leakage, per switch* | I <sub>SOL</sub> | $V_{SW} = V_{PP} - 10V$ and $V_{NN}$ | +10V | - | 5 | - | 0.4 | 10 | - | 15 | μΑ | | | DC offset, switch off | V <sub>OS</sub> | No Load | | | 300 | - | - | 300 | - | 300 | mV | | | DC offset, switch on | V <sub>OS</sub> | No Load | | | 500 | - | - | 500 | - | 500 | IIIV | | | Switch output peak current | I <sub>SW</sub> | V <sub>SW</sub> duty cycle = 0.1% | | | - | - | - | 1 | - | - | Α | | | Output switch frequency | f <sub>SW</sub> | Duty cycle = 50% | Duty cycle = 50% | | - | - | - | 50 | - | - | kHz | | | | | V <sub>PP</sub> =160V, V <sub>NN</sub> =-40V | | | | | | | | | | | | Maximum V <sub>SW</sub> slew rate | dV/dt | V <sub>PP</sub> =100V, V <sub>NN</sub> =-100V | | - | 20 | - | - | 20 | - | 20 | V/ns | | | | | V <sub>PP</sub> =40V, V <sub>NN</sub> =-160V | | | | | | | | | | | | O# in alatina | V | f=5MHz, $Z_L$ =1k $\Omega$ 15pl | F load | 30 | - | 30 | - | - | 30 | - | -ID | | | Off isolation | K <sub>O</sub> | f=5MHz, $R_L$ =50 $\Omega$ load | | 58 | - | 58 | - | - | 58 | - | dB | | | Switch crosstalk | K <sub>CR</sub> | f=5MHz, $R_L$ =50 $\Omega$ load | | -60 | - | -60 | - | - | -60 | - | dB | | | Output switch isolation diode current | I <sub>ID</sub> | 300ns pulse width, 2.0% | duty cycle | - | 300 | - | - | 300 | - | 300 | mA | | | Off capacitance, SW to GND | C <sub>SG(OFF)</sub> | V <sub>SW</sub> =0V, f=1MHz | | 5 | 17 | 5 | - | 17 | 5 | 17 | "F | | | On capacitance, SW to GND | C <sub>SG(ON)</sub> | V <sub>SW</sub> =0V, f=1MHz | | 25 | 50 | 20 | - | 50 | 25 | 50 | pF | | | | +V <sub>SPK</sub> | V -40V V - 160V | | | | | | 150 | | | | | | | -V <sub>SPK</sub> | V <sub>PP</sub> =40V, V <sub>NN</sub> =-160V | | - | - | - | - | 150 | - | - | | | | Output valtage enike | +V <sub>SPK</sub> | V <sub>PP</sub> =100V, V <sub>NN</sub> =-100V | P -500 | | | | | 150 | | | m\/ | | | Output voltage spike | -V <sub>SPK</sub> | VPP=100V, VNN=-100V | H[=3052 | • | - | - | - | 150 | - | - | mV | | | | +V <sub>SPK</sub> | V <sub>PP</sub> =160V, V <sub>NN</sub> =-40V | | | | | | 150 | | | | | | | -V <sub>SPK</sub> | VPP-100V, VNN=-40V | | - | - | - | - | 150 | - | - | | | | Charge injection | Q | V <sub>PP</sub> =100V, V <sub>NN</sub> =-100V, | V <sub>SW</sub> =0V | | | - | 820 | - | | | рC | | <sup>\*</sup> Does not include the leakage current contribution due to the bleed resistors. # 1.5.2 Logic Timing Characteristics (Over recommended operating conditions unless otherwise noted.) | Dayamatay | Cumbal | Took Conditions | 0' | °C | | +25°C | | 70 | °C | Units | |------------------------------|---------------------------------|------------------------------------------------------------------------------|-----|-----|-----|-------|-----|-----|-----|-------| | Parameter | Symbol | Test Conditions | min | max | min | typ | max | min | max | Units | | Setup time before LE rises | t <sub>SD</sub> | - | 150 | - | 150 | - | - | 150 | - | | | Time width of LE | t | V <sub>DD</sub> =3V | 56 | - | 56 | - | - | 56 | - | | | | t <sub>WLE</sub> | V <sub>DD</sub> =5V | 12 | - | 12 | | - | 12 | - | | | Clock delay time to Data Out | t | V <sub>DD</sub> =3V | 10 | 100 | 10 | - | 100 | 10 | 100 | | | | t <sub>DO</sub> | V <sub>DD</sub> =5V | 5 | 45 | 5 | - | 45 | 5 | 45 | ns | | Time width of CL | t <sub>WCL</sub> | - | 55 | - | 55 | - | - | 55 | - | | | Setup time, data to clock | + | V <sub>DD</sub> =3V | 21 | - | - | 21 | - | 21 | - | | | | t <sub>su</sub> | V <sub>DD</sub> =5V | 7 | - | - | 7 | - | 7 | - | | | Hold time, data from clock | t <sub>h</sub> | • | 2 | - | 2 | - | - | 2 | - | | | Clock frequency | f. | 50% duty cycle, f <sub>DATA</sub> = ½ f <sub>CLK</sub> , V <sub>DD</sub> =3V | - | 8 | - | - | 8 | - | 8 | MHz | | | f <sub>CLK</sub> | 50% duty cycle, f <sub>DATA</sub> = ½ f <sub>CLK</sub> , V <sub>DD</sub> =5V | - | 20 | - | - | 20 | - | 20 | IVITZ | | Clock rise and fall times | t <sub>r</sub> , t <sub>f</sub> | - | - | 50 | - | • | 50 | - | 50 | ns | | Turn-on time | t <sub>on</sub> | VV10V RI =10kO | | 5 | | | 5 | | 5 | | | Turn-off time | t <sub>off</sub> | $V_{SW}=V_{PP}-10V$ , RL= $10$ k $\Omega$ | - | 5 | - | • | 5 | - | 5 | μS | ## 1.5.3 Logic Timing Waveforms ## 1.5.4 Logic DC Characteristics (Over recommended operating conditions unless otherwise noted.) | Parameter | Symbol | Symbol Test Conditions | | C. | | +25°C | | +70 | )°C | Units | |------------------------------------|-----------------|---------------------------|---------------------|---------------------|----------------------|----------------------|---------------------|---------------------|---------------------|--------| | Faiailletei | Зуппоп | rest Conditions | min | max | min | typ | max | min | max | Ullits | | D <sub>OUT</sub> source capability | V <sub>OH</sub> | l <sub>OUT</sub> = -400μA | - | - | V <sub>DD</sub> -0.7 | V <sub>DD</sub> -0.1 | - | - | - | V | | D <sub>OUT</sub> sink capability | V <sub>OL</sub> | I <sub>OUT</sub> = +400μA | - | - | - | 0.04 | 0.7 | - | - | V | | Input (Logic) capacitance | C <sub>IN</sub> | - | - | 10 | - | - | 10 | - | 10 | pF | | Input, Logic high | V <sub>IH</sub> | - | 0.9 V <sub>DD</sub> | - | 0.9 V <sub>DD</sub> | - | - | 0.9 V <sub>DD</sub> | - | V | | Input, Logic low | V <sub>IL</sub> | - | - | 0.1 V <sub>DD</sub> | - | - | 0.1 V <sub>DD</sub> | - | 0.1 V <sub>DD</sub> | V | ## 1.5.5 Supply DC Characteristics (Over recommended operating conditions unless otherwise noted.) | Davamatav | Cumbal | Test Conditions | | 0 | °C | | +25°C | | +70 | 0°C | Units | |------------------------------------------|------------------|---------------------------------------------------------|-----------------------------|-----|-----|-----|-------|------|-----|-----|-------| | Parameter | Symbol | lest Co | namons | min | max | min | typ | max | min | max | Units | | V <sub>PP</sub> quiescent supply current | I <sub>PPQ</sub> | All switches off All switches on, Is | <sub>SW</sub> =5mA | - | - | - | 0.1 | 50 | - | - | | | V <sub>NN</sub> quiescent supply current | I <sub>NNQ</sub> | All switches off All switches on, Is | <sub>SW</sub> =5mA | - | - | - | -0.1 | - 50 | - | - | μА | | | | V <sub>PP</sub> =40V,<br>V <sub>NN</sub> =-160V | V <sub>PP</sub> =40V, | | 6.5 | - | - | 7 | - | 8 | | | V <sub>PP</sub> operating supply current | I <sub>PP</sub> | Vpp=100V switching | • | 4 | - | - | 5.5 | - | 5.5 | mA | | | | | | no load | • | 4 | - | ı | 5 | 1 | 5.5 | | | | | V <sub>PP</sub> =40V,<br>V <sub>NN</sub> =-160V | 50kHz output | • | 6.5 | - | 1 | 7 | • | 8 | | | V <sub>NN</sub> operating supply current | I <sub>NN</sub> | V <sub>PP</sub> =100V,<br>V <sub>NN</sub> =-100V | switching<br>frequency with | • | 4 | - | - | 5.5 | 1 | 5.5 | mA | | | | V <sub>PP</sub> =160V, no load<br>V <sub>NN</sub> =-40V | no load | - | 4 | - | - | 5 | - | 5.5 | | | V <sub>DD</sub> average supply current | I <sub>DD</sub> | f <sub>CLK</sub> =5MHz, V <sub>DD</sub> =5V | | - | 4 | - | - | 4 | - | 4 | mA | | V <sub>DD</sub> quiescent supply current | I <sub>DDQ</sub> | | - | - | 10 | - | 0.03 | 10 | - | 10 | μА | #### 1.5.6 Thermal Characteristics | Parameter | Conditions | Symbol | Minimum | Typical | Maximum | Units | |------------------------------------------|------------|---------------|---------|---------|---------|-------| | Thermal Resistance (Junction to Ambient) | Free Air | $R_{ hetaJA}$ | - | - | 53 | °C/W | ### 2. Functional Description The CPC7701 takes a serial stream of input data along with a synchronous clock signal. As the clock transits from low to high, the data at the input of each shift register is shifted through from SR(n) to SR(n+1). A high data bit, a "1," represents an ON switch; a low data bit, a "0," represents an OFF switch. Data is input and shifted through the internal shift register until all sixteen shift register positions, SR0 through SR15, are in the desired state. **D**<sub>IN</sub>: The data-in line presents data bits to the CPC7701 to be shifted through the internal shift register. The last bit into the shift register is the SW0 control bit. **CLK:** The clock signal's rising edge is associated only with shifting data into and through the shift register. **CL:** The clear line overrides all other inputs. When CL is high, the shift register is asynchronously cleared to all 0s and all latches are set low, which causes all output switches to be turned OFF immediately. When CL is low, all output switches remain in whatever state they are in, ON or OFF, in response to CLK, latch inputs, and the $\overline{\text{LE}}$ signal. $\overline{\textbf{LE}}$ : latch enable controls the state of the latches and the state of the sixteen switches. If $\overline{\textbf{LE}}$ is high, then the latches do not change states, but retain their most recent status: either ON or OFF. With $\overline{\textbf{LE}}$ high, input data and CLK have no effect on the state of the output switches. If $\overline{\textbf{LE}}$ is low, then all latch outputs and their switch states follow the inputs from the shift register. $\overline{\textbf{LE}}$ is overridden by CL: no matter what state $\overline{\textbf{LE}}$ is in, CL clears the latches. See "Truth Table" on page 9. Note that holding $\overline{\textbf{LE}}$ active while clocking in new data will cause the outputs to toggle with the shifting data. $\mathbf{D_{OUT}}$ : The data-out pin is the output of SR15. After sixteen clock pulses, the first bit of sixteen shifted input data bits is output at SR15, and appears on $\mathbf{D_{OUT}}$ . **SW0 - SW15:** The CPC7701 provides sixteen high-voltage SPST output switches with a nominal small signal on-resistance of $25\Omega$ . The two connections of each switch are not polarity-sensitive. As can be seen in "**Block Diagram**" on page 1, integrated bleed resistors are provided to facilitate charge dissipation for capacitive load applications. **V<sub>PP</sub> and V<sub>NN</sub>:** Voltage inputs to the level shifters for each switch channel that translate the voltage level of the latch output signals to an appropriate level for the voltages being switched. The high-voltage output switches are turned on and off in response to the data sent into the latches from the shift register: data 0 turns a switch OFF, data 1 turns a switch ON. Two or more CPC7701 devices can be cascaded to form an n-switch arrangement. The $D_{OUT}$ pin of the first is connected to the $D_{IN}$ pin of the next in the series. All devices are connected to the same clock (CLK) signal. $\overline{\text{LE}}$ of all devices would normally be connected, as would CL, but this is not necessary. The first data bit applied to $D_{\text{IN}}$ of the CPC7701, whether it's a single device or several cascaded devices, ripples through to the last switch output in line after the application of a full clocking sequence of 16 clock pulses. Setting the serial I/O device to output the most significant bit (MSB) first, results in the MSB appearing on SW15 of the last device in line after a full clocking sequence. #### 2.1 Truth Table <sup>1.</sup> The sixteen switches operate independently. Serial data is clocked in on the rising edge of the CLK signal. The switches go to a state retaining their present condition at the rising edge of LE. When $\overline{\text{LE}}$ is low, the shift register data flows through the latch. $<sup>4. \;</sup> D_{Our} \text{ is high when switch SW15 is on.} \\ 5. \; \text{Shift register clocking has no effect on the switch states if $\overline{\mathbb{L}}$ is $H$.} \\ 6. \; \text{The clear input overrides all other inputs.}$ ## 3. Manufacturing Information #### 3.1 Moisture Sensitivity All plastic encapsulated semiconductor packages are susceptible to moisture ingression. IXYS Integrated Circuits Division classified all of its plastic encapsulated devices for moisture sensitivity according to the latest version of the joint industry standard, IPC/JEDEC J-STD-020, in force at the time of product evaluation. We test all of our products to the maximum conditions set forth in the standard, and guarantee proper operation of our devices when handled according to the limitations and information in that standard as well as to any limitations set forth in the information or standards referenced below. Failure to adhere to the warnings or limitations as established by the listed specifications could result in reduced product performance, reduction of operable life, and/or reduction of overall reliability. This product carries a **Moisture Sensitivity Level (MSL) rating** as shown below, and should be handled according to the requirements of the latest version of the joint industry standard **IPC/JEDEC J-STD-033**. | Device | Moisture Sensitivity Level (MSL) Rating | |----------|-----------------------------------------| | CPC7701K | MSL 3 | #### 3.2 ESD Sensitivity This product is **ESD Sensitive**, and should be handled according to the industry standard **JESD-625**. #### 3.3 Reflow Profile This product has a maximum body temperature and time rating as shown below. All other guidelines of **J-STD-020** must be observed. | Device | Maximum Temperature x Time | |----------|----------------------------| | CPC7701K | 260°C for 30 seconds | #### 3.4 Board Wash IXYS Integrated Circuits Division recommends the use of no-clean flux formulations. However, board washing to remove flux residue is acceptable, and the use of a short drying bake may be necessary. Chlorine-based or Fluorine-based solvents or fluxes should not be used. Cleaning methods that employ ultrasonic energy should not be used. #### 3.5 Mechanical Dimensions #### 3.6 Tape and Reel Specifications #### For additional information please visit www.ixysic.com IXYS Integrated Circuits Division makes no representations or warranties with respect to the accuracy or completeness of the contents of this publication and reserves the right to make changes to specifications and product descriptions at any time without notice. Neither circuit patent licenses or indemnity are expressed or implied. Except as set forth in IXYS Integrated Circuits Division's Standard Terms and Conditions of Sale, IXYS Integrated Circuits Division assumes no liability whatsoever, and disclaims any express or implied warranty relating to its products, including, but not limited to, the implied warranty of merchantability, fitness for a particular purpose, or infringement of any intellectual property right. The products described in this document are not designed, intended, authorized, or warranted for use as components in systems intended for surgical implant into the body, or in other applications intended to support or sustain life, or where malfunction of IXYS Integrated Circuits Division's product may result in direct physical harm, injury, or death to a person or severe property or environmental damage. IXYS Integrated Circuits Division reserves the right to discontinue or make changes to its products at any time without notice. Specification: DS-CPC7701-R03 © Copyright 2012, IXYS Integrated Circuits Division All rights reserved. Printed in USA. 12/18/2012