# GENLINX ™II GS9020A Serial Digital Video Input Processor DATA SHEET ### **FEATURES** - · fully compatible with SMPTE 259M - · drop-in replacement for the GS9020 - auto-standard operation to 540MHz - · embedded EDH and data processing core - selectable loop through or re-serialized EDH-processed serial output - · noise immune HVF timing signal outputs - configurable FIFO reset pulse for clearing downstream FIFOs - · ANC header and TRS-ID correction for all standards - · user controlled output blanking - ITU-R-601 output clipping for active picture area - · ancillary data indication - · low system power - selectable I<sup>2</sup>C interface or 8-bit parallel port for access to EDH flags and device configuration bits - EDH flags also available on dedicated pins - seamless flag mapping to GS9021 EDH coprocessor - 80 pin LQFP - · Pb-free and Green # **APPLICATIONS** SMPTE 259M serial digital receiver for composite and component standards including 4:4:4:4 at 540Mb/s with EDH processing; Noise immune digital sync and timing generation; Cost effective EDH insertion and checking for serial routing and distribution applications. ### **DESCRIPTION** The GS9020A is specifically designed to deserialize SMPTE 259M serial digital signals. The inclusion of Error Detection and Handling (EDH) ensures the integrity of the data being received from the serial digital interface (SDI). Internal 75 $\Omega$ termination resistors allow INTERLINX<sup>TM</sup> seamless connection with the GS9035A Reclocker or the GS9025A Receiver, thus providing a complete high performance, digital video input processor with EDH, digital sync signal generation, and other system features. The GS9020A also includes a parallel to serial converter and NRZI scrambler to provide re-serialized, EDH compliant data output. The EDH core implements EDH insertion and extraction according to SMPTE RP-165. This core also generates noise immune timing signals such as horizontal sync, vertical blanking, field ID and ancillary data identification. It also provides many system features such as a FIFO reset pulse (which can be programmed to coincide with either EAV or SAV), TRS-ID and ANC header correction, user controlled output blanking and ITU-R-601 output clipping. The GS9020A has an I<sup>2</sup>C (Inter-Integrated Circuit, I<sup>2</sup>C is a registered Trademark of Philips) serial interface bus and an 8-bit parallel port for external access to all error flags and device configuration bits. # ORDERING INFORMATION | PART NUMBER | PACKAGE | TEMPERATURE | Pb-FREE AND GREEN | |--------------|------------------|-------------|-------------------| | GS9020ACFV | 80 pin LQFP Tray | 0°C to 70°C | No | | GS9020ACTV | 80 pin LQFP Tape | 0°C to 70°C | No | | GS9020ACFVE3 | 80 pin LQFP Tray | 0°C to 70°C | Yes | | GS9020ACTVE3 | 80 pin LQFP Tape | 0°C to 70°C | Yes | Revision Date: June 2004 Document No. 19922 - 3 ### **ABSOLUTE MAXIMUM RATINGS** | PARAMETER | VALUE | |--------------------------------------|--------------------------| | Supply Voltage | -0.3V to 6.0V | | Input Voltage Range (any input) -0.3 | to V <sub>DD</sub> +0.3V | | Operating Temperature Range | 0°C to 70°C | | Storage Temperature -55 | 5°C to 150°C | | Lead Temperature (soldering, 10 sec) | 260°C | # DC ELECTRICAL CHARCTERISTICS $V_{DD} = 5.0 \text{ V}, T_A = 0 - 70^{\circ}\text{C}$ unless otherwise shown. | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | NOTES | |----------------------------------|----------------------|--------------------------|------|------|------|-------|-------| | Supply Voltage | $V_{DD}$ | | 4.75 | 5.0 | 5.25 | V | | | Supply Current | $I_{DD}$ | 270Mb/s | - | 110 | - | mA | | | Unloaded | | 540Mb/s | - | 190 | - | mA | | | High Speed Serial Data and Clock | V <sub>CM</sub> | | 3.14 | 3.65 | 3.95 | V | | | Inputs | V <sub>DIFFIN</sub> | | 450 | 800 | 1250 | mV | | | | R <sub>PULLUP</sub> | | - | 75 | - | Ω | 1 | | Serial Data | V <sub>CM</sub> | | - | 2.7 | - | V | | | Outputs | V <sub>DIFFOUT</sub> | | - | 800 | - | mV | 2 | | TTL Compatible | V <sub>ILMAX</sub> | | - | - | 0.8 | V | | | CMOS Inputs | V <sub>IHMIN</sub> | | 2.0 | - | - | V | | | | I <sub>IN</sub> | $V_{IN} = V_{DD}$ or GND | - | - | 150 | μΑ | 3 | | | | | - | - | 1 | μΑ | 4 | | | C <sub>IN</sub> | | - | 10 | - | pF | | | TTL Compatible CMOS Outputs | V <sub>OLMAX</sub> | at I <sub>OUT</sub> | - | - | 0.4 | V | | | CMOS Outputs | V <sub>OHMIN</sub> | at I <sub>OUT</sub> | 2.4 | - | - | V | | | | I <sub>OUT</sub> | | - | 8 | - | mA | 5 | | | | | - | 4 | - | mA | 6 | | | | | - | 2 | - | mA | 7 | # **NOTES** - 1. R<sub>PULLUP</sub> refers to the internal pullup resistor associated with the serial data and clock inputs (see Figure 4). - 2. Assuming $100\Omega$ differential termination resistor as shown in figure 7. Given $V_{DIFFOUT}$ = 800mV and a $100\Omega$ termination, $I_{SDO}$ = 8mA. - 3. The following inputs have internal pull-up resistors: SDOMODE. The following inputs have internal pull-down resistors: ANC\_CHKSM, FLYWDIS, FLAG\_MAP, RESET, CRC\_MODE, FIFOE/S AND HOSTIF\_MODE. To ensure reliable operation these pins should be externally connected to GND or V<sub>cc</sub>. - 4. All other inputs. - 5. The following outputs have 8mA drivers (typical): PCLKOUT - 6. The following outputs have 4mA drivers (typical): S[1:0], FL[4:0], ANC\_DATA, DOUT[9:0], V, F[2:0], H, FIFO\_RESET, TRS\_ERR, NO\_EDH - 7. The following outputs have 2mA drivers (typical): P[7:0], STD[3:0], INTERRUPT # **AC ELECTRICAL CHARCTERISTICS** $V_{DD}$ = 5.0 V, $T_A$ = 0 - 70°C unless otherwise shown. | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | NOTES | |---------------------------------------------|--------------------|-------------------------------|-------|-----|---------|--------|-------| | Serial Input Clock<br>Frequency | $f_{ m SCI}$ | | - | - | 540 | MHz | | | Serial Data Input<br>Setup Time | t <sub>SS</sub> | | 600 | - | - | ps | 1 | | Serial Data Input Hold<br>Time | t <sub>SH</sub> | | 600 | - | - | ps | 1 | | Serial Data Output<br>Duty Cycle Distortion | | | - | 5 | - | % | | | Serial Output Jitter | | 540Mb/s at eye crossing | - | 360 | - | ps p-p | | | Serial Data Output<br>Rise Time | | | - | 600 | - | ps | | | Parallel Clock Output<br>Jitter | | 27MHz at 50% voltage<br>level | - | 700 | - | ps p-p | | | Input Timing | t <sub>1</sub> | | 20 | - | - | ns | 2 | | | t <sub>2</sub> | | | - | 9 | ns | 2 | | Output Delay Time | t <sub>OD</sub> | with 25pF loading | T/2 | - | T/2+7 | ns | 3 | | Output Hold Time | t <sub>OH</sub> | with 25pF loading | T/2-3 | - | - | ns | 3 | | Output Setup Time | t <sub>OS</sub> | with 25pF loading | T/2-7 | - | - | ns | 3 | | Flag Port Disable Time | t <sub>FDIS</sub> | with 25pF loading | | - | T/2+0.5 | ns | | | Flag Port Enable Time | t <sub>FEN</sub> | with 25pF loading | - | - | T/2+1 | ns | | | I <sup>2</sup> C Clock Frequency | $f_{SCL}$ | | - | - | 400 | kHz | | | Host Interface Setup<br>Time | t <sub>HS</sub> | | 6 | - | - | ns | 4 | | Host Interface Hold<br>Time | t <sub>HH</sub> | | 6 | - | - | ns | 4 | | Host Interface Output<br>Enable Time | t <sub>HEN</sub> | with 25pF loading | - | - | 21 | ns | 4 | | Host Interface Output<br>Disable Time | t <sub>HDIS</sub> | with 25pF loading | - | - | 10 | ns | 4 | | Reset Time Pulse<br>Width | t <sub>RESET</sub> | | 100 | - | - | ns | | # NOTES - 1. The serial clock rising edge should occur at the centre of the data period for optimum performance. (See Figure 1) - 2. Since the GS9020A does not have a parallel clock input, it is not possible to define timing details relative to it. Instead the GS9020A has a parallel clock output and all timing information is relative to PCLKOUT. The flag port pins (FL[4:0], F\_R/W, S[1:0]) are the only inputs where the timing details are important. The timing requirements are shown in Figure 2. - 3. These times are relative to the rising edge of PCLKOUT as shown in Figure 3. Note that the data transitions at the falling edge of PCLKOUT. T is the parallel clock period in ns. - 4. The Host Interface signals, P[7:0], $R/\overline{W}$ , $A/\overline{D}$ and $\overline{CS}$ are asynchronous to the parallel clock. # **PIN CONNECTIONS** # **PIN DESCRIPTIONS** | | | 1 | | |---------|---------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NUMBER | SYMBOL | TYPE | DESCRIPTION | | 6, 7 | SDI, SDI | I | Differential serial data inputs. | | 10, 11 | SCI, SCI | ı | Differential serial clock inputs. | | 15 | HOSTIF_MODE | I | Host interface mode select. When HIGH, the host interface is configured for I <sup>2</sup> C mode. When LOW, the host interface is configured for parallel port mode. | | 16 | FIFOE/S | I | FIFO_RESET pulse control. When HIGH, the output FIFO_RESET pulse occurs on the EAV word. When LOW, the output FIFO_RESET pulse occurs on the SAV word. | | 17 | CRC_MODE | I | CRC_MODE enable. When HIGH, CRC_MODE is enabled. When LOW, CRC_MODE is disabled. | | 18 - 20 | P[7:5] | I/O | In parallel port mode, these are bits 7:5 of the host interface address/data bus. In I <sup>2</sup> C mode, these pins must be set LOW. | | 21 | SCL/P4 | I/O | In parallel port mode, this is bit 4 of the host interface address/data bus. In I <sup>2</sup> C mode, this is the serial clock input for the I <sup>2</sup> C port. | | 22 | SDA/P3 | I/O | In parallel port mode, this is bit 3 of the host interface address/data bus. In I <sup>2</sup> C mode, this is the serial data pin for the I <sup>2</sup> C port. | | 23 - 25 | A[2:0]/P[2:0] | I/O | In parallel port mode, these are bits 2:0 of the host interface address/data bus. In I <sup>2</sup> C mode, these are input bits which define the I <sup>2</sup> C slave address for the device. | | 26 | R/W | I | Parallel port read/write control. When HIGH, the parallel port is configured as an output (read mode). When LOW, the parallel port is configured as an input (write mode). In I <sup>2</sup> C mode, this pin must be set HIGH. | # **PIN DESCRIPTIONS** | NUMBER | SYMBOL | TYPE | DESCRIPTION | | |----------|------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 27 | A/D | I | Parallel port address/data bus control. When HIGH, the parallel port is used for address input. When LOW, the parallel port is used for data input or output. In I <sup>2</sup> C mode, this pin must be set LOW. | | | 28 | ĊŚ | I | Parallel port chip select. When $\overline{\text{CS}}$ is LOW and R/ $\overline{\text{W}}$ is HIGH, the GS9020A drives the address/data bus. When $\overline{\text{CS}}$ is LOW and R/ $\overline{\text{W}}$ is LOW, the user should drive the address/data bus. When $\overline{\text{CS}}$ is HIGH, the address/data bus is in a high impedance state (Hi - Z). In I <sup>2</sup> C mode, this pin must be set HIGH. | | | 31 | RESET | I | Reset. When LOW, the internal control circuitry is reset. | | | 32 - 35 | STD[3:0] | 0 | Video standards indication as described in section 1.4 | | | 36 - 40 | FL[4:0] | I/O | EDH flag data port to allow access to the EDH flags. | | | 41, 42 | S[1:0] | I/O | Control bits which select whether FF, AP, or ANC EDH flags are active on the EDH flag data port (FL[4:0]). In FLAG_MAP mode, the S[1:0] pins become outputs (see device description). | | | 43 | F_R/W | I | Flag port read/write control. When HIGH, FL[4:0] are configured as outputs allowing EDH flags to be read from the device. When LOW, FL[4:0] are configured as inputs allowing EDH flags to be overwritten in the outgoing EDH packet. In FLAG_MAP mode this pin must be set HIGH. | | | 44 | INTERRUPT | 0 | Interrupt output. This output goes low when EDH errors occur. This pin is an open drain output and requires an external pullup resistor. If this output is not used, a pullup resistor is not required. | | | 45 | FLYWDIS | I | Flywheel disable. When HIGH, the internal flywheel is disabled. When LOW, the internal flywheel is enabled. | | | 46 | NO_EDH | 0 | No EDH present indication. When HIGH, indicates EDH packets are not present in the incoming data stream. | | | 47 | FIFO_RESET | 0 | FIFO Reset output. Asserted LOW during the TRSID word for composite standards and the EAV or SAV word for component standards. | | | 48 | PCLKOUT | 0 | Parallel clock output. | | | 52-60,49 | DOUT[9:0] | 0 | Parallel digital video data outputs. | | | 61 | V | 0 | Vertical sync indication. | | | 62 | Н | 0 | Horizontal sync indication. | | | 63 - 65 | F[2:0] | 0 | Field indication. F2 is the MSB. | | | 66 | FLAG_MAP | I | FLAG_MAP mode enable. When HIGH, FLAG_MAP mode is enabled. When LOW, FLAG_MAP mode is disabled. | | | 70, 71 | SDO/SDO | 0 | Differential serial data outputs. | | | 73 | VBLANKS/L | ı | Vertical blanking interval control. For NTSC signals, when VBLANKS/L is set LOW the 19 line blanking interval is selected and when set HIGH the 9 line blanking interval is selected. For PAL D2 signals, when VBLANKS/L is set LOW the 17 line blanking interval is selected and when set HIGH the 7 line blanking interval is selected. For PAL component signals VBLANKS/L should be set LOW. | | | 74 | BYPASS_EDH | I | Bypass EDH control. When HIGH, the device allows the EDH packet to pass through unaltered. | | | 75 | SDOMODE | I | Serial data output control. When LOW, the serial data output is re-serialized processed data. When HIGH, the serial data output is the looped through serial input. After changing SDOMODE, the GS9020A must be reset for proper operation. | | | 76 | BLANK_EN | I | Blanking enable. When LOW, incoming data words are set to appropriate blanking levels. | | | 77 | ANC_CHKSM | I | Ancillary checksum updating enable. When HIGH, ancillary checksum updating is enabled. | | | | | | | | # **PIN DESCRIPTIONS** | NUMBER | SYMBOL | TYPE | DESCRIPTION | |----------|--------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 78 | CLIP_TRS | I | Clip and TRS correction control. When HIGH, the TRS Blanking, ITU-R-601 clipping and TRS insertion features are enabled. | | 79 | TRS_ERR | 0 | TRS error indication. When HIGH, indicates a TRS error in the data stream such as a missing TRS, an improperly placed TRS, or an incorrect TRS ID word. | | 80 | ANC_DATA | 0 | Ancillary data indication. When HIGH, indicates that an ANC packet is coming out of the device. The output is high from the beginning of the first header word to the end of the checksum word of the ANC packet. | | 1, 4, 13 | VDD | | Power supply connection for the serial processing circuitry (nominally +5V). | | 2, 3, 14 | GND | | Ground connection for the serial processing circuitry. | | 69 | SVDD | | Power supply connection for the serial data outputs. To save power when not using the SDO/SDO outputs, set this pin to ground. | | 72 | SGND | | Ground connection for the serial data outputs. | | 5, 8 | VDD_SDI, SDI | | Power supply connection for the internal 75 ohm pullup resistor (nominally +5V) on the serial data input lines. | | 9, 12 | VDD_SCI, SCI | | Power supply connection for the internal 75 ohm pullup resistor (nominally +5V) on the serial clock input lines. | | 29,51,68 | VDD | | Power supply connection for the parallel processing circuitry (nominally +5V). | | 30,50,67 | GND | | Ground for the parallel processing circuitry. | **BLOCK DIAGRAM - EDH AND DATA CORE PROCESSING** ### **DETAILED DESCRIPTION** The GS9020A EDH coprocessor consists of five major blocks: - Data Input/Output Block (with automatic standard detect) - 2. Flywheel Block - 3. EDH Block - 4. Data Processing Block - 5. Host Interface (HOSTIF) Block The following convention is used to differentiate device pins from HOST interface table bits. | PIN | LOGIC OPR | HOSTIF | |-----|-----------|--------| | XX | | YY | LOGIC OPR (logic operator) gives the combinational relationship (if one exists), between pins which also have a corresponding HOST bit. This operator governs the signal the GS9020A receives. The following is the list of possible logic operators and their meaning. | LOGIC OPR | MEANING | |-----------|-----------------------------| | AND | XX AND YY | | OR | XX OR YY | | > | XX takes precedence over YY | | < | YY takes precedence over XX | # 1. DATA INPUT/OUTPUT BLOCK # 1.1 Serial Video Data Inputs | PIN | LOGIC OPR | HOST BIT | |---------------------|-----------|----------| | SDI, SDI | | | | SCI, <del>SCI</del> | | | Serial data and clock signals are supplied to the GS9020A chip via the SDI/SDI and SCI/SCI pins, respectively. Eight standards are supported: Composite, 4:2:2 Component with 13.5MHz Y sampling, 4:2:2 16 x 9 wide screen with 18MHz Y sampling, and 4:4:4:4 Component Single Link with 13.5MHz Y sampling, all in both NTSC and PAL formats. See Table 1. SDI/ $\overline{SDI}$ and SCI/ $\overline{SCI}$ are high speed Pseudo-ECL (PECL) compatible differential inputs with internal pullup resistors (75 $\Omega$ nominally) as shown in Figure 4. Note that each pullup resistor has a dedicated power pin allowing the use of other interfacing topologies. The internal pullup resistors allow the GS9020A to be easily interfaced to the GS9025A as shown in Figure 5 and Figure 17. An external diode is required to offset the input signals to the input range of the GS9020A. For maximum signal integrity the GS9025A and GS9020A should be placed as close together as possible. The PECL serial input signals are first converted to CMOS levels and then deserialized to 10 bit parallel format (based on the TRS headers), descrambled, and then passed to the processing core. ### 1.2 Parallel Digital Video Data Outputs | PIN | LOGIC OPR | HOST BIT | |-----------|-----------|----------| | DOUT[9:0] | | | The output of the device is 10-bit digital video data and is present on the DOUT[9:0] output pins. # 1.3 Reserialized Data Output | PIN | LOGIC OPR | HOST BIT | |----------|-----------|----------| | SDO, SDO | | | | SDOMODE | | | The GS9020A also provides PECL differential serial data outputs (SDO/SDO). The serial data outputs can operate in one of two modes as controlled by the SDOMODE pin. When SDOMODE is set LOW, re-serialized processed data is output at the SDO/SDO output pins. In this mode it is recommended that the lock output of the GS9025A or GS9035A connected to the RESET input of the GS9020A, and to a pull up resistor. This will effectively reset the GS9020A whenever the signal lock is lost. Note that any GS9020A programming through the host interface will be lost after this reset. It will be necessary to reprogram the GS9020A after each reset. When SDOMODE is set HIGH, the serial input data is supplied directly to the SDO/SDO output pins, bypassing the processing core. After changing SDOMODE, the GS9020A must be reset for proper operation. The serial data output circuits are shown in Figure 6. The serial data outputs are designed to drive $50-75\Omega$ controlled impedance traces and can be easily connected to the GS9028 cable driver as shown in Figure 7 and Figure 18. Note that to output proper PECL signal levels, a resistor must be connected between the two serial data outputs. #### 1.4 Automatic Standard Detection | PIN | LOGIC OPR | HOST BIT | |----------|-----------|----------| | | | STD_SEL | | STD[3:0] | | STD[3:0] | | | | S | The device automatically detects the incoming video standard. The detected standard is encoded on the STD[3:0] pins and the HOSTIF read table bits as shown in Table 1 and Table 3. TABLE 1 | STANDARD NAME | STD[3:0] | |--------------------------------------------------|----------| | NTSC 4:2:2 Component with 13.5MHz Y sampling | 0000 | | NTSC Composite | 0001 | | NTSC 4:2:2 16x9 Widescreen with 18MHz Y sampling | 0010 | | NTSC 4:4:4:4 Single Link with 13.5MHz Y sampling | 0011 | | PAL 4:2:2 Component with 13.5MHz Y sampling | 0100 | | PAL Composite | 0101 | | PAL 4:2:2 16x9 Widescreen with 18MHz Y sampling | 0110 | | PAL 4:4:4 Single Link with 13.5MHz Y sampling | 0111 | Noise immunity is included to ensure that momentary signal corruption does not affect the automatic standards detection function. This built in noise immunity results in delayed detection time during power up and when switching between standards. Delays range from as little as eight lines when switching between component standards to as much as four frames when switching between PAL and NTSC standards. If this delay is intolerable, the user can manually set the standard through the HOSTIF write table. To set the standard manually, the STD\_SEL bit must be set HIGH and the S bit and STD[3:0] pins/HOSTIF bits set accordingly. The default standard upon reset of the chip is NTSC 4:2:2 component (13.5MHz Y sampling). The S bit, used for single link data standards only, is encoded in the TRSID word and indicates if the data is in RGB or $YC_RC_B$ format as per SMPTE RP174. In automatic standard detection mode, the S bit can be read from the HOSTIF read table. In manual mode, the S bit must be set in the HOSTIF write table. # 1.5 Parallel Clock Output | PIN | LOGIC OPR | HOST BIT | |---------|-----------|----------| | PCLKOUT | | | The PCLKOUT pin provides the output parallel clock. All synchronous I/O are timed relative to PCLKOUT. The following listing shows which I/O's are synchronous and which are not. Timing for synchronous outputs is shown in Figure 3. Timing for synchronous inputs is shown in Figure 2. | SYNCHRONOUS | ASYNCHRONOUS | |-------------|---------------------| | FL[4:0] | P[7:5] | | S[1:0] | SCL/P4 | | FIFO_RESET | INTERRUPT | | DOUT[9:0] | SDA/P3 | | F[2:0] | A[2:0]/P[2:0] | | V | R/W | | Н | A/\overline{\Omega} | | ANC_DATA | CS | | BLANK_EN | FLAG_MAP | | F_R/W | RESET | | NO_EDH | CRC_MODE | | STD[3:0] | VBLANKS/L | | TRS_ERROR | HOSTIF_MODE | | | FIFOE/S | | | FLYWDIS | | | BYPASS_EDH | | | SDO_MODE | | | ANC_CHKSM | | | CLIP_TRS | #### 2. FLYWHEEL BLOCK ### 2.1 FVH Flywheel | PIN | LOGIC OPR | HOST BIT | |---------|-----------|------------| | FLYWDIS | OR | FLYWDIS | | | | SWITCHFLYW | The flywheel's primary function is to provide accurate field, vertical, and horizontal output signals in the presence of noisy or error prone input data. Flywheel synchronization is based on the TRS words in the incoming data stream. The FVH flywheel synchronizes to the incoming data stream in less than two fields once the incoming standard has been detected. Once synchronized, the TRS words in the incoming data stream and those generated by the flywheel are constantly compared to ensure that the flywheel remains synchronized. Noise insensitivity is accomplished by re-synchronizing the flywheel to the data stream only if it is not aligned for long periods of time. For component signals, four mismatches between the EAV signal in the incoming and flywheel generated signals over a window of eight lines will trigger the flywheel to begin re-synchronization. For composite signals, re-synchronization is triggered by mismatches in the TRS encoded line numbers or field bits for 7 consecutive lines. The flywheel can be disabled by asserting the FLYWDIS control signal HIGH. Disabling the flywheel will remove the effective noise immunity. In this mode, FVH values will be decoded directly from the incoming data stream rather than being decoded from the flywheel. Note that when the flywheel is disabled, TRS\_BLANK and TRS\_INSERT will not function correctly if enabled. Therefore if the flywheel is disabled then so should TRS\_BLANK and TRS\_INSERT. FLYWDIS is available as an input pin and as a bit in the HOSTIF write table. The SWITCHFLYW control signal is used in applications where the data input to the GS9020A is switched between two synchronous signals. In this case, the two signals may be slightly misaligned and would normally require the flywheel to completely re-synchronize. In this scenario, the re-synchronization time would be undesirable. Asserting the SWITCHFLYW bit of the HOSTIF write table HIGH allows the flywheel to re-synchronize to the new incoming signal at the end of the switching line. For this functionality to operate properly, the two signals must both be in the active picture portion of the switching line at the time of the switch. ### 2.2 Accurate FVH Timing Signals | PII | N | LOGIC OPR | HOST BIT | |-------|-------|-----------|-----------| | F[2: | :0] | | F[2:0] | | V | | | | | Н | | | | | VBLAN | IKS/L | AND | VBLANKS/L | The F[2:0] signals indicate the current field of the video data. Three F bits are necessary to accommodate the composite PAL standard which has 8 fields. The F[2:0] bits are available on dedicated output pins and via the HOSTIF read table. Figure 8a and 8b illustrate the position of the F[2:0] transition within a line for component and composite signals, respectively. For component standards only, F0 is used to indicate fields 0 and 1. The lines on which the transitions occur conform to the SMPTE standards. For component signals, the horizontal (H) signal is HIGH during the horizontal blanking region of the output signal, from EAV to SAV inclusive. For composite signals, the H signal remains HIGH only for the 3FF, 000, 000, 000, and TRSID words. Figure 8a and 8b illustrate the H output signal timing for component and composite signals, respectively. The vertical (V) signal timing is dependent on the incoming video standard and the VBLANKS/ $\overline{L}$ control signal. The VBLANKS/ $\overline{L}$ signal is available as an input pin and via the HOSTIF write table and should be set to indicate the form of the incoming data stream. This allows the flywheel to correctly structure the V bit for flywheel synchronization, TRS insertion, and TRS error indication. For component based standards, the transition of the V output signal within a line is shown in Figure 8a. The line on which the V output signal transitions from HIGH to LOW is summarized in the table below. The lines on which the LOW to HIGH transition occurs conform to the SMPTE standards. | STANDARD | VBLANKS/L=1 | VBLANKS/L=0 | |-------------------------------------------------|-------------|-------------| | NTSC 4:2:2 Component (13.5MHz Y sampling) | 9/272 | 19/282 | | NTSC 4:2:2 16x9 Widescreen (18MHz Y sampling) | 9/272 | 19/282 | | NTSC 4:4:4:4 Single Link (13.5MHz Y sampling) | 9/272 | 19/282 | | PAL 4:2:2 Component<br>(13.5MHz Y sampling) | 22/335 | 22/335 | | PAL 4:2:2 16x9 Widescreen (18MHz Y sampling) | 22/335 | 22/335 | | PAL 4:4:4:4 Single Link<br>(13.5MHz Y sampling) | 22/335 | 22/335 | For composite based standards, the V output signal is asserted HIGH as described in the following table: | | VBLANKS/L=1 | VBLANKS/L=0 | |-------------------|---------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------| | NTSC<br>Composite | from Line 525/ Sample<br>768 to Line 9/ Sample<br>767 inclusive<br>AND<br>from Line 263/ Sample<br>313 to Line 272/<br>Sample 767 inclusive | from Line 525/ Sample<br>768 to Line 19/ Sample<br>767 inclusive<br>AND<br>from Line 263/ Sample<br>313 to Line 282/<br>Sample 767 inclusive | | | VBLANKS/L=1 | VBLANKS/L=0 | | PAL<br>Composite | from Line 623/ Sample<br>382 to Line 5/ Sample<br>947 inclusive<br>AND<br>from Line 310/ Sample<br>948 to Line 317/<br>Sample 947 inclusive | from Line 623/ Sample<br>382 to Line 15/ Sample<br>947 inclusive<br>AND<br>from Line 310/ Sample<br>948 to Line 327/<br>Sample 947 inclusive | #### 2.3 TRS Errors | PIN | LOGIC OPR | HOST BIT | |---------|-----------|----------| | TRS_ERR | | TRS_ERR | The flywheel is used to indicate TRS errors. These errors are detected by comparing the TRS in the incoming data stream with the expected TRS based on the internal flywheel. If a mismatch occurs, the TRS\_ERR signal is immediately set HIGH and maintained HIGH until a correct TRS occurs. The types of TRS errors detected are: - TRS missing - TRS in wrong location - TRS-ID is different from the one generated by the flywheel The TRS\_ERR signal is available as an output pin and via the HOSTIF read table. The TRS\_ERR signal should only be considered valid if the flywheel is enabled. #### 2.4 FIFO Reset Pulse | PIN | LOGIC OPR | HOST BIT | |------------|-----------|----------| | FIFOE/S | | | | FIFO_RESET | | | The GS9020A also provides a FIFO\_RESET pulse on the FIFO\_RESET output pin. This pin is always HIGH except when the TRSID word is exiting the device as shown in Figure 9. For component standards, a FIFOE/S input pin is used to determine if the FIFO\_RESET pulse occurs during the EAV or SAV word of the outgoing data. If FIFOE/\$\overline{\Sigma}\$ is HIGH, the active low pulse of the \$\overline{\FiFO\_RESET}\$ output pin occurs during the EAV word. If \$\overline{\FiFOE/\Sigma}\$ is LOW, the active low output pulse occurs during the SAV word. For composite signals the \$\overline{\FiFOE/\Sigma}\$ pin has no effect since there is only one TRS-ID word per line. This feature is useful for synchronizing line store \$\overline{\FiFOS}\$ that follow the \$\overline{\FiFOS}\$020A. ### 3. EDH PROCESSING BLOCK This section describes the GS9020A's EDH features and functionality. # 3.1 Error Flags | PIN | LOGIC OPR | HOST BIT | |-----|-----------|---------------------------| | | | INCOMING ERROR FLAGS | | | | OUTGOING ERROR FLAGS | | | | STICKY IN | | | | STICKY OUT | | | | OVERWRITE VALUES | | | | OVERWRITE CONTROL | | | | RO_CTRL | | | | RESERVED WORDS (INCOMING) | | | | RESERVED WORDS (OUTGOING) | All 15 EDH error flags can be read from the HOSTIF read table. The INCOMING ERROR FLAGS represent the EDH error flags present in the incoming EDH packet. The OUTGOING ERROR FLAGS represent the EDH error flags present in the outgoing EDH packet (after modification by the GS9020A). Please note that the EDH flags can also be accessed using the flag port as described later. The INCOMING and OUTGOING ERROR FLAGS, the incoming Validity bits (FFV and APV), and the EDH\_CHKSM bit can be made "sticky". Sticky error flags that detect an error for a field remain asserted until a HOSTIF read is performed on those error flags. Sticky mode allows the user to perform HOSTIF reads on the error flags to detect if any errors have occurred since the last read, and are particularly useful when a read cannot be performed after every field. When STICKY IN is asserted HIGH, the incoming flags and validity bits are in sticky mode. When STICKY OUT is asserted HIGH, the outgoing flags and the EDH\_CHKSM bit are in sticky mode. Note that the INTERRUPT signal is derived from these signals so that it too becomes sticky. STICKY IN and STICKY OUT are available in the HOSTIF write table. The ERROR FLAGS and the EDH\_CHKSM bit are sticky HIGH. That is, once they are set HIGH, they remain HIGH until a read operation. The Validity bits are sticky LOW. That is, once they are set LOW, they remain LOW until a read operation. In some applications, the user may wish to insert user defined EDH error flags into the outgoing EDH packet. The desired outgoing error flags are written into the OVERWRITE VALUES words of the HOSTIF write table and are placed in the outgoing EDH packet when the corresponding OVERWRITE CONTROL bit is asserted HIGH. See Table 2 for the HOSTIF Write Table. The GS9020A also allows the user to overwrite the seven reserved words of the OUTGOING EDH packet. When RO\_CTRL (Reserved Word Overwrite Control) is asserted HIGH, the GS9020A overwrites the reserved words in the OUTGOING EDH packet with those specified in the HOSTIF write table. If RO\_CTRL is LOW, the GS9020A does not alter the reserved words. RO\_CTRL is a control bit in the HOSTIF write table. The reserved words of the INCOMING EDH packet are also available via the HOSTIF read table. # 3.2 CRC Calculation And Updating | PIN | LOGIC OPR | HOST BIT | |-----|-----------|-----------------| | | | INCOMING FF CRC | | | | OUTGOING FF CRC | | | | INCOMING AP CRC | | | | OUTGOING AP CRC | Since the device has the potential of modifying the full-field and active picture data with features like ITU-R-601 clipping and TRS insertion, the full field and active picture CRC values must be calculated for both the incoming and outgoing data streams. The calculated CRC values based on the incoming data stream are used for comparison with the embedded CRC values. However, the calculated CRC values based on the outgoing data stream are the ones inserted into the data stream. As a result, the CRC values in the outgoing data stream correctly reflect the contents of the outgoing data stream. The INCOMING FF and AP CRC values for the Full Field (FF) and Active Picture (AP) regions can be read from the HOSTIF read table. Similarly, the OUTGOING (calculated) FF and AP CRC values for the Full Field and Active Picture regions can be read from the HOSTIF read table. # 3.3 Validity Bit | PIN | LOGIC OPR | HOST BIT | |-----|-----------|----------| | | | FFV | | | | APV | The VALIDITY (V) bits (as per SMPTE 165) present in the incoming EDH packet are used to indicate whether the CRC values are valid or invalid. If the V bit is HIGH, the CRC value is considered valid. In this case, the incoming CRC value is compared with the calculated CRC value to identify errors. If the V bit is LOW, the incoming CRC is invalid and a CRC comparison is not performed. If the device receives an EDH packet with the V bit set LOW it behaves as follows: - 1. EDH = 0 (Not asserted for an invalid CRC) - 2. EDA = EDAin "OR" EDHin (EDA calculated as usual) - 3. A new calculated CRC value replaces the invalid one in the output EDH packet - 4. The V bit will be set HIGH in the output EDH packet - Depending on whether one or both or FFV or APV is low, the Unknown Error Status (UES) flag corresponding to either FF or AP or both, is set HIGH in the output data. (No CRC check could be performed, so the data may or may not contain errors). The incoming V bits for the Full Field and Active Picture regions are available in the HOSTIF read table as FFV and APV, respectively. Outgoing full field (FFV) and active picture (APV) validity bits are set HIGH unless explicitly over-written through the HOSTIF write table or the flag port. ### 3.4 Ancillary Checksum Verification | PIN | LOGIC OPR | HOST BIT | |-----------|-----------|-----------| | ANC_CHKSM | OR | ANC_CHKSM | | | | EDH_CHKSM | For each received ANC packet in the incoming data, the device compares the calculated checksum value to the embedded checksum for that ANC packet. If the checksum values do not match for any ANC packets within a field, an error is reported via the ancillary EDH flag in the EDH packet. In addition, if the ANC\_CHKSM input pin or HOSTIF write table bit is asserted HIGH, the ancillary checksum correction block is enabled and the checksum in the ANC packet is replaced with the calculated one. This update is required to prevent the ANC data error from being flagged at every downstream EDH chip. When implementing applications which use the EDH core (ie. BYPASS\_EDH set LOW), ANC\_CHKSM will indicate a downstream FF/AP EDH error when an illegal/non-allowed (3FC<sub>H</sub>-3FF<sub>H</sub>) ANC\_CHKSM input value is detected. As such, these values should not be present in the incoming data and the corresponding FF/AP EDH errors should not occur. However, if the user wishes to disable the ANC\_CHKSM function, it can be deactivated by setting both the ANC\_CHSKM pin and the ANC\_CHKSM host interface bit LOW. If the chip is receiving ANC EDH flag information through the flag port or the HOSTIF, then the ANC EDH flag generated by the ancillary checksum verification block will be overwritten. However, the additional FF/AP EDH flag will still appear at the next downstream chip if an illegal checksum of $3\text{FC}_{\text{H}}\text{-}3\text{FF}_{\text{H}}$ was detected and the ANC\_CHKSM function was enabled. If a checksum error is detected in the EDH packet itself, an additional separate error flag, EDH\_CHKSM is set HIGH in the HOSTIF read table. # 3.5 UES Error Flag Updating In receive mode, a UES flag is set HIGH in the outgoing EDH packet if the corresponding UES flag was HIGH in the incoming packet or if the corresponding V bit was LOW. (For example, if the incoming Active Picture V bit is LOW, the outgoing Active Picture UES bit will be HIGH). If there is no EDH packet in the incoming data, all three UES flags (ANC, AP, FF) are set HIGH. ### 3.6 ANC\_DATA | PIN | LOGIC OPR | HOST BIT | |----------|-----------|----------| | ANC_DATA | | | The ANC\_DATA signal is set HIGH when an ancillary data packet is exiting the GS9020A. This pin is asserted from the start of the first header word through to the end of the checksum word of the ANC packet, inclusive, as shown in Figure 10. #### 3.7 NO\_EDH | PIN | LOGIC OPR | HOST BIT | |--------|-----------|----------| | NO_EDH | | NO_EDH | Some input data streams may lack the EDH packet. In such cases, the NO\_EDH output pin or HOSTIF read table bit is asserted HIGH. If only a few fields lack the EDH packet, the NO\_EDH pin/bit will be asserted only for those fields. In determining if the input data stream contains an EDH packet, the GS9020A looks for two things. First the presence of an ANC packet with the header 000 3FF 3FF 1F4 and second that the ANC header is in the right spot for the video standard detected. The NO\_EDH signal is a logical NAND of these two cases. If either one is false, the NO\_EDH flag is set. #### 3.8 ERRORED FIELD COUNTER | PIN | LOGIC OPR | HOST BIT | |-----|-----------|------------------------| | | | ERRORED FIELD COUNTER | | | | CLR[1:0] | | | | ERROR SENSITIVITY BITS | The device has a 24 bit ERRORED FIELD COUNTER. The counter increments by one on the occurrence of one or more error flags in an OUTGOING EDH packet. The error flags that can increment the counter are user-selectable through the 16 ERROR SENSITIVITY bits in the HOSTIF write table. The error flag SENSITIVITY bits are active LOW, so that if a particular sensitivity bit is set LOW, the counter is sensitive to errors of that type in the OUTGOING EDH packet. The EDH\_CHKSM sensitivity bit is active HIGH. There are four modes of counter operation. The mode is set through 2 bits in the HOSTIF write table, denoted CLR1 and CLR0. | CLR1 | CLR0 | MODE OF OPERATION | |------|------|-----------------------| | 0 | 0 | Normal | | 0 | 1 | Reset Counter to Zero | | 1 | 0 | Auto Reset | | 1 | 1 | Hold Counter at Zero | In "Normal" mode the counter operates as previously discussed, such that the counter increments on detection of any error for which the sensitivity flags are set HIGH. If "Reset Counter to Zero" mode is selected, the counter is reset to zero and begins counting again. The mode of operation will immediately return to 00 (normal mode) once the counter resets. In "Auto Reset" mode, the counter behaves in the normal fashion, except that it resets to zero every time a HOSTIF read of the lowest 8 bits of the error counter (address 17) is performed. This functionality allows the chip to count the number of errors since the last read. The "Hold Counter at Zero" mode instantly freezes the counter at zero until it is moved into one of the other modes. # 3. 9 INTERRUPT Signal | PIN | LOGIC OPR | HOST BIT | |-----------|-----------|----------| | INTERRUPT | | | An interrupt output pin (INTERRUPT) is also available on the GS9020A. The INTERRUPT output is asserted LOW for each field that contains errors in the outgoing EDH packet. The sensitivity flags used for the 24 bit errored field counter also apply to the interrupt signal. As a result, the interrupt can be made sensitive to any particular flags. The INTERRUPT signal is stable after an EDH packet exits the device and before the subsequent EDH packet enters the device as shown in Figure 11. If the STICKY OUT control bit is asserted HIGH, the interrupt remains asserted LOW until a HOSTIF read is performed on the flag that caused the interrupt. The INTERRUPT output is an open drain output and as a result requires an external pull-up resistor. A 10k resistor value is recommended. If this output is not used, a pullup resistor is not required. ### 3.10 Flag Port | PIN | LOGIC OPR | HOST BIT | |---------|-----------|------------------| | F_R/W | | | | S[1:0] | | | | FL[4:0] | > | OVERWRITE VALUES | In addition to the HOSTIF tables, the EDH error flags can also be read and written via the synchronous flag port. The five flag port pins, FL[4:0], allow access to all 15 error flags. The select pins S[1:0] control which flags are read/written as outlined below. If the flag port is not going to be used, it is best to set $F_R/\overline{W}$ high, leave FL[4:0] unconnected, and set S[1:0] to any value desired (but not floating). ### 3.10.1 Write Mode When the F\_R/ $\overline{W}$ pin is LOW, the flag port is in write mode and the FL[4:0] pins are configured as inputs. After writing to the flag port, the GS9020A inserts the written flags into the next outgoing EDH packet. Note that external flag overwriting via the flag port takes precedence over HOSTIF overwriting but the flag port writing only affects the next outgoing EDH packet. Following this, if the flag port is not written to again, flag operation is returned to normal EDH functionality (unless it is being overwritten through the HOSTIF). The data present on the FL[4:0] output pins, as controlled by the S[1:0] pins, is summarized below. Write Mode, $F_R/\overline{W} = 0$ | S[1:0] | FL4 | FL3 | FL2 | FL1 | FL0 | |--------|------------|------------|------------|------------|------------| | 00 | FF UES | FF IDA | FF IDH | FF EDA | FF EDH | | 01 | AP UES | AP IDA | AP IDH | AP EDA | AP EDH | | 10 | ANC<br>UES | ANC<br>IDA | ANC<br>IDH | ANC<br>EDA | ANC<br>EDH | | 11 | IN/OUT | APV | FFV | 0 | 0 | In addition to overwriting the 15 error flags, the outgoing validity bits for the active picture (APV) and full field (FFV) can be overwritten via the flag port. The IN/OUT bit has no effect on writes to the error flags. IN/OUT is a control bit used to determine if the flags read from the flag port during flag port read cycles represent incoming or outgoing EDH flags. If this bit is set HIGH, all subsequent reads are from the incoming EDH packet. If this bit is set LOW, then all subsequent reads are from the updated outgoing packet. When the IN/OUT bit is written to, the value remains latched until it is re-programmed. The IN/OUT bit is set LOW upon reset of the chip. #### 3.10.2 Read Mode When the $F_R/\overline{W}$ pin is HIGH, the flag port is in read mode and the FL[4:0] pins are configured as outputs. The data present on the FL[4:0] output pins, as controlled by the S[1:0] pins, is summarized below. Read Mode, $F_R/\overline{W} = 1$ | S[1:0] | FL4 | FL3 | FL2 | FL1 | FL0 | |--------|----------------|------------|------------|------------|------------| | 00 | FF UES | FF IDA | FF IDH | FF EDA | FF EDH | | 01 | AP UES | AP IDA | AP IDH | AP EDA | AP EDH | | 10 | ANC UES | ANC<br>IDA | ANC<br>IDH | ANC<br>EDA | ANC<br>EDH | | 11 | EDH_<br>CHKSUM | APV | FFV | S | | Note that the 15 error flags can be read from the incoming or outgoing EDH packet (see IN/ $\overline{\text{OUT}}$ control bit above). However, the EDH\_CHKSM flag available on pin FL4 when S[1:0] = 11 is only valid if IN/ $\overline{\text{OUT}}$ is LOW. Also, the APV and FFV bits available on pins FL[3:2] when S[1:0] = 11 are only valid when IN/ $\overline{\text{OUT}}$ is HIGH (that is, the validity bits are always read from the incoming EDH packet). The S bit is available regardless of the state of the IN/ $\overline{\text{OUT}}$ bit. ### 3.10.3 FLAG PORT Read/Write Timing Figure 12a shows a FLAG PORT write cycle followed by a FLAG PORT read cycle and illustrates the read/write timing requirements. Note that the signals are not latched in exactly on the rising edge of PLCKOUT (as described in Note 2 of the AC electrical table), but are shown as being latched in on the rising edge for simplicity only. A write cycle is initiated by changing the F\_R/W signal from HIGH to LOW. The first time the device samples the F\_R/W LOW (at $t_0$ ) it is instructed to stop driving the FL[4:0] pins. On each subsequent clock cycle (and F\_R/W LOW) the device latches in the data present on S[1:0] and FL[4:0] (at $t_1$ , $t_2$ , $t_3$ and $t_4$ ). In this example, the S[1:0] pins begin at "00" and are incremented each clock cycle to update all the error flags, validity bits, and the IN/OUT control bit. Note that if a write cycle is performed to update, say the FF error flags (S[1:0] = 00), only the FF flags are updated, and the others are unaffected. A delay time, $t_{\text{FDIS}}$ , is necessary to change the FL[4:0] pins from output mode to input mode as defined in the AC timing table and shown in Figure 12b. The external controller can begin to drive the FL[4:0] bus after this delay time. A simple way to allow for this is to wait one clock cycle before starting to drive the FL[4:0] port and thus prevent bus contention (but set the S[1:0] inputs when $F_R/\overline{W}$ goes LOW so that flags are not unintentionally affected). At $t_5$ , the F\_R/W pin is sampled HIGH, indicating a read operation. Also at this time, the device reads in the information on the S[1:0] pins. Upon sampling a read operation, the device will begin driving the FLAG PORT after a delay, $t_{\text{FEN}}$ (see Figure 12c), with invalid data. The requested information is output on the FL[4:0] pins on the subsequent clock, $t_6$ , (plus an output delay time, see AC timing table and Figure 3). That is, there is a one clock latency between sampling of the S[1:0] pins and when the corresponding output information is presented on the FL[4:0] pins. In this example, the S[1:0] pins begin at "00" and are incremented each clock cycle to read all the error flags, EDH\_CHKSM, validity, and S bits. The FLAG PORT is synchronous to the internal parallel clock and hence adequate timing for writing must be provided as indicated in the AC timing information and Figure 2. FLAG PORT read/write cycles, relative to the data stream, should take place as outlined in section 5.3 (HOST INTERFACE READ/WRITE TIMING). ### 3.11 CRC\_MODE and FLAG\_MAP Mode | PIN | LOGIC OPR | HOST BIT | |----------|-----------|----------| | CRC_MODE | | | | FLAG_MAP | OR | FLAG_MAP | A common configuration is to have an input EDH chip that checks for errors at the input of a piece of equipment, followed by a processing block that manipulates the data, followed by an output EDH chip that updates the CRC values in the EDH packet before the data exits the equipment. Because the processing block changes the data values, the CRC values in the EDH packet no longer represent the data stream. The output EDH chip updates the CRC values to correctly reflect the newly modified data. To prevent the output EDH chip from indicating erroneous CRC errors on each field, the GS9020A has two special modes of operation, CRC\_MODE and FLAG\_MAP mode. # 3.11.1 CRC\_MODE In CRC\_MODE, the CRC values in the EDH packet are updated by the chip but the error flags are preserved and unaltered, unless they are overwritten via the HOSTIF or the FLAG PORT. This mode should be used by the output EDH chip to prevent the newly processed data from creating misleading EDH errors due to CRC mismatches. The device is placed in CRC\_MODE by asserting the CRC\_MODE pin HIGH. CRC\_MODE is applicable when the processing circuitry does not corrupt the EDH packet, as illustrated in Figure 13a. In this configuration, the input EDH chip operates in normal mode while the output EDH chip is in CRC\_MODE. In this scenario, the input IC receives the EDH packet and does normal EDH processing. The output IC updates the EDH packet with new CRC values but passes the EDH flags through unaltered. Because of this, erroneous EDH flag handling by the second EDH chip is not performed. #### 3.11.2 FLAG MAP Mode In FLAG\_MAP mode, the FLAG PORT is used to read EDH flags from the GS9020A and write them to another EDH chip. To enable FLAG\_MAP mode, the FLAG\_MAP mode pin and the F\_R/ $\overline{W}$ pin must be asserted HIGH (set F\_R/ $\overline{W}$ at least one cycle ahead of FLAG\_MAP). After a delay of t<sub>FEN</sub>, the FL[4:0] and S[1:0] pins of the FLAG PORT become outputs and can be connected to the chip which you wish the GS9020A to write the FLAG data to. In this mode the GS9020A automatically increments the value of S[1:0] and subsequently displays the appropriate flags on the FL[4:0] port, synchronous to the rising edge of PCLKOUT. This is illustrated in Figure 12d. Figure 12d displays three properties of the FLAG PORT in FLAG\_MAP mode. First, each data is present on the FLAG PORT for two clock cycles to eliminate any setup time violations that might occur due to clock data skew between chips placed far apart. However, the designer must still ensure that the hold time is satisfied. Second, the S[1:0] pins never cycle to the value of "11" in FLAG\_MAP mode since the values contained in the FL[4:0] register when S[1:0] ="11" are not considered EDH flags. Also, the chip cycles S[1:0] in the sequence "01", "00", "10" since this is the order in which the flags are stored and subsequently decoded from the EDH packet. Finally the S[1:0] pins only change value after receipt of an EDH packet and are thus static between packets. During this inter-packet time, the S[1:0] pins display a value of "01" and the FL[4:0] pins display the ANC EDH flags from the preceding EDH packet. For reliable data output on the FLAG PORT, switching the FLAG\_MAP pin when an EDH packet is exiting the device is not advised. Also, if the EDH core is bypassed by asserting the BYPASS\_EDH pin HIGH, the flag port will always display zeros. This is because the incoming flags (which will be decoded and written to the HOSTIF table) will not be updated to reflect the condition of the input data, and as a result no outgoing flags will be generated (the FLAG PORT only displays the outgoing EDH flags). FLAG\_MAP mode can be used to write EDH flags to any chip, the most common use being applicable when the processing circuitry following the EDH chip corrupts the EDH packet. In this case, the FLAG\_MAP mode can be used to route the EDH flags from an input EDH chip around the processing core and write them to an output EDH chip. In this configuration, the input IC is in FLAG\_MAP mode. It receives the EDH packet, does normal EDH processing and transfers the new EDH flags to the output IC. The output IC, which is not in FLAG\_MAP mode but is in write mode (FLAG\_MAP and F\_R/W stay LOW) receives these flags as they are written to it by the EDH chip. The output EDH chip then updates the EDH packet with the new CRC values and inserts the preserved EDH flags that have been transferred from the input IC. A diagram of this can be found in Figure 13b. Because the flags are output as soon as they are decoded, the maximum processing latency supported between the two EDH chips is the number of clock cycles in the shortest field of the standard minus 15 clock cycles. For example, D1 has one field of $262 \times 1716 = 449592$ clock cycles, and one field of $263 \times 1716 = 451308$ clock cycles. Thus the maximum latency for D1 is 449592 - 15 = 449577 clock cycles. Any additional latency requires that the flags be delayed before they can be piped to the output chip. Since writing to the flag port takes precedence over the HOSTIF writing, if any of the flags need to be forced at the output EDH chip, external logic in the routing path must be added. Alternately, the HOSTIF of the EDH chip can be used to perform any additional flag masking. # 3.12 BYPASS\_EDH Processing | PIN | LOGIC OPR | HOST BIT | |------------|-----------|------------| | BYPASS_EDH | OR | BYPASS_EDH | EDH processing can be bypassed by asserting the BYPASS\_EDH pin or HOSTIF write table bit HIGH. When bypassed, EDH packets pass through the chip unaltered. Overwriting information in the EDH packet via the HOSTIF write table or the FLAG PORT has no effect. Data processing in the chip (as described below) can still occur even if BYPASS\_EDH is asserted. In this case, valid incoming error flags can be read via the I<sup>2</sup>C or parallel port interface. However, reading outgoing error flags via the host port or the flag port returns values of 0. #### 4. DATA PROCESSING BLOCK The GS9020A contains advanced data processing features that can simplify system design requirements. These include: - TRS Blanking, - ITU-R-601 Clipping - · Data Blanking, - TRS Insertion, and - ANC Header updating It is important to note that these processing functions occur in the GS9020A in the order listed above. When implementing applications which use the EDH core (ie. BYPASS\_EDH set LOW), TRS blanking, data blanking, and TRS insertion will indicate a downstream FF/AP EDH error when a 3FC<sub>H</sub>-3FF<sub>H</sub> input data value is blanked out or overwritten to a value less than 3FB<sub>H</sub>. As such, users may wish to disable data blanking, TRS blanking and TRS insertion by setting the BLANK\_EN pin HIGH, the CLIP\_TRS pin LOW, and leaving the corresponding host interface bits at their power-on default values when implementing applications which use the EDH core. ### 4.1 TRS Blanking | PIN | LOGIC OPR | HOST BIT | |-----|-----------|-----------| | | | TRS_BLANK | When asserted HIGH, TRS\_BLANK (HOSTIF write table) will blank out any incorrectly positioned TRS words with respect to the flywheel. The blanking values used will be appropriate for the detected video standard as described below in the Data Blanking section. When TRS\_INSERT is enabled and TRS\_BLANK is not, there may be 4 TRSs per line in the outgoing data stream during a standard switch. Similarly, if TRS\_BLANK is enabled and TRS\_INSERT is not, then there may be 0 TRS per line during a switch. In most applications, these features should be either both enabled or both disabled to maintain only two TRSs per line. TRS blanking will function incorrectly if the flywheel is disabled. Thus if the flywheel is disabled the TRS\_BLANK function should be disabled as well. ### 4.2 ITU-R-601 Clipping | PIN | LOGIC OPR | HOST BIT | |-----|-----------|----------| | | | 601_CLIP | This feature operates on the active picture portion (as defined in RP165) of the data stream only. When the 601\_CLIP bit of the HOSTIF write table is asserted HIGH, the device remaps all reserved data words in the active picture to values compliant with ITU-R-601. That is, 000-003 is clipped to 004 and 3FC $_{\rm H}$ -3FF $_{\rm H}$ is clipped to 3FB $_{\rm H}$ . # 4.3 Data Blanking | PIN | LOGIC OPR | HOST BIT | |----------|-----------|----------| | BLANK_EN | AND | BLANK_EN | Asserting the BLANK\_EN pin or the corresponding HOSTIF write table bit LOW causes the corresponding input data to be forced to blanking levels. This is a dynamic control allowing the user to individually select which data words are to be blanked. TRS and EDH insertion occurs after data blanking so if all these features are being used, the output data stream continues to have TRS words and EDH packets present, even if the BLANK\_EN is constantly held LOW. The outgoing EDH packet will contain the correct CRC values for the blanked fields since the CRC values are calculated and inserted just prior to the data exiting the device. The blanking values in hexi-decimal notation for each standard are as follows: | NTSC/PAL 4:2:2 | 200 040 200 040 (CB:Y:CR:Y) | |------------------|----------------------------------------------------------| | NTSC 4fsc | 0F0 | | PAL 4fsc | 100 | | NTSC/PAL 4:4:4:4 | 040 040 040 040 (B:G:R:A)<br>200 040 200 040 (CB:Y:CR:A) | Note that the device must first detect the incoming standard in order for the proper blanking values to be inserted. ### 4.4 TRS Insertion TRS words, based on the internal flywheel, can be inserted into the outgoing data stream by asserting HIGH the TRS\_INSERT bit of the HOSTIF write table. Note that for proper TRS insertion, the incoming standard must be detected and the flywheel synchronized. That is, the GS9020A does NOT provide proper TRS insertion for unformatted video data (video without TRS words). | PIN | LOGIC OPR | HOST BIT | |-----|-----------|------------| | | | TRS_INSERT | In the case where the input signal disappears, TRSs will continue to be inserted based on the last detected standard. Further, if a TRS is already in the correct location, it will be overwritten which may have the effect of correcting the TRS-ID word. TRS insertion will function incorrectly if the flywheel is disabled. Thus if the flywheel is disabled the TRS\_INSERT function should be disabled as well. ### 4.5 Clipping And TRS Blanking/Insertion | PIN | LOGIC OPR | HOST BIT | |----------|-----------|------------| | CLIP_TRS | OR | 601_CLIP | | | | TRS_BLANK | | | | TRS_INSERT | Asserting the CLIP\_TRS pin HIGH turns on three features described above: ITU-R-601 Clipping, TRS Blanking, and TRS Insertion These three functions can also be turned on individually through the HOSTIF as described above. THE CLIP\_TRS pin is logically ORed with each of the three bits from the HOSTIF table. As a result, as long as the CLIP\_TRS pin is asserted, these functions cannot be turned off via the HOSTIF. # 4.6 Ancillary Header | PIN | LOGIC OPR | HOST BIT | |-----|-----------|------------| | | | ANC_HEADER | Updating of the ANC headers can occur to facilitate 8-bit to 10-bit conversion. If the ANC\_HEADER bit of the HOSTIF write table is set HIGH, all 3FC-3FF data values corresponding to component ANC headers are remapped to 3FF in the output data stream. For example, if 8 bit data is input to the device, the ANC header of 00, FF, FF will appear as 000, 3FC, 3FC and will be remapped to 000, 3FF, 3FF by the GS9020A. #### 5.0 HOST INTERFACE TABLES | PIN | LOGIC OPR | HOST BIT | |-------------|-----------|----------| | HOSTIF_MODE | | | The HOST INTERFACE TABLES (HOSTIF) refer to memory locations within the GS9020A which store functional information about the device. There are two tables, a write table and read table. The write table is organized into 15 word locations (each 8 bits wide) as shown in Table 2 and is used to set various configuration/flag bits. The read table is organized into 23 word locations (each 8 bits wide) as shown in Table 3 and is used to read status information from the device. The HOSTIF tables can be accessed via an I<sup>2</sup>C (Inter-Integrated Circuit) serial interface or an 8-bit parallel interface. The HOSTIF\_MODE pin selects which interface is used. If the HOSTIF\_MODE pin is HIGH, the HOSTIF operates in I<sup>2</sup>C mode. If the HOSTIF\_MODE pin is LOW, the HOSTIF operates in parallel mode. Note that many bits stored in the tables are also available as device pins. Bits in the write table that have a default value of 0 are logically ORed with the corresponding pin. Write table control bits VBLANKS/L and BLANK\_EN, which have a default value of 1, are logically ANDed with the corresponding pin. However, write table control bit ANC\_CHKSM, which has a default value of 1, is logically ORed with the corresponding pin. Therefore, to use the ANC\_CHKSM pin, the ANC\_CHKSM control bit must first be set to 0. If the HOST interface is not going to be used, the best way to set the related pins is as follows: HOSTIF\_MODE = LOW CS = HIGH $R/\overline{W} = HIGH$ $A/\overline{D} = DON'T CARE (BUT NOT FLOATING)$ P[7:0] = N/C #### 5.1 I2C Serial Interface | PIN | LOGIC OPR | HOST BIT | |--------|-----------|----------| | SCL | | | | SDA | | | | A[2:0] | | | The $I^2C$ interface consists of a bi-directional serial data pin (SDA) and a serial clock input pin (SCL). In addition, 3 input pins, A[2:0] are provided to assign the chip one of eight possible $I^2C$ addresses (0001A<sub>2</sub>A<sub>1</sub>A<sub>0</sub>). During an I<sup>2</sup>C write operation, the first byte written to the chip (after the device has been addressed) is interpreted as the starting HOSTIF write table address for the communication. The next byte is interpreted as data to be written to this address. The address then automatically increments so that the following bytes are written to subsequent addresses. When executing a read operation, a write must be performed first to load the starting address. After this, bytes read from the chip will begin at this address and will auto-increment. If the read operation is halted and communication with the chip is later established for another read, the chip will resume reading at the next HOSTIF memory address. In I<sup>2</sup>C mode, P[7:5] and A/D must be set LOW while R/W and CS must be set HIGH. # 5.2 Parallel Interface | PIN | LOGIC OPR | HOST BIT | |--------|-----------|----------| | P[7:0] | | | | A/D | | | | R/W | | | | CS | | | The asynchronous parallel interface consists of an 8-bit multiplexed address/data bus (P[7:0]), a chip select pin $(\overline{CS})$ , a read/write pin $(R/\overline{W})$ , and an address/data pin $(A/\overline{D})$ . The following should be noted when interfacing to the parallel port: A) Read/Write cycles via the parallel interface are completely independent and asynchronous to the parallel clock PCLKOUT. - B) Signals are "strobed" into/out of the parallel port on the falling edge of the $\overline{CS}$ signal. Setup and hold times, as defined in the AC timing tables, are relative to this edge and must be met (see Figure 14a) - C) The GS9020A drives the P[7:0] bus when the R/W pin is HIGH and the $\overline{\text{CS}}$ pin is LOW. At all other times, the P[7:0] port is in a high impedance state. The host interface enable and disable times are shown in Figure 14b and are specified in the AC timing information. In this figure, the rising/falling edges of R/W and $\overline{\text{CS}}$ are not aligned to illustrate that the state of the P[7:0] I/Os is only a combinatorial function of the R/W and $\overline{\text{CS}}$ pins. A write cycle to the parallel interface is shown in Figure 14c. The starting address of the operation is written to the chip by putting the $R/\overline{W}$ pin LOW (indicating write) and the A/D pin high (indicating ADDRESS). At $t_0$ , the falling edge of $\overline{CS}$ strobes in the information. Following this, the $A/\overline{D}$ line should be asserted LOW indicating data. The $R/\overline{W}$ line remains LOW indicating a write operation and at $t_1$ the data is strobed into the device. A read example follows the write cycle. Note that the read cycle begins with a write operation to indicate the starting address. At $t_2$ , $R/\overline{W}$ is LOW (indicating write), $A/\overline{D}$ is HIGH (indicating address) and P[7:0] represent the starting address for the read cycle. After sufficient hold time, the microcontroller releases the P[7:0] bus and the $R/\overline{W}$ is asserted HIGH to indicate a read operation. At $t_3$ , the $\overline{CS}$ is asserted low causing the GS9020A to present the required data on the P[7:0] bus. If two consecutive data read or write operations are performed, the device will automatically increment the address. However, for a completely random-access operation, the address can be specified prior to every data read or write operation. ## 5.3 Host Interface Read/Write Timing Figure 15 illustrates valid times for reading/writing information from the HOSTIF tables. It represents two fields of video data entering and exiting the GS9020A. The relative position of the EDH packet in the data stream is also shown. (Note that the EDH packet entering the device at t<sub>0</sub>, EDH F0, represents the EDH information from the previous field, FIELD 0). It is safe to read or write EDH information at least two lines after an EDH packet exits the chip but before the subsequent EDH packet enters the chip. Reading during the time interval shown will show values from EDH F0. Writing during the time interval shown will affect EDH F1. Note that the above read/write timing should also be observed when reading/writing flag information via the FLAG PORT. ### 6.0 RESET | PIN | LOGIC OPR | HOST BIT | |-------|-----------|----------| | RESET | | | Setting the RESET input pin LOW re-initializes the internal control circuitry including returning all HOST interface programming values to their original default values. An internal power-on-reset cell is also present in the device so that device initialization occurs on power-up. Figure 16a illustrates the reset circuitry. The internal power-on reset circuit of the GS9020A is sensitive to the rise time of the power supply, hence an external power on reset chip or board level reset line is strongly recommended. When using this technique, the user must ensure that a minimum pulse width of 100ns is present on the reset line. In applications where a board-level reset is not available, a circuit similar to figure 16b can be used to ensure correct reset on power-up. The $\overline{\text{RESET}}$ pin will typically take 1.4ms to reach 2.5V on power up, but can take longer for power supplies with slower rise times. A bleed resistor such as the one shown (20k) will assist the capacitor to discharge once power is removed. The user should allow the capacitor to discharge to at least 0.5V before power is reapplied, to permit a full internal reset. The time taken by the $\overline{\text{RESET}}$ pin to reach 0.5V on power down, is dependent upon the fall time of the power supply. TABLE 2: GS9020A Host Interface Write Table | WRITE Table | ADDRESS | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------------------------|---------|-----------------------|-------------------------|-------------------------|-------------------------|---------------------|------------------------|----------------------|---------------------| | CONFIGURATION | 1 | OSTICKY IN | <sup>0</sup> STICKY ОUT | <sup>0</sup> CLR1 | OCLR0 | OSWITCH FLYW | OFLYWDIS | 0 | 0 | | | 2 | 0 | 1VBLANKS/L | OSTD SEL | $S_0$ | STD3 | OSTD2 | OSTD1 | OSTD0 | | | 3 | <sup>0</sup> 601_CLIP | <sup>1</sup> BLANK_EN | <sup>0</sup> ANC_HEADER | <sup>0</sup> BYPASS_EDH | OFLAG_MAP | <sup>1</sup> ANC_CHKSM | OTRS_INSERT | OTRS_BLANK | | OVERWRITE VAL-<br>UES | 4 | OFF UES | OFF IDA | 1 | OFF EDA | НОЭ НЬ | OANC UES | OANC IDA | - | | } | 5 | Sau AA <sup>0</sup> | OAP IDA | 1 | OAP EDA | ОАР ЕДН | OAND EDA | OANC EDH | 0 | | OVERWRITE CON- | 9 | SEL NES | PF IDA | HQI ±1 <sub>0</sub> | OFF EDA | НОЭ НЬ | OANC UES | OANC IDA | OANC IDH | | 1 | 2 | Sau AA <sup>0</sup> | OAP IDA | HOI AY <sub>0</sub> | OAP EDA | ОАР ЕДН | <sup>0</sup> ANC EDA | OANC EDH | 0 | | ERROR SENSITIV-<br>ITY BITS | 8 | PF UES | ACI 177 | HOI ±1 <sub>0</sub> | OFF EDA | HO3 44 <sub>0</sub> | OANC UES | OANC IDA | OANC IDH | | | თ | OAP UES | 0AP IDA | 0AP IDH | <sup>0</sup> AP EDA | OAP EDH | <sup>0</sup> ANC EDA | <sup>0</sup> ANC EDH | ¹EDH_CHKSM | | RESERVED (OUT- | 10 | <sup>0</sup> RW1 B7 | <sup>0</sup> RW1 B6 | <sup>0</sup> RW1 B5 | <sup>0</sup> RW1 B4 | <sup>0</sup> RW1 B3 | <sup>0</sup> RW1 B2 | <sup>0</sup> RW2 B7 | <sup>0</sup> RW2 B6 | | 5 | 11 | <sup>0</sup> RW2 B5 | <sup>0</sup> RW2 B4 | <sup>0</sup> RW2 B3 | <sup>0</sup> RW2 B2 | <sup>0</sup> RW3 B7 | <sup>0</sup> RW3 B6 | <sup>0</sup> RW3 B5 | <sup>0</sup> RW3 B4 | | | 12 | <sup>0</sup> RW3 B3 | <sup>0</sup> RW3 B2 | <sup>0</sup> RW4 B7 | <sup>0</sup> RW4 B6 | <sup>0</sup> RW4 B5 | <sup>0</sup> RW4 B4 | <sup>0</sup> RW4 B3 | <sup>0</sup> RW4 B2 | | | 13 | <sup>0</sup> RW5 B7 | <sup>0</sup> RW5 B6 | <sup>0</sup> RW5 B5 | <sup>0</sup> RW5 B4 | <sup>0</sup> RW5 B3 | <sup>0</sup> RW5 B2 | 0RW6 B7 | <sup>0</sup> RW6 B6 | | | 14 | <sup>0</sup> RW6 B5 | <sup>0</sup> RW6 B4 | <sup>0</sup> RW6 B3 | <sup>0</sup> RW6 B2 | <sup>0</sup> RW7 B7 | <sup>0</sup> RW7 B6 | <sup>0</sup> RW7 B5 | <sup>0</sup> RW7 B4 | | | 15 | <sup>0</sup> RW7 B3 | <sup>0</sup> RW7 B2 | <sup>0</sup> RO_CTRL | <sup>1</sup> FFV | <sup>1</sup> APV | 0 | 0 | 0 | | C F | | 1 1 1 1 1 1 1 | | | | | | | | NOTE: 1. Superscripts denote default settings upon reset. 21 of 31 19922 - 3 TABLE 3: GS9020A Host Interface Read Table | | | 5 | | | | | | | | |---------------|---------|------------|-----------|---------|--------|--------|---------|---------|---------| | READ Table | ADDRESS | 7 | 9 | Ŋ | 4 | က | 2 | - | 0 | | CONFIGURATION | - | F2 | F1 | F0 | S | STD3 | STD2 | STD1 | STD0 | | | 7 | NO_EDH | EDH_CHKSM | TRS_ERR | AHA | APA | 0 | 0 | 0 | | INCOMING | က | FF UES | FF IDA | FFIDH | FF EDA | FF EDH | ANC UES | ANC IDA | ANC IDH | | ERROR PLAGO | 4 | AP UES | AP IDA | AP IDH | AP EDA | AP EDH | ANC EDA | ANC EDH | 0 | | OUTGOING | 2 | FF UES | FF IDA | FFIDH | FF EDA | FF EDH | ANC UES | ANC IDA | ANC IDH | | ERROR FLAGS | 9 | AP UES | AP IDA | AP IDH | AP EDA | AP EDH | ANC EDA | ANC EDH | 0 | | INCOMING | 7 | b15 | b14 | b13 | b12 | b11 | b10 | 6q | 89 | | FFCRC | 80 | 29 | 99 | p2 | p4 | P3 | p2 | b1 | 09 | | OUTGOING | 6 | b15 | b14 | b13 | b12 | b11 | b10 | 6q | 89 | | FFCRC | 10 | 29 | 99 | p2 | p4 | P3 | p2 | b1 | 09 | | INCOMING | 11 | b15 | b14 | b13 | b12 | b11 | b10 | 6q | 89 | | AP CRC | 12 | <b>2</b> 9 | 99 | p2 | p4 | £q | 79 | b1 | 09 | | OUTGOING | 13 | b15 | b14 | b13 | b12 | b11 | b10 | 6q | 89 | | AP CRC | 14 | <b>2</b> 9 | 99 | p2 | p4 | £q | 79 | b1 | 09 | | ERRORED FIELD | 15 | b23 | b22 | b21 | P50 | b19 | b18 | b17 | b16 | | | 16 | b15 | b14 | b13 | p12 | b11 | p10 | 69 | 8q | | | 11 | <b>2</b> 9 | 99 | p2 | p4 | £q | 79 | b1 | 09 | | RESERVED | 18 | RW1 B7 | RW1 B6 | RW1 B5 | RW1 B4 | RW1 B3 | RW1 B2 | RW2 B7 | RW2 B6 | | (INCOMING) | 19 | RW2 B5 | RW2 B4 | RW2 B3 | RW2 B2 | RW3 B7 | RW3 B6 | RW3 B5 | RW3 B4 | | | 20 | RW3 B3 | RW3 B2 | RW4 B7 | RW4 B6 | RW4 B5 | RW4 B4 | RW4 B3 | RW4 B2 | | | 21 | RW5 B7 | RW5 B6 | RW5 B5 | RW5 B4 | RW5 B3 | RW5 B2 | RW6 B7 | RW6 B6 | | | 22 | RW6 B5 | RW6 B4 | RW6 B3 | RW6 B2 | RW7 B7 | RW7 B6 | RW7 B5 | RW7 B4 | | | 23 | RW7 B3 | RW7 B2 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | Fig. 1 Serial Data Input Setup & Hold Times Fig. 2 Input Setup & Hold Times (Synchronous Inputs) Fig. 3 Output Delay & Hold Times (Synchronous Outputs) Fig. 4 Serial Data & Clock Input Circuit Fig. 5 Interfacing the GS9020A to the GS9025A Fig. 6 Serial Data Output Circuit Fig. 7 Interfacing the GS9020A to the GS9028 Fig. 8a FVH Timing for Component Video Fig. 8b F and H Timing for Composite Video Fig. 9a $\overline{\text{FIFO}_{RESET}}$ Pulse Timing for Component Signals (FIFOE/ $\overline{S} = 1$ ) Fig. 9b $\overline{FIFO\_RESET}$ Pulse Timing for Component Signals (FIFOE/ $\overline{S}$ = 0) Fig. 9c $\overline{FIFO}$ \_RESET Pulse Timing for Composite Signals (FIFOE/ $\overline{S}$ = 0 or 1) Fig. 10a ANC\_DATA Timing for Component Signals Fig. 10b ANC\_DATA Timing for Composite Signals Fig. 11 INTERRUPT Timing Fig. 12a Flag Port READ/WRITE Timing Fig. 12d Flag Port Timing in FLAG MAP MODE Fig. 13a Example of CRC\_MODE Implementation Fig. 13b Example of FLAG\_MAP Mode Implementation Fig. 14a HOSTIF Parallel Port Input Setup & Hold Times Fig. 14b HOSTIF Parallel Port Output Enable & Disable Times Fig. 14c HOSTIF Parallel Port READ/WRITE Cycles Fig. 15 Host Interface READ/WRITE Timing Fig. 16b Acceptable external reset circuit when a master reset is not available 29 of 31 19922 - 3 Fig. 18 GS9025A - GS9020A - GS9028 Schematic Diagram (advanced operation schematic) # PACKAGE DIMENSIONS Dimensions in millimetres 80 pin LQFP # **CAUTION** ELECTROSTATIC SENSITIVE DEVICES DO NOT OPEN PACKAGES OR HANDLE EXCEPT AT A STATIC-FREE WORKSTATION # DOCUMENT IDENTIFICATION DATA SHEET The product is in production. Gennum reserves the right to make changes at any time to improve reliability, function or design, in order to provide the best product possible. # **REVISION NOTES:** Added lead-free and green information. # GENNUM CORPORATION MAILING ADDRESS: P.O. Box 489, Stn. A, Burlington, Ontario, Canada L7R 3Y3 Tel. +1 (905) 632-2996 Fax. +1 (905) 632-5946 SHIPPING ADDRESS: 970 Fraser Drive, Burlington, Ontario, Canada L7L 5P5 GENNUM JAPAN CORPORATION Shinjuku Green Tower Building 27F 6-14-1, Nishi Shinjuku Shinjuku-ku, Tokyo 160-0023 Japan Tel: +81 (03) 3349-5501 Fax: +81 (03) 3349-5505 GENNUM UK LIMITED 25 Long Garden Walk, Farnham, Surrey, England GU9 7HX Tel. +44 (0)1252 747 000 Fax +44 (0)1252 726 523 Gennum Corporation assumes no responsibility for the use of any circuits described herein and makes no representations that they are free from patent infringement. © Copyright November 1997 Gennum Corporation. All rights reserved. Printed in Canada. 31 of 31 19922 - 3