TOSHIBA CMOS Digital Integrated Circuit Silicon Monolithic

# TC7WPB9306FC, TC7WPB9307FC TC7WPB9306FK, TC7WPB9307FK

Low Voltage/Low Power 2-Bit Dual Supply Bus Switch

The TC7WPB9306 and TC7WPB9307 are CMOS 2-bit dual-supply bus switches that can provide an interface between two nodes at different voltage levels. These devices can be connected to two independent power supplies. VCCA supports 1.8-V, 2.5-V and 3.3-V power supplies, whereas VCCB supports 2.5-V, 3.3-V and 5.0V power supplies.

Bidirectional level-shifting is possible by simply adding external pull-up resistors between the An/Bn data lines and the  $V_{\rm CCA}$  /  $V_{\rm CCB}$  supplies. There is no restriction on the relative magnitude of the An and Bn voltages; both the An and Bn data lines can be pulled up to arbitrary power supplies.

The enable signal can be used to disable the device so that the buses are effectively isolated.

The Output Enable ( $\overline{\text{OE}}$ :TC7WPB9307, OE:TC7WPB9306) input is common for all the two-bits of the data lines; thus these device are used as a single two-bits bus switch. For the TC7WPB9306, Output Enable (OE) is active-High: When OE is High, the switch is on; when Low, the switch is off. For the TC7WPB9307, Output Enable ( $\overline{\text{OE}}$ ) is active-Low: When  $\overline{\text{OE}}$  is Low, the switch is on; when High, the switch is off.

The TC7WPB9306 and TC7WP9307 supports power-down protection at the  $\overline{OE}$  ,OE input, with  $\overline{OE}$  ,OE being 5.5-V tolerant.

The channels consist of n-type MOSFETs.

All the inputs provide protection against electrostatic discharge.



Weight CSON8-P-0

CSON8-P-0.4 : 0.002 g (typ.) SSOP8-P-0.50A : 0.01 g (typ.)

#### **Features**

- Operating voltage:1.8-V to 2.5-V, 1.8-V to 3.3-V, 1.8-V to 5.0-V, 2.5-V to 3.3-V, 2.5-V to 5.0-V or 3.3-V to 5.0-V bidirectional interface
- Operating voltage:  $V_{CCA} = 1.65$  to 5.0 V,  $V_{CCB} = 2.3$  to 5.5 V
- Low ON-resistance:  $R_{ON} = 5.0 \Omega$  (typ.)

(ON-resistance test circuit:  $V_{IS} = 0 \text{ V}$ ,  $I_{IS} = 30 \text{ mA}$ ,  $V_{CCA} = 3.0 \text{ V}$ ,  $V_{CCB} = 4.5 \text{ V}$ )

- ESD performance: Machine model  $\geq \pm 200 \text{ V}$ Human body model  $\geq \pm 2000 \text{ V}$
- 5.5-V tolerance and power-down protection at the Output Enable input.
- Packages: CST8, US8

#### Pin Assignment (top view)









#### TC7WPB9307FC







#### **Truth Table**

| Inputs(9306) | Function        | Inputs(9307) | Function        |  |
|--------------|-----------------|--------------|-----------------|--|
| OE           | Tunction        | ŌE           | Tunction        |  |
| L            | Disconnect      | L            | A port = B port |  |
| Н            | A port = B port | Н            | Disconnect      |  |

#### **Circuit Schematic**







## **Absolute Maximum Ratings (Note)**

| Characteristics                                   | Symbol           | Rating      | Unit  |  |
|---------------------------------------------------|------------------|-------------|-------|--|
| Power supply voltage                              | $V_{CCA}$        | -0.5 to 7.0 | V     |  |
| Tower supply voltage                              | V <sub>CCB</sub> | -0.5 to 7.0 | V     |  |
| Control input voltage                             | V <sub>IN</sub>  | -0.5 to 7.0 | ٧     |  |
| Switch input/output voltage                       | Vs               | -0.5 to 7.0 | ٧     |  |
| Clump diode current                               | I <sub>IK</sub>  | -50         | mA    |  |
| Switch input/output current                       | IS               | 64          | mA    |  |
| DC V <sub>CC</sub> /ground current per supply pin | ICCA             | ±25         | mA    |  |
| Do vectorial current per supply pin               | I <sub>CCB</sub> | ±25         |       |  |
| Power dissipation                                 | D <sub>D</sub>   | 150(CSON8)  | mW    |  |
| rowei dissipation                                 | $P_{D}$          | 200(SSOP8)  | IIIVV |  |
| Storage temperature                               | T <sub>stg</sub> | -65 to 150  | °C    |  |

Note: Exceeding any of the absolute maximum ratings, even briefly, lead to deterioration in IC performance or even destruction.

Using continuously under heavy loads (e.g. the application of high temperature/current/voltage and the significant change in temperature, etc.) may cause this product to decrease in the reliability significantly even if the operating conditions (i.e. operating temperature/current/voltage, etc.) are within the absolute maximum ratings and the operating ranges.

Please design the appropriate reliability upon reviewing the Toshiba Semiconductor Reliability Handbook ("Handling Precautions"/"Derating Concept and Methods") and individual reliability data (i.e. reliability test report and estimated failure rate, etc).

## **Operating Ranges (Note 1)**

| Characteristics                   | Symbol           | Rating      | Unit |
|-----------------------------------|------------------|-------------|------|
| Power supply voltage              | V <sub>CCA</sub> | 1.65 to 5.0 | V    |
| (Note 2)                          | V <sub>CCB</sub> | 2.3 to 5.5  | v    |
| Control input voltage             | V <sub>IN</sub>  | 0 to 5.5    | V    |
| Switch input/output voltage       | V <sub>S</sub>   | 0 to 5.5    | V    |
| Operating temperature             | T <sub>opr</sub> | -40 to 85   | °C   |
| Control input rise and fall times | dt/dv            | 0 to 10     | ns/V |

Note 1: The operating ranges must be maintained to ensure the normal operation of the device.

Unused inputs and bus inputs must be tied to either  $V_{\mbox{\scriptsize CCA}}$  or GND.

Note 2: The  $V_{CCA}$  voltage must be lower than the  $V_{CCB}$  voltage.

# **Application Circuit**



Figure 1 Application Circuit Diagram

4

The  $V_{\text{CCA}}$  voltage must be lower than the  $V_{\text{CCB}}$  voltage.

Level-shifting functionality is enabled by adding pull-up resistors from An to  $V_{CCA}$  or  $V_{CCB}$  and from Bn to  $V_{CCB}$  or  $V_{CCA}$ , respectively.



#### **Electrical Characteristics**

#### DC Characteristics ( $Ta = -40 \text{ to } 85^{\circ}\text{C}$ )

| Characte                                                  | oriotico        | Symbol                                                    | Test Condition                                                    | V (V)                         | \/aa= (\/)               | Ta = -40                 | to 85°C                  | Unit  |  |
|-----------------------------------------------------------|-----------------|-----------------------------------------------------------|-------------------------------------------------------------------|-------------------------------|--------------------------|--------------------------|--------------------------|-------|--|
| Characte                                                  | ETISUCS         | Symbol                                                    | Test Condition                                                    | V <sub>CCA</sub> (V)          | V <sub>CCB</sub> (V)     | Min                      | Max                      | Offic |  |
| High-level                                                | V               |                                                           | 1.65 ≤ V <sub>CCA</sub> < 2.3                                     | V <sub>CCA</sub> to 5.5       | 0.8×<br>V <sub>CCA</sub> | _                        |                          |       |  |
| Control input                                             | Tilgii-level    | V <sub>IH</sub>                                           | _                                                                 | 2.3 ≤ V <sub>CCA</sub> < 5.0  | V <sub>CCA</sub> to 5.5  | 0.7×<br>V <sub>CCA</sub> | _                        | V     |  |
| voltage                                                   | Low-level       | VIL                                                       |                                                                   | 1.65 ≤ V <sub>CCA</sub> < 2.3 | V <sub>CCA</sub> to 5.5  | _                        | 0.2×<br>V <sub>CCA</sub> | V     |  |
|                                                           | Low-level       | VIL                                                       | _                                                                 | 2.3 ≤ V <sub>CCA</sub> < 5.0  | V <sub>CCA</sub> to 5.5  | _                        | 0.3×<br>V <sub>CCA</sub> |       |  |
|                                                           |                 |                                                           |                                                                   | 1.65                          | 2.3                      | _                        | 16.0                     |       |  |
| ON-resistance (Note)                                      | R <sub>ON</sub> | $V_{IS} = 0 \text{ V}, I_{IS} = 30 \text{ mA}$ (Figure 2) | 2.3                                                               | 3.0                           | _                        | 11.0                     | Ω                        |       |  |
|                                                           |                 | (i iguio 2)                                               | 3.0                                                               | 4.5                           | _                        | 8.0                      |                          |       |  |
| Power off leakage current I <sub>C</sub>                  |                 | l <sub>OFF</sub>                                          | An, Bn = 0 to 5.5 V<br>(per circuit)                              | 0                             | 0                        | _                        | ±1.0                     | μΑ    |  |
| Switch-off leakage current                                |                 | I <sub>SZ</sub>                                           | An, Bn = 0 to 5.5 V $\overline{OE} = V_L$ , $OE = GND$            | 1.65 to 5.0                   | V <sub>CCA</sub> to 5.5  | _                        | ±1.0                     | μА    |  |
| Control input c                                           | urrent          | I <sub>IN</sub>                                           | OE = 0 to 5.5V                                                    | 1.65 to 5.0                   | V <sub>CCA</sub> to 5.5  | _                        | ±1.0                     | μА    |  |
| leakage current form V <sub>CCB</sub> to V <sub>CCA</sub> |                 | I <sub>CCBA</sub>                                         | $\overline{OE} = 0$ or $V_{CCA}$<br>$V_{CCB} \rightarrow V_{CCA}$ | 3.3                           | 5.0                      | _                        | 10.0                     | μА    |  |
| ICCA                                                      |                 | I <sub>CCA1</sub>                                         | $\overline{OE} = V_{CCA}$ or GND, $I_S = 0$ A                     | 1.65 to 5.0                   | V <sub>CCA</sub>         | _                        | 1.0                      |       |  |
| Quiescent sup                                             | nly current     | I <sub>CCB1</sub>                                         | $\overline{OE} = V_{CCA}$ or GND, $I_S = 0$ A                     | 1.65 to 5.0                   | V <sub>CCA</sub>         | _                        | 1.0                      | μА    |  |
| Quicocont Sup                                             | pry current     | I <sub>CCA2</sub>                                         | $V_{CCA} \le \overline{OE} \le 5.5 \text{ V}, I_S = 0 \text{ A}$  | 1.65 to 5.0                   | V <sub>CCA</sub>         | _                        | ±1.0                     |       |  |
|                                                           |                 | I <sub>CCB2</sub>                                         | $V_{CCA} \le \overline{OE} \le 5.5 \text{ V}, I_S = 0 \text{ A}$  | 1.65 to 5.0                   | $V_{CCA}$                | _                        | ±1.0                     |       |  |

Note: ON-resistance is measured by measuring the voltage drop across the switch at the indicated current.

## Level Shift Characteristics ( $Ta = -40 \text{ to } 85^{\circ}\text{C}$ )

| Characteristics              | Symbol           | Test Condition                     | Vee+ (V) | V (V)                | Ta = -40 | Unit |       |
|------------------------------|------------------|------------------------------------|----------|----------------------|----------|------|-------|
| Characteristics Symbol       |                  | Test Condition V <sub>CCA</sub> (V |          | V <sub>CCB</sub> (V) | Min      | Max  | Offic |
| Input/Output Characteristics |                  | An = V <sub>IN</sub>               | 1.65     | 3.0 to 5.5           | 1.4      | _    |       |
| (Up Translation)             | V <sub>OHU</sub> | SW = ON                            | 2.3      | 4.5 to 5.5           | 2.05     | _    |       |
| (Note 1)                     |                  | (Figure 7)                         | 3.0      | 4.5 to 5.5           | 2.7      | _    | V     |
| Input/Output Characteristics |                  | An = V <sub>CCA</sub>              | 1.65     | 3.3 to 5.5           | 1.3      | 1.65 | V     |
| (Down Translation)           | $V_{OHD}$        | SW = ON                            | 2.3      | 4.5 to 5.5           | 1.95     | 2.3  |       |
| (Note 2)                     |                  | (Figure 9)                         | 3.0      | 4.5 to 5.5           | 2.6      | 3.0  |       |

Note 1: The Input/Output Characateristics for up translation indicate the input voltages required to provide  $V_{CCA} + 0.5 \text{ V}$  on the outputs when measured using the test circuitry shown in Figure 7.

Note 2: The Input/Output Characateristics for down translation indicate the voltages that cause the output voltages to saturate when measured using the test circuitry shown in Figure 9.

## AC Characteristics (Ta = -40 to 85°C, Input: $t_r = t_f = 2.0$ ns,f=10kHz)

 $V_{CCA} = 3.3 \pm 0.3$  V,  $V_{CCB} = 5.0 \pm 0.5$  V

| Characteristics                     | Symbol           | Test Condition       | Min  | Max  | Unit |
|-------------------------------------|------------------|----------------------|------|------|------|
| Propagation delay time (Bus to Bus) | t <sub>pLH</sub> | Figures 3 and 5 (Not | e) — | 0.3  |      |
| Propagation delay time (Bus to Bus) | t <sub>pHL</sub> | Figures 3 and 5 (Not | e) — | 1.2  | ns   |
| Output enable time                  | t <sub>pZL</sub> | Figures 4 and 6      |      | 9.0  | 113  |
| Output disable time                 | t <sub>pLZ</sub> | Figures 4 and 6      | _    | 11.0 |      |

Note: This parameter is guaranteed by design but is not tested. The bus switch contributes no propagation delay other than the RC delay of the typical On resistance of the switch and the 30 pF load capacitance, when driven by an ideal voltage the source (zero output impedance).

 $V_{CCA} \!\!= 2.5 \pm 0.2$  V,  $V_{CCB} \!\!= 5.0 \pm 0.5$  V

| Characteristics                     | Symbol           | Test Condition         | Min | Max  | Unit |
|-------------------------------------|------------------|------------------------|-----|------|------|
| Propagation delay time (Bus to Bus) | t <sub>pLH</sub> | Figures 3 and 5 (Note) | _   | 0.35 |      |
| Propagation delay time (Bus to Bus) | t <sub>pHL</sub> | Figures 3 and 5 (Note) | _   | 1.8  | ns   |
| Output enable time                  | t <sub>pZL</sub> | Figures 4 and 6        | _   | 13.0 | 113  |
| Output disable time                 | t <sub>pLZ</sub> | Figures 4 and 6        | _   | 15.0 |      |

Note: This parameter is guaranteed by design but is not tested. The bus switch contributes no propagation delay other than the RC delay of the typical On resistance of the switch and the 30 pF load capacitance, when driven by an ideal voltage the source (zero output impedance).

 $V_{CCA} = 2.5 \pm 0.2$  V,  $V_{CCB} = 3.3 \pm 0.3$  V

| Characteristics                     | Symbol           | Test Condition  |        | Min | Max  | Unit |
|-------------------------------------|------------------|-----------------|--------|-----|------|------|
| Propagation delay time (Bus to Bus) | t <sub>pLH</sub> | Figures 3 and 5 | (Note) | _   | 0.45 |      |
| Propagation delay time (Bus to Bus) | t <sub>pHL</sub> | Figures 3 and 5 | (Note) | _   | 2.2  | ns   |
| Output enable time                  | t <sub>pZL</sub> | Figures 4 and 6 |        | _   | 17.0 | 115  |
| Output disable time                 | t <sub>pLZ</sub> | Figures 4 and 6 |        | _   | 19.0 |      |

Note: This parameter is guaranteed by design but is not tested. The bus switch contributes no propagation delay other than the RC delay of the typical On resistance of the switch and the 30 pF load capacitance, when driven by an ideal voltage the source (zero output impedance).

#### **Capacitive Characteristics (Ta = 25°C)**

| Characteristics                 | Symbol           | Symbol Test Condition |                      |                      | Тур. | Unit  |
|---------------------------------|------------------|-----------------------|----------------------|----------------------|------|-------|
| Characteristics                 | Syllibol         | rest Condition        | V <sub>CCA</sub> (V) | V <sub>CCB</sub> (V) | τyp. | Offic |
| Control input capacitance       | C <sub>IN</sub>  |                       | 3.3                  | 3.3                  | 3    |       |
| Switch input/output capacitance | Cuo              | SW = ON               | 3.3                  | 3.3                  | 14   | pF    |
|                                 | C <sub>I/O</sub> | SW = OFF              | 3.3                  | 3.3                  | 7    |       |

#### **DC Test Circuit**



Figure 2 ON-resistance Test Circuits

#### **AC Test Circuits**

#### • tpLH,HL



Figure 3 tpLH, tpHL Test Circuits

## • tpLZ,ZL



Figure 4 tpLZ, tpZL Test Circuits

## **AC Waveform**



Figure 5 tpLH, tpHL



Figure 6 tpLZ, tpZL

# Level Shift Function (Used Pull-up Resistance)



Figure 7 Test Circuit







Figure 8 Input/Output Characteristics (Typ.)



0.0 K

2

3

V<sub>IN</sub> (V)

4

5

6

1

# Level Shift Function (Unused Pull-up Resistance)



Figure 9 Test Circuit



Figure 10 Input/Output Characteristics (Typ.)

# **Package Dimensions**



11



Weight: 0.002 g (typ.)

# **Package Dimensions**



12

Weight: 0.01 g (typ.)

#### RESTRICTIONS ON PRODUCT USE

- Toshiba Corporation, and its subsidiaries and affiliates (collectively "TOSHIBA"), reserve the right to make changes to the information in this document, and related hardware, software and systems (collectively "Product") without notice.
- This document and any information herein may not be reproduced without prior written permission from TOSHIBA. Even with TOSHIBA's written permission, reproduction is permissible only if reproduction is without alteration/omission.
- Though TOSHIBA works continually to improve Product's quality and reliability, Product can malfunction or fail. Customers are responsible for complying with safety standards and for providing adequate designs and safeguards for their hardware, software and systems which minimize risk and avoid situations in which a malfunction or failure of Product could cause loss of human life, bodily injury or damage to property, including data loss or corruption. Before customers use the Product, create designs including the Product, or incorporate the Product into their own applications, customers must also refer to and comply with (a) the latest versions of all relevant TOSHIBA information, including without limitation, this document, the specifications, the data sheets and application notes for Product and the precautions and conditions set forth in the "TOSHIBA Semiconductor Reliability Handbook" and (b) the instructions for the application with which the Product will be used with or for. Customers are solely responsible for all aspects of their own product design or applications, including but not limited to (a) determining the appropriateness of the use of this Product in such design or applications; (b) evaluating and determining the applicability of any information contained in this document, or in charts, diagrams, programs, algorithms, sample application circuits, or any other referenced documents; and (c) validating all operating parameters for such designs and applications. TOSHIBA ASSUMES NO LIABILITY FOR CUSTOMERS' PRODUCT DESIGN OR APPLICATIONS.
- PRODUCT IS NEITHER INTENDED NOR WARRANTED FOR USE IN EQUIPMENTS OR SYSTEMS THAT REQUIRE
  EXTRAORDINARILY HIGH LEVELS OF QUALITY AND/OR RELIABILITY, AND/OR A MALFUNCTION OR FAILURE OF WHICH
  MAY CAUSE LOSS OF HUMAN LIFE, BODILY INJURY, SERIOUS PROPERTY DAMAGE AND/OR SERIOUS PUBLIC IMPACT
  ("UNINTENDED USE"). Except for specific applications as expressly stated in this document, Unintended Use includes, without
  limitation, equipment used in nuclear facilities, equipment used in the aerospace industry, medical equipment, equipment used for
  automobiles, trains, ships and other transportation, traffic signaling equipment, equipment used to control combustions or explosions,
  safety devices, elevators and escalators, devices related to electric power, and equipment used in finance-related fields. IF YOU USE
  PRODUCT FOR UNINTENDED USE, TOSHIBA ASSUMES NO LIABILITY FOR PRODUCT. For details, please contact your
  TOSHIBA sales representative.
- Do not disassemble, analyze, reverse-engineer, alter, modify, translate or copy Product, whether in whole or in part.
- Product shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any
  applicable laws or regulations.
- The information contained herein is presented only as guidance for Product use. No responsibility is assumed by TOSHIBA for any infringement of patents or any other intellectual property rights of third parties that may result from the use of Product. No license to any intellectual property right is granted by this document, whether express or implied, by estoppel or otherwise.
- ABSENT A WRITTEN SIGNED AGREEMENT, EXCEPT AS PROVIDED IN THE RELEVANT TERMS AND CONDITIONS OF SALE
  FOR PRODUCT, AND TO THE MAXIMUM EXTENT ALLOWABLE BY LAW, TOSHIBA (1) ASSUMES NO LIABILITY
  WHATSOEVER, INCLUDING WITHOUT LIMITATION, INDIRECT, CONSEQUENTIAL, SPECIAL, OR INCIDENTAL DAMAGES OR
  LOSS, INCLUDING WITHOUT LIMITATION, LOSS OF PROFITS, LOSS OF OPPORTUNITIES, BUSINESS INTERRUPTION AND
  LOSS OF DATA, AND (2) DISCLAIMS ANY AND ALL EXPRESS OR IMPLIED WARRANTIES AND CONDITIONS RELATED TO
  SALE, USE OF PRODUCT, OR INFORMATION, INCLUDING WARRANTIES OR CONDITIONS OF MERCHANTABILITY, FITNESS
  FOR A PARTICULAR PURPOSE, ACCURACY OF INFORMATION, OR NONINFRINGEMENT.
- Do not use or otherwise make available Product or related software or technology for any military purposes, including without
  limitation, for the design, development, use, stockpiling or manufacturing of nuclear, chemical, or biological weapons or missile
  technology products (mass destruction weapons). Product and related software and technology may be controlled under the
  applicable export laws and regulations including, without limitation, the Japanese Foreign Exchange and Foreign Trade Law and the
  U.S. Export Administration Regulations. Export and re-export of Product or related software or technology are strictly prohibited
  except in compliance with all applicable export laws and regulations.
- Please contact your TOSHIBA sales representative for details as to environmental matters such as the RoHS compatibility of Product.
   Please use Product in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. TOSHIBA ASSUMES NO LIABILITY FOR DAMAGES OR LOSSES
   OCCURRING AS A RESULT OF NONCOMPLIANCE WITH APPLICABLE LAWS AND REGULATIONS.