## General Description The 813N252I-04 is a PLL based synchronous multiplier that is optimized for PDH or SONET to Ethernet clock jitter attenuation and frequency translation. The device contains two internal frequency multiplication stages that are cascaded in series. The first stage is a VCXO PLL that is optimized to provide reference clock jitter attenuation. The second stage is a FemtoClock® NG frequency multiplier that provides the low jitter, high frequency Ethernet output clock that easily meets Gigabit and 10 Gigabit Ethernet jitter requirements. Pre-divider and output divider multiplication ratios are selected using device selection control pins. The multiplication ratios are optimized to support most common clock rates used in PDH, SONET and Ethernet applications. The VCXO requires the use of an external, inexpensive pullable crystal. The VCXO uses external passive loop filter components which allows configuration of the PLL loop bandwidth and damping characteristics. The device is packaged in a space-saving 32-VFQFN package and supports industrial temperature range. #### **Features** - Fourth generation FemtoClock® Next Generation (NG) technology - One LVPECL output pair and one LVDS output pair Each output supports independent frequency selection at 25MHz, 125MHz, 156.25MHz and 312.5MHz - Two differential inputs support the following input types: LVPECL, LVDS, LVHSTL, SSTL, HCSL - Accepts input frequencies from 8kHz to 155.52MHz including 8kHz, 1.544MHz, 2.048MHz, 19.44MHz, 25MHz, 77.76MHz, 125MHz and 155.52MHz - Attenuates the phase jitter of the input clock by using a low-cost pullable fundamental mode VCXO crystal - VCXO PLL bandwidth can be optimized for jitter attenuation and reference tracking using external loop filter connection - FemtoClock NG frequency multiplier provides low jitter, high frequency output - Absolute pull range: 100ppm - FemtoClock NG VCO frequency: 625MHz - RMS phase jitter @ 125MHz, using a 25MHz crystal (12kHz 20MHz): 0.3ps (typical) - 3.3V supply voltage - -40°C to 85°C ambient operating temperature - Available in lead-free (RoHS 6) package ## Pin Assignment 813N252I-04 32 Lead VFQFN 5mm x 5mm x 0.925mm package body 3.15mm x 3.15mm EPad K Package **Top View** # **Block Diagram** # **Pin Description and Pin Characteristic Tables** **Table 1. Pin Descriptions** | Number | Name | Тур | е | Description | |-----------------|---------------------------------|------------------------|---------------------|--------------------------------------------------------------------------------------------------------------------| | 1, 2 | LF1, LF0 | Analog<br>Input/Output | | Loop filter connection node pins. LF0 is the output. LF1 is the input. | | 3 | ISET | Analog<br>Input/Output | | Charge pump current setting pin. | | 4, 8, 18, 24 | $V_{EE}$ | Power | | Negative supply pins. | | 5 | CLK_SEL | Input | Pulldown | Input clock select. When HIGH selects CLK1, nCLK1. When LOW, selects CLK0, nCLK0. LVCMOS / LVTTL interface levels. | | 6, 12, 27 | V <sub>CC</sub> | Power | | Core supply pins. | | 7 | RESERVED | Reserved | | Reserve pin. Do not connect. | | 9,<br>10,<br>11 | PDSEL_2,<br>PDSEL_1,<br>PDSEL_0 | Input | Pullup | Pre-divider select pins. LVCMOS/LVTTL interface levels.<br>See Table 3A. | | 13 | V <sub>CCA</sub> | Power | | Analog supply pin. | | 14,<br>15 | ODBSEL_1,<br>ODBSEL_0 | Input | Pulldown | Frequency select pins for QB, nQB outputs. See Table 3B. LVCMOS/LVTTL interface levels. | | 16,<br>17 | ODASEL_1,<br>ODASEL_0 | Input | Pulldown | Frequency select pins for QA, nQA outputs. See Table 3B. LVCMOS/LVTTL interface levels. | | 19, 20 | QA, nQA | Output | | Differential clock outputs. LVDS interface levels. | | 21 | V <sub>CCO</sub> | Power | | Output supply pin. | | 22, 23 | QB, nQB | Output | | Differential clock outputs. LVPECL interface levels. | | 25 | nCLK1 | Input | Pullup/<br>Pulldown | Inverting differential clock input. V <sub>CC</sub> /2 bias voltage when left floating. | | 26 | CLK1 | Input | Pulldown | Non-inverting differential clock input. | | 28 | nCLK0 | Input | Pullup/<br>Pulldown | Inverting differential clock input. V <sub>CC</sub> /2 bias voltage when left floating. | | 29 | CLK0 | Input | Pulldown | Non-inverting differential clock input. | | 30,<br>31 | XTAL_OUT,<br>XTAL_IN | Input | | Crystal oscillator interface. XTAL_IN is the input. XTAL_OUT is the output. | | 32 | V <sub>CCX</sub> | Power | | Power supply pin for the XTAL oscillator regulator. | NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values. **Table 2. Pin Characteristics** | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------------|-------------------------|-----------------|---------|---------|---------|-------| | C <sub>IN</sub> | Input Capacitance | | | 4 | | pF | | R <sub>PULLUP</sub> | Input Pullup Resistor | | | 51 | | kΩ | | R <sub>PULLDOWN</sub> | Input Pulldown Resistor | | | 51 | | kΩ | # **Function Tables** **Table 3A. Pre-Divider Selection Function Table** | | Inputs | | | | | |---------|---------|---------|-------------------|--|--| | PDSEL_2 | PDSEL_1 | PDSEL_0 | Pre-Divider Value | | | | 0 | 0 | 0 | 1 | | | | 0 | 0 | 1 | 193 | | | | 0 | 1 | 0 | 256 | | | | 0 | 1 | 1 | 2430 | | | | 1 | 0 | 0 | 3125 | | | | 1 | 0 | 1 | 9720 | | | | 1 | 1 | 0 | 15625 | | | | 1 | 1 | 1 | 19440 (default) | | | **Table 3B. Output Divider Function Table** | Inp | uts | | |-------------------|-----|----------------------| | ODxSEL_1 ODxSEL_0 | | Output Divider Value | | 0 | 0 | 25 (default) | | 0 | 1 | 5 | | 1 | 0 | 4 | | 1 | 1 | 2 | Table 3C. CLK\_SEL Function Table | Input | | |---------|----------------| | CLK_SEL | Selected Input | | 0 | CLK0, nCLK0 | | 1 | CLK1, nCLK1 | **Table 3D. Frequency Function Table** | Input<br>Frequency<br>(MHz) | Pre-Divider<br>Value | VCXO Frequency<br>(MHz) | FemtoClock<br>Feedback<br>Divider Value | FemtoClock VCO<br>Frequency (MHz) | Output Divider<br>Value | Output Frequency<br>(MHz) | |-----------------------------|----------------------|-------------------------|-----------------------------------------|-----------------------------------|-------------------------|---------------------------| | 0.008 | 1 | 25 | 25 | 625 | 25 | 25 | | 0.008 | 1 | 25 | 25 | 625 | 5 | 125 | | 0.008 | 1 | 25 | 25 | 625 | 4 | 156.25 | | 0.008 | 1 | 25 | 25 | 625 | 2 | 312.5 | | 1.544 | 193 | 25 | 25 | 625 | 25 | 25 | | 1.544 | 193 | 25 | 25 | 625 | 5 | 125 | | 1.544 | 193 | 25 | 25 | 625 | 4 | 156.25 | | 1.544 | 193 | 25 | 25 | 625 | 2 | 312.5 | | 2.048 | 256 | 25 | 25 | 625 | 25 | 25 | | 2.048 | 256 | 25 | 25 | 625 | 5 | 125 | | 2.048 | 256 | 25 | 25 | 625 | 4 | 156.25 | | 2.048 | 256 | 25 | 25 | 625 | 2 | 312.5 | | 19.44 | 2430 | 25 | 25 | 625 | 25 | 25 | | 19.44 | 2430 | 25 | 25 | 625 | 5 | 125 | | 19.44 | 2430 | 25 | 25 | 625 | 4 | 156.25 | | 19.44 | 2430 | 25 | 25 | 625 | 2 | 312.5 | | 25 | 3125 | 25 | 25 | 625 | 25 | 25 | | 25 | 3125 | 25 | 25 | 625 | 5 | 125 | | 25 | 3125 | 25 | 25 | 625 | 4 | 156.25 | | 25 | 3125 | 25 | 25 | 625 | 2 | 312.5 | | 77.76 | 9720 | 25 | 25 | 625 | 25 | 25 | | 77.76 | 9720 | 25 | 25 | 625 | 5 | 125 | | 77.76 | 9720 | 25 | 25 | 625 | 4 | 156.25 | | 77.76 | 9720 | 25 | 25 | 625 | 2 | 312.5 | | 125 | 15625 | 25 | 25 | 625 | 25 | 25 | | 125 | 15625 | 25 | 25 | 625 | 5 | 125 | | 125 | 15625 | 25 | 25 | 625 | 4 | 156.25 | | 125 | 15625 | 25 | 25 | 625 | 2 | 312.5 | | 155.52 | 19440 | 25 | 25 | 625 | 25 | 25 | | 155.52 | 19440 | 25 | 25 | 625 | 5 | 125 | | 155.52 | 19440 | 25 | 25 | 625 | 4 | 156.25 | | 155.52 | 19440 | 25 | 25 | 625 | 2 | 312.5 | # **Absolute Maximum Ratings** NOTE: Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. | Item | Rating | |------------------------------------------------------------------------------------------------------------------------------------|---------------------------------| | Supply Voltage, V <sub>CC</sub> | 3.63V | | Inputs, V <sub>I</sub> | -0.5V to V <sub>CC</sub> + 0.5V | | Outputs, I <sub>O</sub> (LVPECL) Continuous Current Surge Current Outputs, I <sub>O</sub> (LVDS) Continuous Current Surge Current | 50mA<br>100mA<br>10mA<br>15mA | | Package Thermal Impedance, θ <sub>JA</sub> | 37°C/W (0 mps) | | Storage Temperature, T <sub>STG</sub> | -65°C to 150°C | ## **DC Electrical Characteristics** Table 4A. Power Supply DC Characteristics, $V_{CC} = V_{CCO} = V_{CCX} = 3.3V \pm 5\%$ , $V_{EE} = 0V$ , $T_A = -40^{\circ}C$ to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|----------------------------|-----------------|------------------------|---------|-----------------|-------| | V <sub>CC</sub> | Core Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | V <sub>CCA</sub> | Analog Supply Voltage | | V <sub>CC</sub> - 0.20 | 3.3 | V <sub>CC</sub> | V | | V <sub>CCO</sub> | Output Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | V <sub>CCX</sub> | Charge Pump Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | I <sub>EE</sub> | Power Supply Current | | | | 225 | mA | | I <sub>CCA</sub> | Analog Supply Current | | | | 20 | mA | | I <sub>CCX</sub> | Charge Pump Supply Current | | | | 20 | mA | Table 4B. LVCMOS/LVTTL DC Characteristics, $V_{\rm CC}$ = $V_{\rm CCO}$ = $V_{\rm CCX}$ = 3.3V ± 5%, $V_{\rm EE}$ = 0V, $T_{\rm A}$ = -40°C to 85°C | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |----------------------------------|-----------------------|-------------------------------------------|------------------------------------------------|---------|---------|-----------------------|-------| | V <sub>IH</sub> | Input High Volta | age | | 2 | | V <sub>CC</sub> + 0.3 | V | | V <sub>IL</sub> | Input Low Volta | ige | | -0.3 | | 0.8 | V | | I <sub>IH</sub> | Input<br>High Current | CLK_SEL,<br>ODASEL_[0:1],<br>ODBSEL_[0:1] | $V_{CC} = V_{IN} = 3.465V$ | | | 150 | μΑ | | | | PDSEL_[0:2] | $V_{CC} = V_{IN} = 3.465V$ | | | 10 | μΑ | | I <sub>IL</sub> Input Low Currer | Input<br>Low Current | CLK_SEL,<br>ODASEL_[0:1],<br>ODBSEL_[0:1] | V <sub>CC</sub> = 3.465V, V <sub>IN</sub> = 0V | -10 | | | μΑ | | | | PDSEL_[0:2] | $V_{CC} = 3.465, V_{IN} = 0V$ | -150 | | | μΑ | Table 4C. Differential DC Characteristics, $V_{CC} = V_{CCO} = V_{CCX} = 3.3V \pm 5\%$ , $V_{EE} = 0V$ , $T_A = -40^{\circ}C$ to $85^{\circ}C$ | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|--------------------------------------|-----------------------------|--------------------------------------------|-----------------|---------|------------------------|-------| | I <sub>IH</sub> | Input High Current | CLK0, nCLK0,<br>CLK1, nCLK1 | V <sub>CC</sub> = V <sub>IN</sub> = 3.465V | | | 150 | μΑ | | I <sub>IL</sub> | Input Low Current | CLK0, CLK1 | $V_{CC} = 3.465V, V_{IN} = 0V$ | -10 | | | μΑ | | | | nCLK0, nCLK1 | $V_{CC} = 3.465V, V_{IN} = 0V$ | -150 | | | μΑ | | V <sub>PP</sub> | Peak-to-Peak Input Voltage; NOTE 1 | | | 0.15 | | 1.3 | V | | V <sub>CMR</sub> | Common Mode Input Voltage; NOTE 1, 2 | | | V <sub>EE</sub> | | V <sub>CC</sub> - 0.85 | V | NOTE 1: $V_{IL}$ should not be less than -0.3V. NOTE 2: Common mode voltage is defined at the cross point. Table 4D. LVPECL DC Characteristics, $V_{\text{CC}} = V_{\text{CCO}} = V_{\text{CCX}} = 3.3V \pm 5\%$ , $V_{\text{EE}} = 0V$ , $T_{\text{A}} = -40^{\circ}\text{C}$ to $85^{\circ}\text{C}$ | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |--------------------|-----------------------------------|-----------------|-------------------------|---------|-------------------------|-------| | V <sub>OH</sub> | Output High Voltage; NOTE 1 | | V <sub>CCO</sub> – 1.10 | | V <sub>CCO</sub> – 0.75 | V | | V <sub>OL</sub> | Output Low Voltage; NOTE 1 | | V <sub>CCO</sub> – 2.0 | | V <sub>CCO</sub> – 1.60 | V | | V <sub>SWING</sub> | Peak-to-Peak Output Voltage Swing | | 0.6 | | 1.0 | V | NOTE 1: Outputs terminated with $50\Omega$ to $V_{CCO}$ – 2V. See Parameter Measurement Information section, 3.3V Output Load Test Circuit. Table 4E. LVDS DC Characteristics, $V_{CC}$ = $V_{CCO}$ = $V_{CCX}$ = 3.3V ± 5%, $V_{EE}$ = 0V, $T_A$ = -40°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|----------------------------------|-----------------|---------|---------|---------|-------| | V <sub>OD</sub> | Differential Output Voltage | | 247 | | 454 | mV | | $\Delta V_{OD}$ | V <sub>OD</sub> Magnitude Change | | | | 60 | mV | | V <sub>OS</sub> | Offset Voltage | | 1.125 | | 1.375 | V | | ΔV <sub>OS</sub> | V <sub>OS</sub> Magnitude Change | | | | 50 | mV | ## **AC Electrical Characteristics** Table 5. AC Characteristics, $V_{CC} = V_{CCO} = V_{CCX} = 3.3V \pm 5\%$ , $V_{EE} = 0V$ , $T_A = 0$ °C to 70°C | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |---------------------------------|------------------------------------|-----|-------------------------------------------------------------------------------------------------------|---------|---------|---------|-------| | f <sub>IN</sub> | Input Frequency | | 25MHz crystal Frequency | 0.008 | | 155.52 | MHz | | f <sub>OUT</sub> | Output Frequency | | | 25 | | 312.5 | MHz | | fjit(Ø) | RMS Phase Jitter, (Rando<br>NOTE 1 | m); | f <sub>OUT</sub> = 125MHz, 156.25MHz, 312.5MHz,<br>25MHz crystal,<br>Integration Range: 12kHz – 20MHz | | 0.3 | 0.7 | ps | | <i>t</i> jit(pk-pk) | Peak-to-Peak Jitter | QA | 1e -12BER | | | 60 | ps | | | | QB | 1e -12BER | | | 25 | ps | | tsk(o) | Output Skew; NOTE 2, 3 | " | | | | 75 | ps | | . /. | Outrot Dies /Fall Ties | QA | 20% to 80% | 150 | | 400 | ps | | t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time | QB | 20% to 80% | 150 | | 500 | ps | | odc | Output Duty Cycle | - | | 48 | | 52 | % | | t <sub>LOCK</sub> | PLL Lock Time | | | | 6 | | s | NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions. NOTE: Characterized with outputs at the same frequency using the loop filter components for the mid loop bandwidth. Refer to VCXO-PLL Loop Bandwidth Selection Table. NOTE 1: Refer to the Phase Noise Plot. NOTE 2: This parameter is defined in accordance with JEDEC Standard 65. NOTE 3: Defined as skew between outputs at the same supply voltage. Measured at the output differential cross points. # **Typical Phase Noise** Offset Frequency (Hz) ## **Parameter Measurement Information** 3.3V LVPECL Output Load Test Circuit **Differential Input Level** **RMS Phase Jitter** 3.3V LVDS Output Load Test Circuit **Output Skew** **Output Duty Cycle/Pulse Width/Period** # **Parameter Measurement Information, continued** LVDS Output Rise/Fall Time DC Input LVDS $\frac{50\Omega}{\text{out}}$ $\frac{50\Omega}{\text{Vos}/\Delta \text{Vos}}$ LVPECL Output Rise/Fall Time **Offset Voltage Setup** **Differential Output Voltage Setup** **VCXO & FemtoClock PLL Lock Time** ## **Applications Information** ### **Power Supply Filtering Technique** As in any high speed analog circuitry, the power supply pins are vulnerable to random noise. To achieve optimum jitter performance, power supply isolation is required. The 813N252I-04 provides separate power supplies to isolate any high switching noise from the outputs to the internal PLL. $V_{CC},\,V_{CCA},\,V_{CCO}$ and $V_{CCX}$ should be individually connected to the power supply plane through vias, and $0.01\mu F$ bypass capacitors should be used for each pin. Figure 1 illustrates this for a generic $V_{CC}$ pin and also shows that $V_{CCA}$ requires that an additional $10\Omega$ resistor along with a $10\mu F$ bypass capacitor be connected to the $V_{CCA}$ pin. Figure 1. Power Supply Filtering ## Wiring the Differential Input to Accept Single-Ended Levels Figure 2 shows how a differential input can be wired to accept single ended levels. The reference voltage $V_1 = V_{CC}/2$ is generated by the bias resistors R1 and R2. The bypass capacitor (C1) is used to help filter noise on the DC bias. This bias circuit should be located as close to the input pin as possible. The ratio of R1 and R2 might need to be adjusted to position the V<sub>1</sub>in the center of the input voltage swing. For example, if the input clock swing is 2.5V and $V_{CC} = 3.3V$ , R1 and R2 value should be adjusted to set $V_1$ at 1.25V. Similarly, if the input clock swing is 1.8V and $V_{CC}$ = 3.3V, R1 and R2 value should be adjusted to set $V_1$ at 0.9V. It is recommended to always use R1 and R2 to provide a known V<sub>1</sub> voltage. The values below are for when both the single ended swing and V<sub>CC</sub> are at the same voltage. This configuration requires that the sum of the output impedance of the driver (Ro) and the series resistance (Rs) equals the transmission line impedance. In addition, matched termination at the input will attenuate the signal in half. This can be done in one of two ways. First, R3 and R4 in parallel should equal the transmission line impedance. For most $50\Omega$ applications, R3 and R4 can be $100\Omega$ . The values of the resistors can be increased to reduce the loading for slower and weaker LVCMOS driver. When using single-ended signaling, the noise rejection benefits of differential signaling are reduced. Even though the differential input can handle full rail LVCMOS signaling, it is recommended that the amplitude be reduced. The datasheet specifies a lower differential amplitude, however this only applies to differential signals. For single-ended applications, the swing can be larger, however $V_{\rm IL}$ cannot be less than -0.3V and $V_{\rm IH}$ cannot be more than $V_{\rm CC}$ + 0.3V. Though some of the recommended components might not be used, the pads should be placed in the layout. They can be utilized for debugging purposes. The datasheet specifications are characterized and guaranteed by using a differential signal. Figure 2. Recommended Schematic for Wiring a Differential Input to Accept Single-ended Levels ## **Differential Clock Input Interface** The CLK /nCLK accepts LVDS, LVPECL, LVHSTL, SSTL, HCSL and other differential signals. Both $V_{SWING}$ and $V_{OH}$ must meet the $V_{PP}$ and $V_{CMR}$ input requirements. *Figures 3A to 3F* show interface examples for the CLK/nCLK input driven by the most common driver types. The input interfaces suggested here are examples only. Figure 3A. CLK/nCLK Input Driven by an IDT Open Emitter LVHSTL Driver Figure 3C. CLK/nCLK Input Driven by a 3.3V LVPECL Driver Figure 3E. CLK/nCLK Input Driven by a 3.3V HCSL Driver Please consult with the vendor of the driver component to confirm the driver termination requirements. For example, in Figure 3A, the input termination applies for IDT open emitter LVHSTL drivers. If you are using an LVHSTL driver from another vendor, use their termination recommendation. Figure 3B. CLK/nCLK Input Driven by a 3.3V LVPECL Driver Figure 3D. CLK/nCLK Input Driven by a 3.3V LVDS Driver Figure 3F. CLK/nCLK Input Driven by a 2.5V SSTL Driver ## **Recommendations for Unused Input and Output Pins** #### Inputs: #### **CLK/nCLK Inputs** For applications not requiring the use of the differential input, both CLK and nCLK can be left floating. Though not required, but for additional protection, a $1k\Omega$ resistor can be tied from CLK to ground. #### **LVCMOS Control Pins** All control pins have internal pullups or pulldowns; additional resistance is not required but can be added for additional protection. A $1k\Omega$ resistor can be used. #### **Outputs:** #### **LVPECL Outputs** All unused LVPECL output pairs can be left floating. We recommend that there is no trace attached. Both sides of the differential output pair should either be left floating or terminated. ### **LVDS Outputs** All unused LVDS output pairs can be either left floating or terminated with $100\Omega$ across. If they are left floating, there should be no trace attached. ## **Termination for 3.3V LVPECL Outputs** The clock layout topology shown below is a typical termination for LVPECL outputs. The two different layouts mentioned are recommended only as guidelines. The differential outputs are low impedance follower outputs that generate ECL/LVPECL compatible outputs. Therefore, terminating resistors (DC current path to ground) or current sources must be used for functionality. These outputs are designed to drive $50\Omega$ transmission lines. Matched impedance techniques should be used to maximize operating frequency and minimize signal distortion. *Figures 4A and 4B* show two different layouts which are recommended only as guidelines. Other suitable clock layouts may exist and it would be recommended that the board designers simulate to guarantee compatibility across all printed circuit and clock component process variations. Figure 4A. 3.3V LVPECL Output Termination Figure 4B. 3.3V LVPECL Output Termination 14 #### **LVDS Driver Termination** For a general LVDS interface, the recommended value for the termination impedance $(Z_T)$ is between $90\Omega$ and $132\Omega$ . The actual value should be selected to match the differential impedance $(Z_0)$ of your transmission line. A typical point-to-point LVDS design uses a $100\Omega$ parallel resistor at the receiver and a $100\Omega$ differential transmission-line environment. In order to avoid any transmission-line reflection issues, the components should be surface mounted and must be placed as close to the receiver as possible. IDT offers a full line of LVDS compliant devices with two types of output structures: current source and voltage source. The standard termination schematic as shown in *Figure 5A* can be used with either type of output structure. *Figure 5B*, which can also be used with both output types, is an optional termination with center tap capacitance to help filter common mode noise. The capacitor value should be approximately 50pF. If using a non-standard termination, it is recommended to contact IDT and confirm if the output structure is current source or voltage source type. In addition, since these outputs are LVDS compatible, the input receiver's amplitude and common-mode input range should be verified for compatibility with the output. **LVDS Termination** #### **VFQFN EPAD Thermal Release Path** In order to maximize both the removal of heat from the package and the electrical performance, a land pattern must be incorporated on the Printed Circuit Board (PCB) within the footprint of the package corresponding to the exposed metal pad or exposed heat slug on the package, as shown in *Figure 6*. The solderable area on the PCB, as defined by the solder mask, should be at least the same size/shape as the exposed pad/slug area on the package to maximize the thermal/electrical performance. Sufficient clearance should be designed on the PCB between the outer edges of the land pattern and the inner edges of pad pattern for the leads to avoid any shorts. While the land pattern on the PCB provides a means of heat transfer and electrical grounding from the package to the board through a solder joint, thermal vias are necessary to effectively conduct from the surface of the PCB to the ground plane(s). The land pattern must be connected to ground through these vias. The vias act as "heat pipes". The number of vias (i.e. "heat pipes") are application specific and dependent upon the package power dissipation as well as electrical conductivity requirements. Thus, thermal and electrical analysis and/or testing are recommended to determine the minimum number needed. Maximum thermal and electrical performance is achieved when an array of vias is incorporated in the land pattern. It is recommended to use as many vias connected to ground as possible. It is also recommended that the via diameter should be 12 to 13mils (0.30 to 0.33mm) with 1oz copper via barrel plating. This is desirable to avoid any solder wicking inside the via during the soldering process which may result in voids in solder between the exposed pad/slug and the thermal land. Precautions should be taken to eliminate any solder voids between the exposed heat slug and the land pattern. Note: These recommendations are to be used as a guideline only. For further information, please refer to the Application Note on the Surface Mount Assembly of Amkor's Thermally/ Electrically Enhance Leadframe Base Package, Amkor Technology. Figure 6. P.C. Assembly for Exposed Pad Thermal Release Path – Side View (drawing not to scale) ## **Schematic Example** Figure 7 shows an example of 813N252I-04 application schematic. In this example, the device is operated at $V_{CC} = V_{CCX} = V_{CCO} = 3.3V$ . The decoupling capacitors should be located as close as possible to the power pin. The input is driven by a 3.3V LVPECL driver. Two examples of LVPECL and one example of LVDS terminations are shown in this schematic. An optional 3-pole filter can also be used for additional spur reduction. It is recommended that the loop filter components be laid out for the 3-pole option. This will also allow the 2-pole filter to be used. Figure 7. 813N252I-04 Schematic Example #### VCXO-PLL EXTERNAL COMPONENTS Choosing the correct external components and having a proper printed circuit board (PCB) layout is a key task for quality operation of the VCXO-PLL. In choosing a crystal, special precaution must be taken with the package and load capacitance ( $C_L$ ). In addition, frequency, accuracy and temperature range must also be considered. Since the pulling range of a crystal also varies with the package, it is recommended that a metal-canned package like HC49 be used. Generally, a metal-canned package has a larger pulling range than a surface mounted device (SMD). For crystal selection information, refer to the *VCXO Crystal Selection Application Note*. The crystal's load capacitance ( $C_L$ ) characteristic determines its resonating frequency and is closely related to the VCXO tuning range. The total external capacitance seen by the crystal when installed on a board is the sum of the stray board capacitance, IC package lead capacitance, internal varactor capacitance and any installed tuning capacitors ( $C_{TLINE}$ ). If the crystal $C_L$ is greater than the total external capacitance, the VCXO will oscillate at a higher frequency than the crystal specification. If the crystal $(C_L)$ is lower than the total external capacitance, the VCXO will oscillate at a lower frequency than the crystal specification. In either case, the absolute tuning range is reduced. The correct value of $(C_L)$ is dependant on the characteristics of the VCXO. The recommended $(C_L)$ in the Crystal Parameter Table balances the tuning range by centering the tuning curve. The frequency of oscillation in the third overtone mode is not necessarily at exactly three times the fundamental frequency. The mechanical properties of the quartz element dictate the position of the overtones relative to the fundamental. The oscillator circuit may excite both the fundamental and overtone modes simultaneously. This will cause a nonlinearity in the tuning curve. This potential problem is why VCXO crystals are required to be tested for absence of any activity inside a $\pm 200$ ppm window at three times the fundamental frequency. Refer to $F_{L\_3OVT}$ and $F_{L\_3OVT\_spurs}$ in the crystal Characteristics table. The crystal and external loop filter components should be kept as close as possible to the device. Loop filter and crystal traces should be kept short and separated from each other. Other signal traces should be kept separate and not run underneath the device, loop filter or crystal components. #### **VCXO Characteristics Table** | Symbol | Parameter | Typical | Units | |---------------------|---------------------------|---------|-------| | k <sub>VCXO</sub> | VCXO Gain | 4.4 | kHz/V | | $C_{V\_LOW}$ | Low Varactor Capacitance | 8 | pF | | C <sub>V_HIGH</sub> | High Varactor Capacitance | 16 | pF | #### **VCXO-PLL Loop Bandwidth Selection Table** | Bandwidth | Crystal<br>Frequency<br>(MHz) | М | $\mathbf{R}_{\mathrm{S}}$ (k $\Omega$ ) | C <sub>S</sub><br>(µF) | C <sub>P</sub><br>(µF) | $\mathbf{R}_{SET}$ ( $\mathbf{k}\Omega$ ) | |-------------|-------------------------------|------|-----------------------------------------|------------------------|------------------------|-------------------------------------------| | 8Hz (Low) | 25 | 3125 | 680 | 0.20 | 0.002 | 22 | | 20Hz (Mid) | 25 | 3125 | 470 | 0.20 | 0.002 | 5 | | 75Hz (High) | 25 | 3125 | 680 | 0.02 | 0.000 | 2.2 | NOTE: When configuring the 813N252I-04 with PLL loop bandwidth less than 75Hz, it is recommended that CLK1, nCLK1 input be used as the only reference clock. In systems where both reference clocks are used, it is recommended to have PLL loop bandwidths of 75Hz or greater. ## **Crystal Characteristics** | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |---------------------------------|-----------------------------------------------|-----------------|---------|-------------|---------|-------| | | Mode of Oscillation | | | Fundamental | | | | f <sub>N</sub> | Frequency | | | 25 | | MHz | | f <sub>T</sub> | Frequency Tolerance | | | | ±20 | ppm | | f <sub>S</sub> | Frequency Stability | | | | ±20 | ppm | | | Operating Temperature Range | | -40 | | 85 | 0C | | C <sub>L</sub> | Load Capacitance | | | 10 | | pF | | Co | Shunt Capacitance | | | 4 | | pF | | C <sub>O</sub> / C <sub>1</sub> | Pullability Ratio | | | 220 | 240 | | | F <sub>L_3OVT</sub> | 3 <sup>rd</sup> Overtone F <sub>L</sub> | | 200 | | | ppm | | F <sub>L_3OVT_spurs</sub> | 3 <sup>rd</sup> Overtone F <sub>L</sub> Spurs | | 200 | | | ppm | | ESR | Equivalent Series Resistance | | | | 20 | Ω | | | Drive Level | | | | 1 | mW | | | Aging @ 25 °C | First Year | | | ±3 | ppm | | | Aging @ 25 TO | Ten Year | | | ±10 | ppm | ### **Power Considerations** This section provides information on power dissipation and junction temperature for the 813N252I-04. Equations and example calculations are also provided. #### 1. Power Dissipation. The total power dissipation for the 813N252I-04 is the sum of the core power plus the power dissipated in the load(s). The following is the power dissipation for $V_{CC} = 3.3V + 5\% = 3.465V$ , which gives worst case results. NOTE: Please refer to Section 3 for details on calculating power dissipated in the load. - Power (core\_LVDS)<sub>MAX</sub> = V<sub>CC\_MAX</sub> \* I<sub>EE\_MAX</sub> = 3.465V \* 225mA = 779.625mW - Power (outputs)<sub>MAX</sub> = 31.55mW/Loaded Output pair **Total Power\_**MAX (3.465V, with all outputs switching) = 779.625mW + 31.55mW = **811.175mW** #### 2. Junction Temperature. Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad directly affects the reliability of the device. The maximum recommended junction temperature is 125°C. Limiting the internal transistor junction temperature, Tj, to 125°C ensures that the bond wire and bond pad temperature remains below 125°C. The equation for Tj is as follows: Tj = $\theta_{JA}$ \* Pd\_total + T<sub>A</sub> Tj = Junction Temperature $\theta_{JA}$ = Junction-to-Ambient Thermal Resistance Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above) T<sub>A</sub> = Ambient Temperature In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance $\theta_{JA}$ must be used. Assuming no air flow and a multi-layer board, the appropriate value is 37°C/W per Table 6 below. Therefore, Tj for an ambient temperature of 85°C with all outputs switching is: $$85^{\circ}\text{C} + 0.811\text{W} * 37^{\circ}\text{C/W} = 115^{\circ}\text{C}$$ . This is below the limit of 125°C. This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow and the type of board (multi-layer). Table 6. Thermal Resistance $\theta_{JA}$ for 32 Lead VFQFN, Forced Convection | $\theta_{JA}$ by Velocity | | | | | |---------------------------------------------|----------|----------|--------|--| | Meters per Second | 0 | 1 | 2.5 | | | Multi-Layer PCB, JEDEC Standard Test Boards | 37.0°C/W | 32.4°C/W | 29°C/W | | #### 3. Calculations and Equations. The purpose of this section is to calculate the power dissipation for the LVPECL output pair. LVPECL output driver circuit and termination are shown in Figure 8. Figure 8. LVPECL Driver Circuit and Termination To calculate power dissipation per output pair due to loading, use the following equations which assume a $50\Omega$ load, and a termination voltage of $V_{CCO} = 2V$ . - For logic high, $V_{OUT} = V_{OH\_MAX} = V_{CCO\_MAX} 0.75V$ $(V_{CCO\_MAX} - V_{OH\_MAX}) = 0.75V$ - For logic low, V<sub>OUT</sub> = V<sub>OL\_MAX</sub> = V<sub>CCO\_MAX</sub> 1.6V (V<sub>CCO\_MAX</sub> V<sub>OL\_MAX</sub>) = 1.6V Pd\_H is power dissipation when the output drives high. Pd\_L is the power dissipation when the output drives low. $$Pd_{-}H = [(V_{OH\_MAX} - (V_{CCO\_MAX} - 2V))/R_{L}] * (V_{CCO\_MAX} - V_{OH\_MAX}) = [(2V - (V_{CCO\_MAX} - V_{OH\_MAX}))/R_{L}] * (V_{CCO\_MAX} - V_{OH\_MAX}) = [(2V - 0.75V)/50\Omega] * 0.75V = 18.75mW$$ $$Pd_{L} = [(V_{OL\_MAX} - (V_{CCO\_MAX} - 2V))/R_{L}] * (V_{CCO\_MAX} - V_{OL\_MAX}) = [(2V - (V_{CCO\_MAX} - V_{OL\_MAX}))/R_{L}] * (V_{CCO\_MAX} - V_{OL\_MAX}) = [(2V - 1.6V)/50\Omega] * 1.6V = 12.80mW$$ Total Power Dissipation per output pair = Pd\_H + Pd\_L = 31.55mW # **Reliability Information** # Table 7. $\theta_{\text{JA}}$ vs. Air Flow Table for a 32 Lead VFQFN | $\theta_{JA}$ vs. Air Flow | | | | | |---------------------------------------------|----------|----------|--------|--| | Meters per Second | 0 | 1 | 2.5 | | | Multi-Layer PCB, JEDEC Standard Test Boards | 37.0°C/W | 32.4°C/W | 29°C/W | | ## **Transistor Count** The transistor count for 813N252I-04 is: 22,280 ## **Package Outline and Package Dimensions** Package Outline - K Suffix for 32 Lead VFQFN There are 2 methods of indicating pin 1 corner at the back of the VFQFN package: - 1. Type A: Chamfer on the paddle (near pin 1) - 2. Type C: Mouse bite on the paddle (near pin 1) **Table 8. Package Dimensions** | JEDEC Variation: VHHD-2/-4 All Dimensions in Millimeters | | | | | | | |----------------------------------------------------------|------------|------------|---------|--|--|--| | Symbol | Minimum | Nominal | Maximum | | | | | N | | 32 | | | | | | Α | 0.80 | | 1.00 | | | | | <b>A</b> 1 | 0 | | 0.05 | | | | | A3 | | 0.25 Ref. | | | | | | b | 0.18 | 0.25 | 0.30 | | | | | N <sub>D</sub> & N <sub>E</sub> | | | 8 | | | | | D&E | | 5.00 Basic | | | | | | D2 & E2 | 3.0 | | 3.3 | | | | | е | 0.50 Basic | | | | | | | L | 0.30 | 0.40 | 0.50 | | | | Reference Document: JEDEC Publication 95, MO-220 NOTE: The following package mechanical drawing is a generic drawing that applies to any pin count VFQFN package. This drawing is not intended to convey the actual pin count or pin layout of this device. The pin count and pin out are shown on the front page. The package dimensions are in Table 8. # **Ordering Information** ## **Table 9. Ordering Information** | Part/Order Number | Marking | Package | Shipping Packaging | Temperature | |-------------------|-------------|---------------------------|--------------------|---------------| | 813N252BKI-04LF | ICS252BI04L | "Lead-Free" 32 Lead VFQFN | Tray | -40°C to 85°C | | 813N252BKI-04LFT | ICS252BI04L | "Lead-Free" 32 Lead VFQFN | Tape & Reel | -40°C to 85°C | # **Revision History Sheet** | Rev | Table | Page | Description of Change | Date | |-----|-------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------|----------| | | 4C | 7 | Differential DC Characteristics Table - redefined VCMR min. to standard levels as the | | | | 4D | 7 | crosspoint. Changed from 0.5V min. to V <sub>EE</sub> . Updated Notes. | | | Α | | 12 | LVPECL DC Characteristics Table - corrected V <sub>OH</sub> /V <sub>OL</sub> Parameter verbiage from Current to Voltage and corrected units to "V". | 3/18/10 | | | | | Updated "Wiring the Differential Input to Accept Single-ended Levels". | | | Α | | 6 | Supply Voltage, V <sub>CC.</sub> Rating changed from 4.5V min. to 3.63V per Errata NEN-11-03. | 5/24/11 | | | | | Per PCN #N1210-01 changed revision marking from "A" to "B" in page footer and ordering information table. | | | | | 11 | Parameter Measurement Information Section - added LockTime diagram. | | | | | 12 | Updated Wiring the Differential Input to Accept Single-ended Levels Application Note. | | | | | 15 | Updated LVDS Driver Termination Application Note. | | | В | | 18 | VCXO-PLL External Components: VCXO-PLL Loop Bandwidth Selection Table - added note. Crystal Characteristics - added "Ten Year" spec to <i>Aging</i> row. | 1/18/13 | | | | 22 | Updated Package Outline. | | | | Т9 | 23 | Ordering Information Table - changed revision marking from "A" to "B"; deleted Tape & Reel Count; deleted note. | | | С | | | Updated header/footer. | 10/11/15 | | C | | | Deleted "ICS" prefix from part number. | 12/11/15 | Corporate Headquarters 6024 Silver Creek Valley Road San Jose, CA 95138 USA www.IDT.com Sales 1-800-345-7015 or 408-284-8200 Fax: 408-284-2775 www.IDT.com/go/sales Tech Support www.idt.com/go/support DISCLAIMER Integrated Device Technology, Inc. (IDT) reserves the right to modify the products and/or specifications described herein at any time, without notice, at IDT's sole discretion. Performance specifications and operating parameters of the described products are determined in an independent state and are not guaranteed to perform the same way when installed in customer products. The information contained herein is provided without representation or warranty of any kind, whether express or implied, including, but not limited to, the suitability of IDT's products for any particular purpose, an implied warranty of merchantability, or non-infringement of the intellectual property rights of others. This document is presented only as a guide and does not convey any license under intellectual property rights of IDT or any third parties. IDT's products are not intended for use in applications involving extreme environmental conditions or in life support systems or similar devices where the failure or malfunction of an IDT product can be reasonably expected to significantly affect the health or safety of users. Anyone using an IDT product in such a manner does so at their own risk, absent an express, written agreement by IDT. Integrated Device Technology, IDT and the IDT logo are trademarks or registered trademarks of IDT and its subsidiaries in the United States and other countries. Other trademarks used herein are the property of IDT or their respective third party owners. For datasheet type definitions and a glossary of common terms, visit www.idt.com/go/glossary.