August 1986 Revised February 2000 # DM7402 Quad 2-Input NOR Gates #### **General Description** This device contains four independent gates each of which performs the logic NOR function. $\label{eq:contains} % \begin{subarray}{ll} \end{subarray} \end{suba$ # **Ordering Code:** | Order Number | Package Number | Package Description | |--------------|----------------|-----------------------------------------------------------------------| | DM7402N | N14A | 14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide | # **Connection Diagram** #### **Function Table** | Inp | Inputs | | | |-----|--------|---|--| | Α | В | Y | | | L | L | Н | | | L | Н | L | | | Н | L | L | | | Н | Н | L | | $Y = \overline{A + B}$ H = HIGH Logic Level L = LOW Logic Level ### **Absolute Maximum Ratings**(Note 1) Supply Voltage 7V Input Voltage 5.5V Operating Free Air Temperature Range $0^{\circ}$ C to +70°C Storage Temperature Range $-65^{\circ}$ C to +150°C Note 1: The "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the Electrical Characteristics tables are not guaranteed at the absolute maximum ratings. The "Recommended Operating Conditions" table will define the conditions for actual device operation. #### **Recommended Operating Conditions** | Symbol | Parameter | Min | Nom | Max | Units | |-----------------|--------------------------------|------|-----|------|-------| | V <sub>CC</sub> | Supply Voltage | 4.75 | 5 | 5.25 | V | | V <sub>IH</sub> | HIGH Level Input Voltage | 2 | | | V | | V <sub>IL</sub> | LOW Level Input Voltage | | | 0.8 | V | | Гон | HIGH Level Output Current | | | -0.4 | mA | | I <sub>OL</sub> | LOW Level Output Current | | | 16 | mA | | T <sub>A</sub> | Free Air Operating Temperature | 0 | | 70 | °C | #### **Electrical Characteristics** over recommended operating free air temperature range (unless otherwise noted) | Symbol | Parameter | Conditions | Min | Typ<br>(Note 2) | Max | Units | |------------------|-----------------------------------|------------------------------------------------|-----|-----------------|------|-------| | VI | Input Clamp Voltage | V <sub>CC</sub> = Min, I <sub>I</sub> = -12 mA | | | -1.5 | V | | V <sub>OH</sub> | HIGH Level<br>Output Voltage | $V_{CC} = Min, I_{OH} = Max$<br>$V_{IL} = Max$ | 2.4 | 3.4 | | V | | V <sub>OL</sub> | LOW Level<br>Output Voltage | $V_{CC} = Min, I_{OL} = Max$<br>$V_{IH} = Min$ | | 0.2 | 0.4 | V | | I | Input Current @ Max Input Voltage | $V_{CC} = Max, V_I = 5.5V$ | | | 1 | mA | | I <sub>IH</sub> | HIGH Level Input Current | $V_{CC} = Max, V_I = 2.4V$ | | | 40 | μΑ | | I <sub>IL</sub> | LOW Level Input Current | $V_{CC} = Max, V_I = 0.4V$ | | | -1.6 | mA | | los | Short Circuit Output Current | V <sub>CC</sub> = Max<br>(Note 3) | -18 | | -55 | mA | | I <sub>CCH</sub> | Supply Current with Outputs HIGH | V <sub>CC</sub> = Max | | 8 | 16 | mA | | I <sub>CCL</sub> | Supply Current with Outputs Low | V <sub>CC</sub> = Max | | 14 | 27 | mA | Note 2: All typicals are at $V_{CC} = 5V$ , $T_A = 25$ °C. Note 3: Not more than one output should be shorted at a time. #### **Switching Characteristics** at $V_{CC}=5V$ and $T_A=25^{\circ}C$ | Symbol | Parameter | Conditions | Min | Max | Units | |------------------|--------------------------|------------------------|-----|-----|-------| | t <sub>PLH</sub> | Propagation Delay Time | C <sub>L</sub> = 15 pF | | 22 | ns | | | LOW-to-HIGH Level Output | $R_L = 400\Omega$ | | 22 | 115 | | t <sub>PHL</sub> | Propagation Delay Time | | | 15 | ns | | | HIGH-to-LOW Level Output | | | 13 | 115 | #### Physical Dimensions inches (millimeters) unless otherwise noted 0.740 - 0.770 (18.80 - 19.56)(2.286) 14 13 12 14 13 12 11 10 9 8 $0.250 \pm 0.010$ (6.350 ± 0.254) PIN NO. 1 1 2 3 4 5 6 1 2 3 IDENT $\frac{0.092}{(2.337)}$ DIA $\frac{0.030}{(0.762)}$ MAX OPTION 02 OPTION 1 $0.135 \pm 0.005$ 0.300 - 0.320 $(3.429 \pm 0.127)$ (7.620 - 8.128)0.065 0.145 - 0.200 0.060 r 4° TYP Optional (1.651) (1.524)(3.683 - 5.080) $\frac{0.008 - 0.016}{(0.203 - 0.406)}$ TYP 95° ± 5° 0.020 (0.508) MIN 0.125 - 0.150 $0.075 \pm 0.015$ (3.175 - 3.810)0.280 $(1.905 \pm 0.381)$ (7.112)-MIN 0.014 - 0.023TYP $\frac{0.100 \pm 0.010}{(2.540 \pm 0.254)} \text{ TYP}$ (0.356 - 0.584) 14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide Package Number N14A $\frac{0.050 \pm 0.010}{(1.270 - 0.254)} \text{ TYP}$ Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. $0.325 + 0.040 \\ -0.015 \\ \hline (8.255 + 1.016) \\ -0.381)$ www.fairchildsemi.com N14A (REV F)