## **General Description** The MAX1067/MAX1068 low-power, multichannel, 14bit analog-to-digital converters (ADCs) feature a successive-approximation ADC, integrated +4.096V reference, a reference buffer, an internal oscillator, automatic power-down, and a high-speed SPI™/ QSPI™/MICROWIRE™-compatible interface. The MAX1067/MAX1068 operate with a single +5V analog supply and feature a separate digital supply, allowing direct interfacing with +2.7V to +5.5V digital logic. The MAX1067/MAX1068 consume only 3.6mA (AVDD = $DV_{DD} = +5V$ ) at 200ksps when using an external reference. AutoShutdown<sup>TM</sup> reduces the supply current to 185µA at 10ksps and to less than 10µA at reduced sampling rates. The MAX1067 includes a 4-channel input multiplexer, and the MAX1068 accepts up to eight analog inputs. In addition, digital signal processor (DSP)-initiated conversions are simplified with the DSP frame-sync input and output featured in the MAX1068. The MAX1068 includes a data-bit transfer input to select between 8-bit-wide or 16bit-wide data-transfer modes. Both devices feature a scan mode that converts each channel sequentially or one channel continuously. Excellent dynamic performance and low power, combined with ease of use and an integrated reference. make the MAX1067/MAX1068 ideal for control and dataacquisition operations or for other applications with demanding power consumption and space requirements. The MAX1067 is available in a 16-pin QSOP package, and the MAX1068 is available in a 24-pin QSOP package. Both devices are guaranteed over the commercial (0°C to +70°C) and extended (-40°C to +85°C) temperature ranges. Use the MAX1168 evaluation kit to evaluate the MAX1068. # **Applications** Motor Control Industrial Process Control Industrial I/O Modules **Data-Acquisition Systems** Thermocouple Measurements Accelerometer Measurements SPI/QSPI are trademarks of Motorola, Inc. MICROWIRE is a trademark of National Semiconductor Corp. AutoShutdown is a trademark of Maxim Integrated Products, Inc. ## **Features** - ♦ 14-Bit Resolution, ±0.5 LSB INL and ±1 LSB DNL (max) - ♦ +5V Single-Supply Operation - **♦** Adjustable Logic Level (+2.7V to +5.25V) - ♦ Input Voltage Range: 0 to VREF - ♦ Internal (+4.096V) or External (+3.8V to AVDD) - ♦ Internal Track/Hold, 4MHz Input Bandwidth - ♦ Internal or External Clock - ♦ SPI/QSPI/MICROWIRE-Compatible Serial Interface, MAX1068 Performs DSP-Initiated Conversions - ♦ 8-Bit-Wide or 16-Bit-Wide Data-Transfer Mode (MAX1068 Only) - ♦ 4-Channel (MAX1067) or 8-Channel (MAX1068) **Input Mux** Scan Mode Sequentially Converts Multiple **Channels or One Channel Continuously** **♦ Low Power** 3.6mA at 200ksps 1.85mA at 100ksps 185µA at 10ksps 0.6µA in Full Power-Down Mode ♦ Small Package Size 16-Pin QSOP (MAX1067) 24-Pin QSOP (MAX1068) # **Ordering Information** | PART | TEMP RANGE | PIN-<br>PACKAGE | INL<br>(LSB) | |-------------|----------------|-----------------|--------------| | MAX1067ACEE | 0°C to +70°C | 16 QSOP | ±0.5 | | MAX1067BCEE | 0°C to +70°C | 16 QSOP | ±1 | | MAX1067CCEE | 0°C to +70°C | 16 QSOP | ±2 | | MAX1067AEEE | -40°C to +85°C | 16 QSOP | ±0.5 | | MAX1067BEEE | -40°C to +85°C | 16 QSOP | ±1 | | MAX1067CEEE | -40°C to +85°C | 16 QSOP | ±2 | Ordering Information continued at end of data sheet. Pin Configurations appear at end of data sheet. MIXIM Maxim Integrated Products 1 ## **ABSOLUTE MAXIMUM RATINGS** | AV <sub>DD</sub> to AGND | -0.3V to +6V | |-----------------------------------|----------------------------| | DV <sub>DD</sub> to DGND | | | DGND to AGND | 0.3V to +0.3V | | AIN_, REF, REFCAP to AGND | | | SCLK, CS, DSEL, DSPR, DIN to DGND | | | DOUT, DSPX, EOC to DGND | 0.3V to $(DV_{DD} + 0.3V)$ | | Maximum Current into Any Pin | | | | | | Continuous Power Dissipation (TA = - | +70°C) | |--------------------------------------|-----------------| | 16-Pin QSOP (derate 8.3mW/°C ab | ove +70°C)667mW | | 24-Pin QSOP (derate 9.5mW/°C ab | ove +70°C)762mW | | Operating Temperature Ranges | | | MAX106 CE | 0°C to +70°C | | MAX106 EE | 40°C to +85°C | | Maximum Junction Temperature | +150°C | | Storage Temperature Range | 65°C to +150°C | | Lead Temperature (soldering, 10s) | +300°C | Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ## **ELECTRICAL CHARACTERISTICS** $(AV_{DD} = DV_{DD} = +4.75V \text{ to } +5.25V, f_{SCLK} = 4.8MHz \text{ external clock } (50\% \text{ duty cycle}), 24 clocks/conversion (200ksps), external V_{REF} = +4.096V, T_A = T_{MIN} \text{ to } T_{MAX}, \text{ unless otherwise noted. Typical values are at } T_A = +25^{\circ}C.)$ | PARAMETER | SYMBOL | CON | MIN | TYP | MAX | UNITS | | |---------------------------------|--------------|--------------------------------------------|--------------------|-----|-------|--------------|--------------------| | DC ACCURACY (Note 1) | | | | | | | | | Resolution | | | | 14 | | | Bits | | | | MAX106_A | | | ±0.5 | ±1 | | | Relative Accuracy (Note 2) | INL | MAX106_B | | | ±1.0 | ±2 | LSB | | | | MAX106_C | | | ±1.5 | ±3 | | | | | | MAX106_A | | | ±1 | | | Differential Nonlinearity | DNL | No missing codes over temperature | MAX106_B | | | +1.5<br>-1.0 | LSB | | | | over temperature | MAX106_C | | | +1.5<br>-1.0 | | | Transition Noise | | RMS noise | External reference | | 0.33 | | J. CD | | Transition Noise | | RIVIS NOISE | Internal reference | | 0.35 | | LSB <sub>RMS</sub> | | Offset Error | | | | | ±0.1 | ±10 | mV | | Gain Error | | (Note 3) | | | ±0.01 | ±0.2 | %FSR | | Offset Drift | | | | | 1 | | ppm/°C | | Gain Drift | | (Note 3) | | | ±1.2 | | ppm/°C | | DYNAMIC SPECIFICATIONS (1kg | Hz sine wave | <b>e, 4.096V<sub>P-P</sub></b> ) (Note 1) | | | | | | | Signal-to-Noise Plus Distortion | SINAD | | | 81 | 84 | | dB | | Signal-to-Noise Ratio | SNR | | | 82 | 84 | | dB | | Total Harmonic Distortion | THD | | | | -98 | -86 | dB | | Spurious-Free Dynamic Range | SFDR | | | 86 | 99 | | dB | | Full-Power Bandwidth | | -3dB point | | | 4 | | MHz | | Full-Linear Bandwidth | | SINAD > 81dB | | | 10 | | kHz | | Channel-to-Channel Isolation | | (Note 4) | | | 85 | | dB | | CONVERSION RATE | | | | | | | | | Conversion Time | tCONV | Internal clock, no da single conversion (N | | | 5.52 | 7.07 | μs | | | | External clock | | | 3.75 | | | # **ELECTRICAL CHARACTERISTICS (continued)** $(AV_{DD} = DV_{DD} = +4.75V \text{ to } +5.25V, f_{SCLK} = 4.8MHz \text{ external clock } (50\% \text{ duty cycle}), 24 \text{ clocks/conversion } (200ksps), external V_{REF} = +4.096V, T_A = T_{MIN} \text{ to } T_{MAX}, \text{ unless otherwise noted. Typical values are at } T_A = +25^{\circ}C.)$ | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |--------------------------------------|--------------------|------------------------------------------------------------------------------|-------|-------|-----------------------|---------| | Acquisition Time | tacq | (Note 6) | 729 | | | ns | | Carial Claul, Francisco | 4 | External clock, data transfer and conversion | 0.1 | | 4.8 | N 41 1- | | Serial Clock Frequency | fsclk | External clock, data transfer only | 9 | | MHz | | | Internal Clock Frequency | fINTCLK | Internal clock | 3.2 | 4.0 | | MHz | | Aperture Delay | t <sub>AD</sub> | | | 15 | | ns | | Aperture Jitter | taj | | | <50 | | ps | | | | 8-bit-wide data-transfer mode | 4.17 | | 200.00 | | | | | 16-bit-wide data-transfer mode | 3.125 | | 150.000 | | | Sample Rate (Note 7) | | Internal clock, single conversion, 8-bit-wide data-transfer mode | | 89 | | | | | fs | Internal clock, single conversion, 16-bit-wide data-transfer mode | 68 | | | ksps | | | | Internal clock, scan mode, 8-bit-wide data-transfer mode (four conversions) | 103 | | | | | | | External clock, scan mode, 16-bit-wide data-transfer mode (four conversions) | 82 | | | | | Duty Cycle | | | 45 | | 55 | % | | ANALOG INPUT (AIN_) | | | I. | | | I. | | Input Range | V <sub>AIN</sub> _ | | 0 | | V <sub>REF</sub> | V | | Input Capacitance | C <sub>AIN</sub> _ | | | 45 | | pF | | EXTERNAL REFERENCE | • | | • | | | • | | Input Voltage Range | V <sub>REF</sub> | (Note 8) | 3.8 | A۱ | V <sub>DD</sub> – 0.2 | V | | | | V <sub>AIN</sub> _ = 0 | | 34 | | | | Input Current | I <sub>REF</sub> | SCLK idle | | 0.1 | | μA | | | | $\overline{\text{CS}} = \text{DV}_{\text{DD}}$ , SCLK idle | | 0.1 | | | | INTERNAL REFERENCE | | | | | | | | Reference Voltage | V <sub>REFIN</sub> | | 4.042 | 4.096 | 4.136 | V | | Reference Short-Circuit Current | IREFSC | | | 13 | | mA | | Reference Temperature<br>Coefficient | | | | ±25 | | ppm/°C | | Reference Wake-Up Time | trwake | V <sub>REF</sub> = 0 | | 5 | | ms | # **ELECTRICAL CHARACTERISTICS (continued)** $(AV_{DD} = DV_{DD} = +4.75V \text{ to } +5.25V, f_{SCLK} = 4.8MHz \text{ external clock } (50\% \text{ duty cycle}), 24 \text{ clocks/conversion } (200ksps), external V_{REF} = +4.096V, T_A = T_{MIN} \text{ to } T_{MAX}, \text{ unless otherwise noted. Typical values are at } T_A = +25^{\circ}C.)$ | PARAMETER | SYMBOL | C | MIN | TYP | MAX | UNITS | | | |----------------------------------------------------|------------------------|--------------------------------------------------------------|-----------------------------------------------------------------|---------------------------|-------|-------------------------------|-----|--| | DIGITAL INPUTS (SCLK, $\overline{\text{CS}}$ , DSI | EL, DSPR, D | IN) (DV <sub>DD</sub> = +2.7\ | / to +5.25V) | | | | | | | Input High Voltage | V <sub>IH</sub> | | | 0.7 ×<br>DV <sub>DD</sub> | | | V | | | Input Low Voltage | V <sub>IL</sub> | | | | | $0.3 \times$ DV <sub>DD</sub> | V | | | Input Leakage Current | I <sub>IN</sub> | Digital inputs = 0 | O to DV <sub>DD</sub> | | ±0.1 | ±1 | μΑ | | | Input Hysteresis | VHYST | | | | 0.2 | | V | | | Input Capacitance | CIN | | | | 15 | | pF | | | DIGITAL OUTPUT (DOUT, DSPX, | EOC) (DV <sub>DE</sub> | = +2.7V to +5.25 | SV) | | | | | | | Output High Voltage | VoH | ISOURCE = 0.5m | A | DV <sub>DD</sub> - 0.4 | | | V | | | Output Low Voltage | 1/0 | I <sub>SINK</sub> = 10mA, D | $V_{DD} = +4.75V \text{ to } +5.25V$ | | | 0.8 | V | | | Output Low Voltage | V <sub>OL</sub> | I <sub>SINK</sub> = 1.6mA, [ | $OV_{DD} = +2.7V \text{ to } +5.25V$ | | | 0.4 | V | | | Tri-State Output Leakage Current | ΙL | $\overline{\text{CS}} = \text{DV}_{\text{DD}}$ | | | ±0.1 | ±10 | μΑ | | | Tri-State Output Capacitance | Cout | $\overline{\text{CS}} = \text{DV}_{\text{DD}}$ | | | 15 | | pF | | | POWER SUPPLIES | | | | | | | | | | Analog Supply | AV <sub>DD</sub> | | | 4.75 | | 5.25 | V | | | Digital Supply | DV <sub>DD</sub> | | | 2.70 | | 5.25 | V | | | | | 200ksps<br>100ksps | External reference | | 2.7 | 3.3 | | | | | | | Internal reference | | 3.6 | 4.2 | | | | | | | External reference | | 1.4 | | | | | Apple of County Coursest (Nets O) | 1== | | Internal reference | | 2.7 | | A | | | Analog Supply Current (Note 9) | IAVDD | 10ksps | External reference | | 0.14 | | mA | | | | | Toksps | Internal reference | | 1.8 | | 1 | | | | | 114000 | External reference | | 0.014 | | | | | | | 1ksps | Internal reference | | 1.7 | | | | | | | | 200ksps | | 0.87 | 1.3 | | | | Digital Cupply Current | loves | DOUT = | 100ksps | | 0.45 | | m ^ | | | Digital Supply Current | IDVDD | all zeros | 10ksps | | 0.045 | | mA | | | | | | 1ksps | | 0.005 | | | | | Power-Down Supply Current | I <sub>AVDD</sub> + | $\overline{\text{CS}} = \text{DV}_{\text{DD}},$<br>SCLK = 0, | Internal reference and reference buffer on between conversions | | 0.66 | | mΛ | | | | I <sub>DVDD</sub> | DIN = 0,<br>DSPR = DV <sub>DD</sub> | Internal reference on, reference buffer off between conversions | | 0.20 | | mA | | \_ M/XI/M # **ELECTRICAL CHARACTERISTICS (continued)** $(AV_{DD} = DV_{DD} = +4.75V \text{ to } +5.25V, f_{SCLK} = 4.8MHz \text{ external clock } (50\% \text{ duty cycle}), 24 \text{ clocks/conversion } (200ksps), external V_{REF} = +4.096V, T_A = T_{MIN} \text{ to } T_{MAX}, \text{ unless otherwise noted. Typical values are at } T_A = +25^{\circ}C.)$ | PARAMETER | SYMBOL | CONDITIONS | | TYP | MAX | UNITS | |------------------------------|---------------------|------------------------------------------------------------------------------------------------------------------|--|-----|-----|-------| | Shutdown Supply Current | I <sub>AVDD</sub> + | $\overline{\text{CS}} = \text{DV}_{\text{DD}}$ , SCLK = 0, DIN = 0,<br>DSPR = DV <sub>DD</sub> , full power-down | | 0.6 | 10 | μΑ | | Power-Supply Rejection Ratio | PSRR | AV <sub>DD</sub> = DV <sub>DD</sub> = 4.75V to 5.25V, full-scale input (Note 10) | | 63 | | dB | # TIMING CHARACTERISTICS (Figures 1, 2, 8, and 16) $(AV_{DD} = DV_{DD} = +4.75V \text{ to } +5.25V, f_{SCLK} = 4.8 \text{MHz}$ external clock (50% duty cycle), 24 clocks/conversion (200ksps), external $V_{REF} = +4.096V, T_A = T_{MIN}$ to $T_{MAX}$ , unless otherwise noted. Typical values are at $T_A = +25^{\circ}C.$ ) | PARAMETER | SYMBOL | CONDITIO | MIN | TYP | MAX | UNITS | | |----------------------------|-----------------|---------------------------------|---------------|-----|-----|-------|----| | Acquisition Time | tACQ | External clock (Note 6) | | 729 | | | ns | | SCLK to DOUT Valid | t <sub>DO</sub> | C <sub>DOUT</sub> = 30pF | | | | 50 | ns | | CS Fall to DOUT Enable | t <sub>DV</sub> | C <sub>DOUT</sub> = 30pF | | | | 80 | ns | | CS Rise to DOUT Disable | t <sub>TR</sub> | C <sub>DOUT</sub> = 30pF | | | | 80 | ns | | CS Pulse Width | tcsw | | | 100 | | | ns | | CC to CCL I/ Coture | | SCLK rise | | 100 | | | | | CS to SCLK Setup | tcss | SCLK fall (DSP) | | 100 | | | ns | | <u>CC</u> to CCI I/ Hold | | SCLK rise<br>SCLK fall (DSP) | | 0 | | | | | CS to SCLK Hold | tcsh | | | 0 | | | ns | | COLIZILIAN Dulas Wielth | tou | Duty avala 450/ to 550/ | Conversion | 93 | | | | | SCLK High Pulse Width | tCH | Duty cycle 45% to 55% Data tra | Data transfer | 50 | | | ns | | SCLK Low Pulse Width | | Conversion | | 93 | | | 20 | | SCLR LOW Pulse Width | tCL | Duty cycle 45% to 55% | Data transfer | 50 | | | ns | | SCLK Period | tcp | | | 209 | | | ns | | DINI to CCL IX Coture | 4 | SCLK rise<br>SCLK fall (DSP) | | 50 | | | | | DIN to SCLK Setup | tDS | | | | | | ns | | DINI to CCLIVII lold | | SCLK rise | | 0 | | | | | DIN to SCLK Hold | tDH | SCLK fall (DSP) | | 0 | | | ns | | CS Falling to DSPR Rising | tDF | | | 100 | | | ns | | DSPR to SCLK Falling Setup | tFSS | | | 100 | | | ns | | DSPR to SCLK Falling Hold | tFSH | | | 0 | | | ns | # TIMING CHARACTERISTICS (Figures 1, 2, 8, and 16) $(AV_{DD} = +4.75V \text{ to } +5.25V, \text{ DV}_{DD} = +2.7V \text{ to } +5.25V, \text{ }_{SCLK} = 4.8MHz \text{ external clock } (50\% \text{ duty cycle}), 24 clocks/conversion (200ksps), external V}_{REF} = +4.096V, T_A = T_{MIN} \text{ to } T_{MAX}, \text{ unless otherwise noted. Typical values are at } T_A = +25^{\circ}C.)$ | PARAMETER | SYMBOL | CONDITIO | MIN | TYP | MAX | UNITS | | |----------------------------|------------------|---------------------------------------|---------------|-----|-----|-------|-----| | Acquisition Time | tACQ | External clock (Note 6) | | 729 | | | ns | | SCLK to DOUT Valid | t <sub>DO</sub> | C <sub>DOUT</sub> = 30pF | | | | 100 | ns | | CS Fall to DOUT Enable | t <sub>DV</sub> | C <sub>DOUT</sub> = 30pF | | | | 100 | ns | | CS Rise to DOUT Disable | tTR | C <sub>DOUT</sub> = 30pF | | | | 80 | ns | | CS Pulse Width | tcsw | | | 100 | | | ns | | CC to CCL K Coture | | SCLK rise | | 100 | | | | | CS to SCLK Setup | tcss | SCLK fall (DSP) | | 100 | | | ns | | CS to SCLK Hold | +00 | SCLK rise<br>SCLK fall (DSP) | | | | | 200 | | CS to SCLK Hold | tcsh | | | 0 | | | ns | | SCLK High Pulse Width | | Duty 2012 450/ to 550/ | Conversion | 93 | | | | | | tСН | Duty cycle 45% to 55% | Data transfer | 93 | | | ns | | SCLK Low Pulse Width | +0. | t <sub>Cl</sub> Duty cycle 45% to 55% | Conversion | 93 | | | ns | | SCEN LOW Fulse Width | t <sub>CL</sub> | Duty Cycle 45 % to 55 % | Data transfer | 93 | | | 115 | | SCLK Period | tCP | | | 209 | | | ns | | DIN to CCL I/ Cotup | +== | SCLK rise | | 100 | | | 200 | | DIN to SCLK Setup | t <sub>DS</sub> | SCLK fall (DSP) | | | | | ns | | DIN to COLK Hold | <b>+</b> | SCLK rise | | | | | | | DIN to SCLK Hold | t <sub>DH</sub> | SCLK fall (DSP) | | 0 | | | ns | | CS Falling to DSPR Rising | tDF | | | 100 | | | ns | | DSPR to SCLK Falling Setup | t <sub>FSS</sub> | | | 100 | | | ns | | DSPR to SCLK Falling Hold | t <sub>FSH</sub> | | | 0 | | | ns | - **Note 1:** $AV_{DD} = DV_{DD} = +5.0V$ . - **Note 2:** Relative accuracy is the deviation of the analog value at any code from its theoretical value after full-scale range has been calibrated. - **Note 3:** Offset and reference errors nulled. - Note 4: DC voltage applied to on channel, and a full-scale 1kHz sine wave applied to off channels. - Note 5: Conversion time is measured from the rising edge of the 8th external SCLK pulse to $\overline{EOC}$ transition minus tacq in 8-bit data-transfer mode. - Note 6: See Figures 10 and 17. - Note 7: $f_{SCLK} = 4.8MHz$ , $f_{INTCLK} = 4.0MHz$ . Sample rate is calculated with the formula $f_{S} = n_{1} (n_{2} / f_{SCLK} + n_{3} / f_{INTCLK})^{-1}$ where: $n_{1} = n_{1} (n_{2} / f_{SCLK} + n_{3} / f_{INTCLK})^{-1}$ where: $n_{1} = n_{1} (n_{2} / f_{SCLK} + n_{3} / f_{INTCLK})^{-1}$ where: $n_{1} = n_{1} (n_{2} / f_{SCLK} + n_{3} / f_{INTCLK})^{-1}$ - Note 8: Guaranteed by design, not production tested. - **Note 9:** Internal reference and buffer are left on between conversions. - Note 10: Defined as the change in the positive full scale caused by a ±5% variation in the nominal supply voltage. # **Typical Operating Characteristics** (AVDD = DVDD = +5V, fSCLK = 4.8MHz, CDOUT = 30pF, external VREF = +4.096V, TA = +25°C, unless otherwise noted.) **ANALOG SUPPLY CURRENT** # \_Typical Operating Characteristics (continued) (AVDD = DVDD = +5V, fSCLK = 4.8MHz, CDOUT = 30pF, external VREF = +4.096V, TA = +25°C, unless otherwise noted.) SHUTDOWN SUPPLY CURRENT vs. AV<sub>DD</sub> Supply Voltage (external reference) SHUTDOWN SUPPLY CURRENT vs. DV<sub>DD</sub> Supply Voltage (external reference) POWER-DOWN SUPPLY CURRENT vs. Temperature (Internal Reference) SHUTDOWN SUPPLY CURRENT vs. Temperature (external reference) # **Typical Operating Characteristics (continued)** (AVDD = DVDD = +5V, fSCLK = 4.8MHz, CDOUT = 30pF, external VREF = +4.096V, TA = +25°C, unless otherwise noted.) CHANNEL-TO-CHANNEL ISOLATION # Pin Description | PIN | | | | |---------|---------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MAX1067 | MAX1068 | NAME | FUNCTION | | 1 | 3 | DOUT | Serial Data Output. Data changes state on SCLK's falling edge in SPI/QSPI/MICROWIRE mode and on SCLK's rising edge in DSP mode (MAX1068 only). DOUT is high impedance when $\overline{\text{CS}}$ is high. | | 2 | 4 | SCLK | Serial Clock Input. SCLK drives the conversion process in external clock mode and clocks data out. | | 3 | 5 | DIN | Serial Data Input. Use DIN to communicate with the command/configuration/control register. In SPI/QSPI/MICROWIRE mode, the rising edge of SCLK clocks in data at DIN. In DSP mode, the falling edge of SCLK clocks in data at DIN. | | 4 | 6 | EOC | End-of-Conversion Output. In internal clock mode, a logic low at $\overline{EOC}$ signals the end of a conversion with the result available at DOUT. In external clock mode, $\overline{EOC}$ remains high. | | 5 | 7 | AIN0 | Analog Input 0 | | 6 | 8 | AIN1 | Analog Input 1 | | 7 | 9 | AIN2 | Analog Input 2 | | 8 | 10 | AIN3 | Analog Input 3 | | 9 | 15 | REF | Reference Voltage Input/Output. V <sub>REF</sub> sets the analog voltage range. Bypass to AGND with a 10µF capacitor. Bypass with a 1µF (min) capacitor when using the internal reference. | | 10 | 16 | REFCAP | Reference Bypass Capacitor Connection. Bypass to AGND with a 0.1µF capacitor when using internal reference. Internal reference and buffer shut down in external reference mode. | | 11 | 17 | AGND | Analog Ground. Connect to pin 18 (MAX1068) or pin 12 (MAX1067). | | 12 | 18 | AGND | Primary Analog Ground (Star Ground). Power return for AVDD. | | 13 | 19 | AV <sub>DD</sub> | Analog Supply Voltage. Bypass to AGND with a 0.1µF capacitor. | | 14 | 20 | CS | Active-Low Chip-Select Input. Forcing $\overline{CS}$ high places the MAX1067/MAX1068 in shutdown with a typical supply current of 0.6µA. In SPI/QSPI/MICROWIRE mode, a high-to-low transition on $\overline{CS}$ activates normal operating mode. In DSP mode, after the initial $\overline{CS}$ transition from high to low, $\overline{CS}$ can remain low for the entire conversion process (see the <i>Operating Modes</i> section). | | 15 | 21 | DGND | Digital Ground | | 16 | 22 | DV <sub>DD</sub> | Digital Supply Voltage. Bypass to DGND with a 0.1µF capacitor. | | | 1 | DSPR | DSP Frame-Sync Receive Input. A frame-sync pulse received at DSPR initiates a conversion. Connect to logic high when using SPI/QSPI/MICROWIRE mode. | | _ | 2 | DSEL | Data-Bit Transfer-Select Input. Logic low on DSEL places the device in 8-bit-wide data-transfer mode. Logic high places the device in 16-bit-wide data-transfer mode. Do not leave DSEL unconnected. | | _ | 11 | AIN4 | Analog Input 4 | | _ | 12 | AIN5 | Analog Input 5 | # Pin Description (continued) | P | IN | NAME | FUNCTION | |---------|---------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MAX1067 | MAX1068 | INAIVIE | FUNCTION | | _ | 13 | AIN6 | Analog Input 6 | | _ | 14 | AIN7 | Analog Input 7 | | _ | 23 | DSPX | DSP Frame-Sync Transmit Output. A frame-sync pulse at DSPX notifies the DSP that the MSB data is available at DOUT. Leave DSPX unconnected when not in DSP mode. | | _ | 24 | N.C. | No Connection. Not internally connected. | Figure 1. Load Circuits for DOUT Enable Time and SCLK-to-DOUT Delay Time # **Detailed Description** The MAX1067/MAX1068 low-power, multichannel, 14-bit ADCs feature a successive-approximation ADC, automatic power-down, integrated +4.096V reference, and a high-speed SPI/QSPI/MICROWIRE-compatible interface. A DSPR input and DSPX output allow the MAX1068 to communicate with DSPs with no external glue logic. The MAX1067/MAX1068 operate with a single +5V analog supply and feature a separate digital supply allowing direct interfacing with +2.7V to +5.5V digital logic. Figures 3 and 4 show the functional diagrams of the MAX1067/MAX1068, and Figures 5 and 6 show the MAX1067/MAX1068 in a typical operating circuit. The serial interface simplifies communication with microprocessors ( $\mu$ Ps). In external reference mode, the MAX1067/MAX1068 have two power modes: normal mode and shutdown mode. Driving $\overline{CS}$ high places the MAX1067/MAX1068 in shutdown mode, reducing the supply current to 0.6µA (typ). Pull $\overline{CS}$ low to place the MAX1067/MAX1068 in normal operating mode. The internal reference mode offers software-programmable, power-down options as shown in Table 5. In SPI/QSPI/MICROWIRE mode, a falling edge on $\overline{\text{CS}}$ wakes the analog circuitry and allows SCLK to clock in Figure 2. Load Circuits for DOUT Disable Time data. Acquisition and conversion are initiated by SCLK. The conversion result is available at DOUT in unipolar serial format. DOUT is held low until data becomes available (MSB first) on the 8th falling edge of SCLK when in 8-bit transfer mode, and on the 16th falling edge when in 16-bit transfer mode. See the *Operating Modes* section. Figure 8 shows the detailed SPI/QSPI/MICROWIRE serial-interface timing diagram. In external clock mode, the MAX1068 also interfaces with DSPs. In DSP mode, a frame-sync pulse from the DSP initiates a conversion that is driven by SCLK. The MAX1068 formats a frame-sync pulse to notify the DSP that the conversion results are available at DOUT in MSB-first, unipolar, serial-data format. Figure 16 shows the detailed DSP serial-interface timing diagram (see the *Operating Modes* section). ## Analog Input Figure 7 illustrates the input-sampling architecture of the ADC. The voltage applied at REF or the internal +4.096V reference sets the full-scale input voltage. ## Track/Hold (T/H) In track mode, the analog signal is acquired on the internal hold capacitor. In hold mode, the T/H switches open and the capacitive digital-to-analog converter (DAC) samples the analog input. Figure 3. MAX1067 Functional Diagram During the acquisition, the analog input (AIN\_) charges capacitor $C_{DAC}$ . At the end of the acquisition interval the T/H switches open. The retained charge on $C_{DAC}$ represents a sample of the input. In hold mode, the capacitive DAC adjusts during the remainder of the conversion cycle to restore node ZERO to zero within the limits of 14-bit resolution. At the end of the conversion, force $\overline{\text{CS}}$ high and then low to reset the T/H switches back to track mode (AIN\_), where CDAC charges to the input signal again. The time required for the T/H to acquire an input signal is a function of how quickly its input capacitance is charged. If the input signal's source impedance is high, the acquisition time lengthens and more time must be allowed between conversions. The acquisition time (t<sub>ACQ</sub>) is the maximum time the device takes to acquire the signal. Use the following formula to calculate acquisition time: $t_{ACQ}=11(R_S+R_{IN}+R_{DS(ON)})\times45pF+0.3\mu s$ where $R_{IN}=340\Omega$ , $R_S=$ the input signal's source impedance, $R_{DS(ON)}=60\Omega$ , and $t_{ACQ}$ is never less than 729ns. A source impedance less than 200 $\Omega$ does not significantly affect the ADC's performance. The MAX1068 features a 16-bit-wide data-transfer mode Figure 4. MAX1068 Functional Diagram that includes a longer acquisition time (11.5 clock cycles). Longer acquisition times are useful in applications with input source resistances greater than $1k\Omega.$ Noise increases when using large source resistances. To improve the input signal bandwidth under AC conditions, drive AIN\_ with a wideband buffer (>10MHz) that can drive the ADC's input capacitance and settle quickly. ## Input Bandwidth The ADC's input-tracking circuitry has a 4MHz small-signal bandwidth, making possible the digitization of high-speed transient events and the measurement of periodic signals with bandwidths exceeding the ADC's sampling rate by using undersampling techniques. To avoid aliasing of unwanted, high-frequency signals into the frequency band of interest, use anti-alias filtering. ## **Analog Input Protection** Internal protection diodes, which clamp the analog input to $AV_{DD}$ or AGND, allow the input to swing from (AGND - 0.3V) to ( $AV_{DD}$ + 0.3V) without damaging the device. If the analog input exceeds 300mV beyond the supplies, limit the input current to 10mA. Figure 5. MAX1067 Typical Operating Circuit Figure 7. Equivalent Input Circuit # Digital Interface The MAX1067/MAX1068 feature an SPI/QSPI/MICROWIRE-compatible 3-wire serial interface. The MAX1067 digital interface consists of digital inputs $\overline{\text{CS}}$ , SCLK, and DIN; and outputs DOUT and $\overline{\text{EOC}}$ . The MAX1067 operates in the following modes: - · SPI interface with external clock - SPI interface with internal clock - SPI interface with internal clock and scan mode Figure 6. MAX1068 Typical Operating Circuit In addition to the standard 3-wire serial interface modes, the MAX1068 includes a DSPR input and a DSPX output for communicating with DSPs in external clock mode and a DSEL input to determine 8-bit-wide or 16-bit-wide data-transfer mode. When not using the MAX1068 in the DSP interface mode, connect DSPR to DVDD and leave DSPX unconnected. ## Command/Configuration/Control Register Table 1 shows the contents of the command/configuration/control register and the state of each bit after initial power-up. Tables 2–6 define the control and configuration of the device for each bit. Cycling the power supplies resets the command/configuration/control register to the power-on-reset default state. ## Initialization After Power-Up A logic high on $\overline{\text{CS}}$ places the MAX1067/MAX1068 in the shutdown mode chosen by the power-down bits, and places DOUT in a high-impedance state. Drive $\overline{\text{CS}}$ low to power-up and enable the MAX1067/MAX1068 before starting a conversion. In internal reference mode, allow 5ms for the shutdown internal reference and/or buffer to wake and stabilize before starting a conversion. In external reference mode (or if the internal reference is already on), no reference settling time is needed after power-up. Table 1. Command/Configuration/Control Register | COMMAND | BIT7 (MSB) | BIT6 | BIT5 | BIT4 | BIT3 | BIT2 | BIT1 | BIT0 (LSB) | |-------------------|------------|---------|---------|-------|-------|-------------|-------------|-------------| | COMMAND | CH SEL2 | CH SEL1 | CH SEL0 | SCAN1 | SCAN0 | REF/PD_SEL1 | REF/PD SEL0 | INT/EXT CLK | | POWER-UP<br>STATE | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | **Table 2. Channel Select** | BIT7 | BIT6 | BIT5 | CHANNEL | | |---------|---------|---------|---------|--| | CH SEL2 | CH SEL1 | CH SEL0 | AIN_ | | | 0 | 0 | 0 | 0 | | | 0 | 0 | 1 | 1 | | | 0 | 1 | 0 | 2 | | | 0 | 1 | 1 | 3 | | | 1 | 0 | 0 | 4 | | | 1 | 0 | 1 | 5 | | | 1 | 1 | 0 | 6 | | | 1 | 1 | 1 | 7 | | Table 4. MAX1068 Scan Mode, Internal Clock Only (Not for DSP Mode) | ACTION | BIT4 | BIT3 | |----------------------------------------------------------|-------|-------| | ACTION | SCAN1 | SCAN0 | | Single channel, no scan | 0 | 0 | | Sequentially scan channels 0 through N $(N \le 7)$ | 0 | 1 | | Sequentially scan channels 4 through N $(4 \le N \le 7)$ | 1 | 0 | | Scan channel N 8 times | 1 | 1 | Table 3. MAX1067 Scan Mode, Internal Clock Only | ACTION | BIT4 | BIT3 | |----------------------------------------------------|-------|-------| | ACTION | SCAN1 | SCAN0 | | Single channel, no scan | 0 | 0 | | Sequentially scan channels 0 through N $(N \le 3)$ | 0 | 1 | | Sequentially scan channels 2 through N (2 ≤ N ≤ 3) | 1 | 0 | | Scan channel N 4 times | 1 | 1 | **Table 5. Power-Down Modes** | BIT2 | BIT1 | | DECEDENCE MODE | | TYPICAL WAKE- | |-----------------|----------------|-----------|---------------------------------------------------------------------|-------------------|-------------------------------------| | REF/PD_<br>SEL1 | REF/PD<br>SEL0 | REFERENCE | REFERENCE MODE (INTERNAL REFERENCE) | SUPPLY<br>CURRENT | UP TIME<br>(C <sub>REF</sub> = 1μF) | | 0 | 0 | Internal | Internal reference and reference buffer stay on between conversions | 1mA | NA | | 0 | 1 | Internal | Internal reference and reference buffer off between conversions | 0.6μΑ | 5ms | | 1 | 0 | Internal | Internal reference on, reference buffer off between conversions | 0.43mA | 5ms | | 1 | 1 | External | Internal reference and buffer always off | 0.6μΑ | NA | ## **Table 6. Clock Modes** | BIT0 | | | |----------------|----------------|--| | INT/EXT<br>CLK | CLOCK MODE | | | 0 | External clock | | | 1 | Internal clock | | Figure 8. Detailed SPI Interface Timing Figure 9. Shutdown Sequence #### **Power-Down Modes** Table 5 shows the MAX1067/MAX1068 power-down modes. Three internal reference modes and one external reference mode are available. Select power-down modes by writing to bits 2 and 1 in the command/configuration/control register. The MAX1067/MAX1068 enter the selected power-down mode on the rising edge of $\overline{\text{CS}}$ . The internal reference stays on when $\overline{CS}$ is pulled high, if bits 2 and 1 are set to zero. This mode allows for the fastest turn-on time. Setting bit 2 = 0 and bit 1 = 1 turns both the reference and reference buffer off when $\overline{CS}$ is brought high. This mode achieves the lowest supply current. The refer- ence and buffer wake up on the falling edge of $\overline{CS}$ when in SPI/QSPI/MICROWIRE mode and on the falling edge of DSPR when in DSP mode. Allow 5ms for the internal reference to rise and settle when powering up from a complete shutdown (VREF = 0, CREF = 1 $\mu$ F). The internal reference stays on and the buffer is shut off on the rising edge of $\overline{CS}$ when bit 2 = 1 and bit 1 = 0. The MAX1067/MAX1068 enter this mode on the rising edge of $\overline{CS}$ . The buffer wakes up on the falling edge of $\overline{CS}$ when in SPI/QSPI/MICROWIRE mode and on the falling edge of DSPR when in DSP mode. Allow 5ms for VREF to settle when powering up from a complete shutdown (VREF = 0, CREF = 1 $\mu$ F). VREFCAP is always equal to +4.096V in this mode. Set both bit 2 and bit 1 to 1 to turn off the reference and reference buffer to allow connection of an external reference. Using an external reference requires no extra wake-up time. #### **Operating Modes** # External Clock 8-Bit-Wide Data-Transfer Mode (MAX1067 and MAX1068) Force DSPR high and DSEL low (MAX1068) for SPI/QSPI/MICROWIRE-interface mode. The falling edge of $\overline{\text{CS}}$ wakes the analog circuitry and allows SCLK to clock in data. Ensure the duty cycle on SCLK is between 45% and 55% when operating at 4.8MHz (the maximum clock frequency). For lower clock frequencies, ensure the Figure 10. SPI External Clock Mode, 8-Bit Data-Transfer Mode, Conversion Timing minimum high and low times are at least 93ns. External clock-mode conversions with SCLK rates less than 125kHz can reduce accuracy due to leakage of the sampling capacitor. DOUT changes from high-Z to logic low after $\overline{\text{CS}}$ is brought low. Input data latches on the rising edge of SCLK. The first SCLK rising edge begins loading data into the command/configuration/control register from DIN. The devices select the proper channel for conversion on the rising edge of the 3rd SCLK cycle. Acquisition begins immediately thereafter and ends on the falling edge of the 6th clock cycle. The MAX1067/MAX1068 sample the input and begin conversion on the falling edge of the 6th clock cycle. Setup and configuration of the MAX1067/MAX1068 complete on the rising edge of the 8th clock cycle. The conversion result is available (MSB first) at DOUT on the falling edge of the 8th SCLK cycle. To read the entire conversion result, 16 SCLK cycles are needed. Extra clock pulses, occurring after the conversion result has been clocked out and prior to the rising edge of CS, cause zeros to be clocked out of DOUT. The MAX1067/MAX1068 external clock 8-bit-wide data-transfer mode requires 24 SCLK cycles for completion (Figure 10). Force $\overline{\text{CS}}$ high after the conversion result is read. For maximum throughput, force $\overline{\text{CS}}$ low again to initiate the next conversion immediately after the specified minimum time (tcsw). Forcing $\overline{\text{CS}}$ high in the middle of a conversion immediately aborts the conversion and places the MAX1067/MAX1068 in shutdown. # External Clock 16-Bit-Wide Data-Transfer Mode (MAX1068 Only) Force DSPR high and DSEL high for SPI/QSPI/ MICROWIRE-interface mode. Logic high at DSEL allows the MAX1068 to transfer data in 16-bit-wide words. The acquisition time is extended an extra eight SCLK cycles in the 16-bit-wide data-transfer mode. The falling edge of CS wakes the analog circuitry and allows SCLK to clock in data. Ensure the duty cycle on SCLK is between 45% and 55% when operating at 4.8MHz (the maximum clock frequency). For lower clock frequencies, ensure that the minimum high and low times are at least 93ns. External-clock-mode conversions with SCLK rates less than 125kHz can reduce accuracy due to leakage of the sampling capacitor. DOUT changes from high-Z to logic low after $\overline{\text{CS}}$ is brought low. Input data latches on the rising edge of SCLK. The first SCLK rising edge begins loading data into the command/configuration/control register from DIN. The devices select the proper channel for conversion and begin acquisition on the rising edge of the 3rd SCLK cycle. Setup and configuration of the MAX1068 completes on the rising edge of the 8th clock cycle. Acquisition ends on the falling edge of the 14th SCLK cycle. The MAX1068 samples the input and begins conversion on the falling edge of the 14th clock cycle. The conversion result is available (MSB first) at DOUT on the falling edge of the 16th SCLK cycle. To read the entire conversion result. 16 SCLK cycles are needed. Extra clock pulses, occurring after the conversion result has been clocked out and Figure 11. SPI External Clock Mode, 16-Bit Data-Transfer Mode, Conversion Timing (MAX1068 Only) Figure 12. SPI Internal Clock Mode, 8-Bit Data-Transfer Mode, Conversion Timing prior to the rising edge of $\overline{CS}$ , cause zeros to be clocked out of DOUT. The MAX1068 external clock 16-bit-wide data-transfer mode requires 32 SCLK cycles for completion (Figure 11). Force $\overline{\text{CS}}$ high after the conversion result is read. For maximum throughput, force $\overline{\text{CS}}$ low again to initiate the next conversion immediately after the specified minimum time (tcsw). Forcing $\overline{\text{CS}}$ high in the middle of a conversion immediately aborts the conversion and places the MAX1068 in shutdown. # Internal Clock 8-Bit-Wide Data-Transfer and Scan Mode (MAX1067 and MAX1068) Force DSPR high and DSEL low (MAX1068) for the SPI/QSPI/MICROWIRE-interface mode. The falling edge of CS wakes the analog circuitry and allows SCLK to clock in data (Figure 12). DOUT changes from high-Z to logic low after $\overline{\text{CS}}$ is brought low. Input data latches on the rising edge of SCLK. The command/configuration/control register begins reading DIN on the first SCLK rising edge and ends on the rising edge of the 8th SCLK cycle. The MAX1067/MAX1068 select the proper channel for conversion on the rising edge of the 3rd SCLK cycle. The internal oscillator activates 125ns after the rising edge of the 8th SCLK cycle. Turn off the external clock while the internal clock is on. Turning off SCLK ensures the lowest noise performance during acquisition. Acquisition begins on the 2nd rising edge of the internal clock and ends on the falling edge of the 6th internal clock cycle. Each bit of the conversion result shifts into memory as it becomes available. The conversion result is available (MSB first) at DOUT on the falling edge of EOC. The internal oscillator and analog circuitry are shut down on the high-to-low EOC tran- Figure 13. SPI Internal Clock Mode, 16-Bit Data-Transfer Mode, Conversion Timing (MAX1068 Only) Figure 14. SPI Internal Clock Mode, 8-Bit Data-Transfer Mode, Scan Mode for Two Conversions, Conversion Timing sition. Use the $\overline{EOC}$ high-to-low transition as the signal to restart the external clock (SCLK). To read the entire conversion result, 16 SCLK cycles are needed. Extra clock pulses, occurring after the conversion result has been clocked out and prior to the rising edge of $\overline{CS}$ , cause the conversion result to be shifted out again. The MAX1067/MAX1068 internal clock 8-bit-wide data-transfer mode requires 24 external clock cycles and 25 internal clock cycles for completion. Force $\overline{\text{CS}}$ high after the conversion result is read. For maximum throughput, force $\overline{\text{CS}}$ low again to initiate the next conversion immediately after the specified minimum time (t<sub>CSW</sub>). Forcing $\overline{\text{CS}}$ high in the middle of a conversion immediately aborts the conversion and places the MAX1067/MAX1068 in shutdown. Scan mode allows multiple channels to be scanned consecutively or one channel to be scanned eight times. Scan mode can only be enabled when using the MAX1067/MAX1068 in the internal clock mode. Enable scanning by setting bits 4 and 3 in the command/configuration/control register (see Tables 3 and 4). In scan mode, conversion results are stored in memory until the completion of the last conversion in the sequence. Upon completion of the last conversion in the sequence, EOC transitions from high to low to indicate the end of the conversion and shuts down the internal oscillator. Use the EOC high-to-low transition as the signal to restart the external clock (SCLK). DOUT provides the conversion results in the same order as the channel conversion process. The MSB of the first conversion is available at DOUT on the falling edge of EOC (Figure 14). # Internal Clock 16-Bit-Wide Data-Transfer and Scan Mode (MAX1068 Only) Force DSPR high and DSEL low for the SPI/QSPI/ MICROWIRE-interface mode. The falling edge of $\overline{CS}$ wakes the analog circuitry and allows SCLK to clock in data (see Figure 13). DOUT changes from high-Z to logic low after $\overline{CS}$ is brought low. Input data latches on the rising edge of SCLK. The command/configuration/control register begins reading DIN on the first SCLK rising edge and ends on the rising edge of the 8th SCLK cycle. The MAX1068 selects the proper channel for conversion on the rising edge of the 3rd SCLK cycle. The internal oscillator activates 125ns after the rising edge of the 16th SCLK cycle. Turn off the external clock while the internal clock is on. Turning off SCLK ensures lowest noise performance during acquisition. Acquisition begins on the 2nd rising edge of the internal clock and ends on the falling edge of the 18th internal clock cycle. Each bit of the conversion result shifts into memory as it becomes available. The conversion result is available (MSB first) at DOUT on the falling edge of EOC. The internal oscillator and analog circuitry are shut down on the EOC high-to-low transition. Use the EOC high-to-low transition as the signal to restart the external clock (SCLK). To read the entire conversion result, 16 SCLK cycles are needed. Extra clock pulses, occurring after the conversion result has been clocked out and prior to the rising edge of $\overline{CS}$ , cause the conversion result to be shifted out again. The MAX1068 internal-clock 16-bit-wide data-transfer mode requires 32 external clock cycles and 32 internal clock cycles for completion. Force $\overline{\text{CS}}$ high after the conversion result is read. For maximum throughput, force $\overline{\text{CS}}$ low again to initiate the next conversion immediately after the specified minimum time (tcsw). Forcing $\overline{\text{CS}}$ high in the middle of a conversion immediately aborts the conversion and places the MAX1068 in shutdown. Scan mode allows multiple channels to be scanned consecutively or one channel to be scanned eight times. Scan mode can only be enabled when using the MAX1068 in internal clock mode. Enable scanning by setting bits 4 and 3 in the command/configuration/control register (see Tables 3 and 4). In scan mode, conversion results are stored in memory until the completion of the last conversion in the sequence. Upon completion of the last conversion in the sequence, EOC transitions from high to low to indicate the end of the conversion and shuts down the internal oscillator. Use the EOC high-to-low transition as the signal to restart the external clock (SCLK). DOUT provides the conversion results in the same order as the channel conversion process. The MSB of the first conversion is available at DOUT on the falling edge of $\overline{EOC}$ . Figure 15 shows the timing diagram for 16-bit-wide data transfer in scan mode. Figure 15. SPI Internal Clock Mode, 16-Bit Data-Transfer Mode, Scan Mode for Two Conversions, Conversion Timing (MAX1068 Only) # DSP 8-Bit-Wide Data-Transfer Mode (External Clock Mode, MAX1068 Only) Figure 16 shows the DSP-interface timing diagram. Logic low at DSPR on the falling edge of CS enables DSP interface mode. After the MAX1068 enters DSP mode, $\overline{\text{CS}}$ can remain low for the duration of the conversion process and each subsequent conversion. Drive DSEL low to select the 8-bit data-transfer mode. A sync pulse from the DSP at DSPR wakes the analog circuitry and allows SCLK to clock in data (Figure 17). The frame sync pulse alerts the MAX1068 that incoming data is about to be sent to DIN. Ensure the duty cycle on SCLK is between 45% and 55% when operating at 4.8MHz (the maximum clock frequency). For lower clock frequencies, ensure the minimum high and low times are at least 93ns. External clock mode conversions with SCLK rates less than 125kHz can reduce accuracy due to leakage of the sampling capacitor. The input data latches on the falling edge of SCLK. The command/configuration/control register starts reading data in on the falling edge of the first SCLK cycle immediately following the falling edge of the frame sync pulse and ends on the falling edge of the 8th SCLK cycle. The MAX1068 selects the proper channel for conversion on the falling edge of the 3rd clock cycle and begins acquisition. Acquisition continues until the rising edge of the 7th clock cycle. The MAX1068 samples the input on the rising edge of the 7th clock cycle. On the rising edge of the 8th clock cycle, the MAX1068 outputs a frame sync pulse at DSPX. The frame sync pulse alerts the DSP that the conversion results are about to be output at DOUT (MSB first) starting on the rising edge of the 9th clock pulse. To read the entire conversion results, 16 SCLK cycles are needed. Extra clock pulses, occuring after the conversion result has been clocked out, and prior to the next rising edge of DSPR, cause zeros to be clocked out of DOUT. The MAX1068 external-clock, DSP 8-bit-wide data-transfer mode requires 24 clock cycles to complete. Begin a new conversion by sending a new frame sync pulse to DSPR followed by new configuration data. Send the new DSPR pulse immediately after reading the conversion result to realize maximum throughput. Sending a new frame sync pulse in the middle of a conversion immediately aborts the current conversion and begins a new one. A rising edge on $\overline{CS}$ in the middle of a conversion aborts the current conversion and places the MAX1068 in shutdown. # DSP 16-Bit-Wide Data-Transfer Mode (External Clock Mode, MAX1068 Only) Figure 16 shows the DSP-interface timing diagram. Logic low at DSPR on the falling edge of $\overline{\text{CS}}$ enables DSP interface mode. After the MAX1068 enters DSP mode, $\overline{\text{CS}}$ can remain low for the duration of the conversion process and each subsequent conversion. The acquisition time is extended an extra eight SCLK cycles in the 16-bit-wide data-transfer mode. Drive DSEL high to select the 16-bit-wide data-transfer mode. A sync pulse from the DSP at DSPR wakes the analog circuitry and allows SCLK to clock in data (Figure 18). The frame sync pulse also alerts the MAX1068 that incoming data is about to be sent to DIN. Ensure the duty cycle on SCLK is between 45% and 55% when operating at Figure 16. Detailed DSP-Interface Timing (MAX1068 Only) 4.8MHz (the maximum clock frequency). For lower clock frequencies, ensure the minimum high and low times are at least 93ns. External-clock-mode conversions with SCLK rates less than 125kHz can reduce accuracy due to leakage of the sampling capacitor. The input data latches on the falling edge of SCLK. The command/configuration/control register starts reading data in on the falling edge of the first SCLK cycle immediately following the falling edge of the frame sync pulse and ends on the falling edge of the 16th SCLK cycle. The MAX1068 selects the proper channel for conversion on the falling edge of the 3rd clock cycle and begins acquisition. Acquisition continues until the rising edge of the 15th clock cycle. The MAX1068 samples the input on the rising edge of the 15th clock cycle. On the rising edge of the 16th clock cycle, the MAX1068 outputs a frame sync pulse at DSPX. The frame sync pulse alerts the DSP that the conversion results are about to be output at DOUT (MSB first) starting on the rising edge of the 17th clock pulse. To read the entire conversion result, 16 SCLK cycles are needed. Extra clock pulses, occuring after the conversion result has been clocked out and prior to the next rising edge of DSPR, cause zeros to be clocked out of DOUT. The MAX1068 external clock, DSP 16-bit-wide data-transfer mode requires 32 clock cycles to complete. Begin a new conversion by sending a new frame sync pulse to DSPR followed by new configuration data. Send the new DSPR pulse immediately after reading the conversion result to realize maximum throughput. Sending a new frame sync pulse in the middle of a conversion immediately aborts the current conversion and begins a new one. A rising edge on $\overline{\text{CS}}$ in the middle of a conversion aborts the current conversion and places the MAX1068 in shutdown. Figure 17. DSP External Clock Mode, 8-Bit Data-Transfer Mode, Conversion Timing (MAX1068 Only) Figure 18. DSP External Clock Mode, 16-Bit Data-Transfer Mode, Conversion Timing (MAX1068 Only) ## **Output Coding and Transfer Function** The data output from the MAX1067/MAX1068 is straight binary. Figure 19 shows the nominal transfer function. Code transitions occur halfway between successive integer LSB values ( $V_{REF} = +4.096V$ , and $1 LSB = +250\mu V$ or 4.096V / 16,384V). # **Applications Information** ## **Internal Reference** The internal bandgap reference provides a buffered +4.096V. Bypass REFCAP with a $0.1\mu$ F capacitor to AGND and REF with a $1\mu$ F capacitor to AGND. For best results, use low-ESR, X5R/X7R ceramic capacitors. Allow 5ms for the reference and buffer to wake up from full power-down (see Table 5). ## **External Reference** The MAX1067/MAX1068 accept an external reference with a voltage range between +3.8V and $AV_{DD}$ . Connect the external reference directly to REF. Bypass REF to AGND with a $10\mu F$ capacitor. When not using a low-ESR bypass capacitor, use a $0.1\mu F$ ceramic capacitor in parallel with the $10\mu F$ capacitor. Noise on the reference degrades conversion accuracy. The input impedance at REF is $37 k\Omega$ for DC currents. During a conversion, the external reference at REF must deliver 118 $\mu A$ of DC load current and have an output impedance of $10\Omega$ or less. For optimal performance, buffer the reference through an op amp and bypass the REF input. Consider the equivalent input noise ( $82\mu V_{RMS}$ ) of the MAX1067/MAX1068 when choosing a reference. ## Internal/External Oscillator Select either an external (0.1MHz to 4.8MHz) or the internal 4MHz (typ) clock to perform conversions (Table 6). The external clock shifts data in and out of the MAX1067/MAX1068 in either clock mode. When using the internal clock mode, the internal oscillator controls the acquisition and conversion processes, while the external oscillator shifts data in and out of the MAX1067/MAX1068. Turn off the external clock (SCLK) when the internal clock is on to realize lowest noise performance. The internal clock remains off in external clock mode. Figure 19. Unipolar Transfer Function, Full Scale (FS) = $V_{REF}$ , Zero Scale (ZS) = GND ## **Input Buffer** Most applications require an input-buffer amplifier to achieve 14-bit accuracy. The input amplifier must have a slew rate of at least 2V/µs and a unity-gain bandwidth of at least 10MHz to complete the required output-voltage change before the end of the acquisition time. At the beginning of the acquisition, the internal sampling capacitor array connects to AIN\_ (the amplifier input), causing some disturbance on the output of the buffer. Ensure the sampled voltage has settled before the end of the acquisition time. #### Digital Noise Digital noise can couple to AIN\_ and REF. The conversion clock (SCLK) and other digital signals active during input acquisition contribute noise to the conversion result. Noise signals, synchronous with the sampling interval, result in an effective input offset. Asynchronous signals produce random noise on the input, whose high-frequency components can be aliased into the frequency band of interest. Minimize noise by presenting a low impedance (at the frequencies contained in the noise signal) at the inputs. This requires bypassing AIN\_ to AGND, or buffering the input with an amplifier that has a small-signal bandwidth of several megahertz (doing both is preferable). AIN has a typical bandwidth of 4MHz. ## Distortion Avoid degrading dynamic performance by choosing an amplifier with distortion much less than the total harmonic distortion of the MAX1067/MAX1068 at the frequencies of interest (THD = -98db at 1kHz). If the chosen amplifier has insufficient common-mode rejection, which results in degraded THD performance, use the inverting configuration (positive input grounded) to eliminate errors from this source. Low-temperature-coefficient, gain-setting resistors reduce linearity errors caused by resistance changes due to self-heating. To reduce linearity errors due to finite amplifier gain, use amplifier circuits with sufficient loop gain at the frequencies of interest.. ## DC Accuracy To improve DC accuracy, choose a buffer with an offset much less than the MAX1067/MAX1068s' offset (±10mV max for +5V supply), or whose offset can be trimmed while maintaining stability over the required temperature range. #### Serial Interfaces #### SPI and MICROWIRE Interfaces When using the SPI (Figure 20a) or MICROWIRE (Figure 20b) interfaces, set CPOL = 0 and CPHA = 0. Drive $\overline{\text{CS}}$ low to power on the MAX1067/MAX1068 before starting a conversion (Figure 20c). Three consecutive 8-bit-wide readings are necessary to obtain the entire 14-bit result from the ADC. DOUT data transitions on the serial clock's falling edge. The first 8-bit-wide data stream contains all leading zeros. The 2nd 8-bit-wide data stream contains the MSB through D6. The 3rd 8-bit-wide data stream contains D5 through D0 followed by S1 and S0. Figure 20a. SPI Connections Figure 20b. MICROWIRE Connections Figure 20c. SPI/MICROWIRE Interface Timing Sequence (CPOL = CPHA = 0) #### **QSPI** Interface Using the high-speed QSPI interface with CPOL = 0 and CPHA = 0, the MAX1067/MAX1068 support a maximum $f_{SCLK}$ of 4.8MHz. Figure 21a shows the MAX1067/MAX1068 connected to a QSPI master and Figure 21b shows the associated interface timing. Figure 21a. QSPI Connections # PIC16 with SSP Module and PIC17 Interface The MAX1067/MAX1068 are compatible with a PIC16/ PIC17 controller ( $\mu$ C), using the synchronous serial-port (SSP) module. To establish SPI communication, connect the controller as shown in Figure 22a and configure the PIC16/PIC17 as system master by initializing its synchronous serial-port control register (SSPCON) and synchronous serial-port status register (SSPSTAT) to the bit patterns shown in Tables 7 and 8. In SPI mode, the PIC16/PIC17 $\mu$ Cs allow 8 bits of data to be synchronously transmitted and received simultaneously. Three consecutive 8-bit-wide readings (Figure 22b) are necessary to obtain the entire 14-bit result from the ADC. DOUT data transitions on the serial clock's falling edge and is clocked into the $\mu$ C on SCLK's rising edge. The first 8-bit-wide data stream contains all zeros. The 2nd 8-bit-wide data stream contains the MSB through D6. The 3rd 8-bit-wide data stream contains bits D5 through D0 followed by S1 and S0. Figure 21b. QSPI Interface Timing Sequence (External Clock, 8-Bit Data Transfer, CPOL = CPHA = 0) ## Table 7. Detailed SSPCON Register Contents | CONTROL BIT SETTINGS | | SETTINGS | SYNCHRONOUS SERIAL-PORT CONTROL REGISTER (SSPCON) | | |----------------------------------------------------------------|---------------------------------------------------------------------|-------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | WCOL | BIT7 | X | Write Collision Detection Bit | | | SSPOV | BIT6 | Χ | Receive Overflow Detection Bit | | | SSPEN | BIT5 | 1 | Synchronous Serial-Port Enable Bit: 0: Disables serial port and configures these pins as I/O port pins. 1: Enables serial port and configures SCK, SDO, and SCI pins as serial port pins. | | | CKP | BIT4 | 0 | Clock Polarity Select Bit. CKP = 0 for SPI master-mode selection. | | | SSPM3 | BIT3 | 0 | | | | SSPM2 | BIT2 0 Synchronous Serial-Port Mode Select Bit. Sets SPI master-mod | Synchronous Serial-Port Mode Select Bit. Sets SPI master-mode and | | | | SSPM1 BIT1 0 selects f <sub>CLK</sub> = f <sub>OSC</sub> / 16. | selects f <sub>CLK</sub> = f <sub>OSC</sub> / 16. | | | | | SSPM0 | BIT0 | 1 | | | X = Don't care. ## Table 8. Detailed SSPSTAT Register Contents | CONTROL BIT SETTINGS | | SETTINGS | SYNCHRONOUS SERIAL-PORT STATUS REGISTER (SSPSTAT) | | |----------------------|------|----------|-------------------------------------------------------------------------------------------|--| | SMP | BIT7 | 0 | SPI Data-Input Sample Phase. Input data is sampled at the middle of the data output time. | | | CKE | BIT6 | 1 | SPI Clock Edge-Select Bit. Data is transmitted on the rising edge of the serial clock. | | | D/A | BIT5 | Х | Data Address Bit | | | Р | BIT4 | X | Stop Bit | | | S | BIT3 | Х | Start Bit | | | R/W | BIT2 | Х | Read/Write Bit Information | | | UA | BIT1 | Χ | Update Address | | | BF | BIT0 | X | Buffer-Full Status Bit | | X = Don't care. # SCLK DOUT CS MAXION MAX1067 MAX1068 GND VDD SCK SDI I/0 PIC16/17 Figure 22a. SPI Interface Connection for a PIC16/PIC17 ## **DSP** Interface The DSP mode of the MAX1068 only operates in external clock mode. Figure 23 shows a typical DSP interface connection to the MAX1068. Use the same oscillator as the DSP to provide the clock signal for the MAX1068. The DSP provides the falling edge at $\overline{CS}$ to wake the MAX1068. The MAX1068 detects the state of DSPR on the falling edge of $\overline{CS}$ (Figure 17). Logic low at DSPR places the MAX1068 in DSP mode. After the MAX1068 enters DSP mode, $\overline{CS}$ can be left low. A frame sync pulse from the DSP to DSPR initiates a conversion. The MAX1068 sends a frame sync pulse from DSPX to the DSP signaling that the MSB is available at DOUT. Send another frame sync pulse from the DSP to DSPR to begin the next conversion. The MAX1068 does not operate in scan mode when using DSP mode. Figure 22b. SPI Interface Timing with PIC16/PIC17 in Master Mode (CKE = 1, CKP = 0, SMP = 0, SSPM3 - SSPM0 = 0001) Figure 23. DSP Interface Connection ## **Definitions** ## Integral Nonlinearity Integral nonlinearity (INL) is the deviation of the values on an actual transfer function from a straight line. This straight line can be either a best-straight-line fit or a line drawn between the end points of the transfer function, once offset and gain errors have been nullified. The static linearity parameters for the MAX1067/MAX1068 are measured using the end-point method. ## **Differential Nonlinearity** Differential nonlinearity (DNL) is the difference between an actual step-width and the ideal value of ±1 LSB. A DNL error specification of ±1 LSB guarantees no missing codes and a monotonic transfer function. ## **Aperture Definitions** Aperture jitter $(t_{AJ})$ is the sample-to-sample variation in the time between samples. Aperture delay $(t_{AD})$ is the time between the falling edge of the sampling clock and the instant when the actual sample is taken. ## Signal-to-Noise Ratio For a waveform perfectly reconstructed from digital samples, signal-to-noise ratio (SNR) is the ratio of the full-scale analog input (RMS value) to the RMS quantization error (residual error). The ideal, theoretical minimum analog-to-digital noise is caused by quantization Figure 24. Effective Bits vs. Frequency noise error only and results directly from the ADC's resolution (N bits): $$SNR = (6.02 \times N + 1.76)dB$$ In reality, there are other noise sources besides quantization noise: thermal noise, reference noise, clock jitter, etc. SNR is computed by taking the ratio of the RMS signal to the RMS noise, which includes all spectral components minus the fundamental, the first five harmonics, and the DC offset. ## Signal-to-Noise Plus Distortion Signal-to-noise plus distortion (SINAD) is the ratio of the fundamental input frequency's RMS amplitude to the RMS equivalent of all the other ADC output signals: SINAD (dB) = 20 x log [Signal<sub>RMS</sub> / (Noise + Distortion)<sub>RMS</sub>] ## **Effective Number of Bits** Effective number of bits (ENOB) indicates the global accuracy of an ADC at a specific input frequency and sampling rate. An ideal ADC's error consists of quantization noise only. With an input range equal to the full-scale range of the ADC, calculate the ENOB as follows: $$ENOB = (SINAD - 1.76) / 6.02$$ Figure 24 shows the ENOB as a function of the MAX1067/MAX1068s' input frequency. ## **Total Harmonic Distortion** Total harmonic distortion (THD) is the ratio of the RMS sum of the first five harmonics of the input signal to the fundamental itself. This is expressed as: THD = $$20 \times log \left[ \frac{\sqrt{(V_2^2 + V_3^2 + V_4^2 + V_5^2)}}{V_1} \right]$$ where $V_1$ is the fundamental amplitude and $V_2$ through $V_5$ are the 2nd- through 5th-order harmonics. ## Spurious-Free Dynamic Range Spurious-free dynamic range (SFDR) is the ratio of the RMS amplitude of the fundamental (maximum signal component) to the RMS value of the next-largest frequency component. ## Supplies, Layout, Grounding, and Bypassing Use printed circuit (PC) boards with separate analog and digital ground planes. Do not use wire-wrap boards. Connect the two ground planes together at the MAX1067/MAX1068 AGND terminal. Isolate the digital supply from the analog with a low-value resistor ( $10\Omega$ ) or ferrite bead when the analog and digital supplies come from the same source (Figure 25). Constraints on sequencing the power supplies and inputs are as follows: - Apply AGND before DGND. - Apply AIN\_ and REF after AVDD and AGND are present. - DV<sub>DD</sub> is independent of the supply sequencing. Ensure that digital return currents do not pass through the analog ground and that return-current paths are low Figure 25. Powering AVDD and DVDD from a Single Supply impedance. A 5mA current flowing through a PC board ground trace impedance of only $0.05\Omega$ creates an error voltage of about $250\mu V$ and a 1 LSB error with a +4.096V full-scale system. The board layout should ensure that digital and analog signal lines are kept separate. Do not run analog and digital lines (especially the SCLK and DOUT) parallel to one another. If one must cross another, do so at right angles. The ADC's high-speed comparator is sensitive to high-frequency noise on the AVDD power supply. Bypass an excessively noisy supply to the analog ground plane with a $0.1\mu F$ capacitor in parallel with a $1\mu F$ to $10\mu F$ low-ESR capacitor. Keep capacitor leads short for best supply-noise rejection. # Ordering Information (continued) # \_\_\_Chip Information | PART | TEMP RANGE | PIN-<br>PACKAGE | INL<br>(LSB) | |--------------|----------------|-----------------|--------------| | MAX1068ACEG | 0°C to +70°C | 24 QSOP | ±0.5 | | MAX1068BCEG | 0°C to +70°C | 24 QSOP | ±1 | | MAX1068CCEG | 0°C to +70°C | 24 QSOP | ±2 | | MAX1068AEEG* | -40°C to +85°C | 24 QSOP | ±0.5 | | MAX1068BEEG* | -40°C to +85°C | 24 QSOP | ±1 | | MAX1068CEEG* | -40°C to +85°C | 24 QSOP | ±2 | <sup>\*</sup>Future product—contact factory for availability. TRANSISTOR COUNT: 20,760 PROCESS: BICMOS # Pin Configurations # Package Information (The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to <a href="https://www.maxim-ic.com/packages">www.maxim-ic.com/packages</a>.) # \_Revision History Pages changed at Rev 1: 1-6, 30 Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time. 30 \_\_\_\_\_Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086 408-737-7600