# SC196A 1.5A Synchronous Buck Converter with Integrated Power Devices ## **POWER MANAGEMENT** ### Description The SC196A is a synchronous step-down converter with integrated power devices. The SC196A is designed for single-cell Li-lon battery applications but can also be used in fixed 3.3V or 5V applications. The switching frequency is nominally set to 1MHz, allowing the use of small inductors and capacitors. The maximum current rating of the internal MOSFET switches allows a DC output current of 1.5A. Four programable output voltages 1.00V/1.05V/1.20V/1.80V are available. See SC196 with external feedback for other output voltage settings. The SC196A has a flexible clocking methodology that allows it to be synchronized to an external oscillator or controlled by the internal oscillator. The device can operate in either forced PWM mode or in PSAVE mode. If PSAVE mode is enabled, the part will automatically enter PFM at light loads to maintain maximum efficiency across the full load range. For noise sensitive applications, PSAVE mode can be disabled by synchronizing to an external oscillator or pulling the SYNC/PWM pin high. Shutdown turns off all the control circuitry to achieve a typical shutdown current of $0.1\mu A$ . ### **Features** - ◆ Up to 93% efficiency - ◆ 1.00V/1.05V/1.20V/1.80V selectable output voltage - ◆ Output current 1.5A - ◆ Quiescent current 17µA - ◆ Input range 2.7V to 5.5V - Dynamic voltage positioning capability - Fixed 1MHz frequency or 750kHz to 1.25MHz synchronized operation - PSAVE operation to maximize efficiency at light loads - Minimal external components - ◆ Fast transient response - ◆ 100% duty cycle in dropout - Soft-start - Over-temperature and short-circuit protection - ◆ Space-saving lead-free package MLP-10, 3 x 3mm ### **Applications** - Cell phones - Wireless communication chipset power - Personal media player - Notebook and sub-notebook computers - PDAs and mobile communicators - WLAN peripherals ## Typical Application Circuit # **Absolute Maximum Ratings** Exceeding the specifications below may result in permanent damage to the device or device malfunction. Operation outside of the parameters specified in the Electrical Characteristics section is not recommended. | Parameter | Symbol | Maximum | Units | | |------------------------------------------------------|-----------------------|-------------------------------------------------|-------|--| | Input Supply Voltage | V <sub>IN</sub> | -0.3 to 7 | V | | | Logic Inputs<br>(SYNC/PWM, EN, MODE, VID0, VID1) | V <sub>N</sub> | -0.3 to V <sub>IN</sub> +0.3, 7V Max | V | | | Output Voltage | V <sub>out</sub> | -0.3 to V <sub>IN</sub> +0.3, 7V Max | V | | | LX Voltage | V <sub>LX</sub> | -1 to V <sub>IN</sub> +1, -2V(100ns Max),7V Max | V | | | Thermal Impedance Junction to Ambient <sup>(1)</sup> | $\theta_{ exttt{JA}}$ | 40 | °C/W | | | VOUT Short-Circuit to GND | t <sub>sc</sub> | Continuous | S | | | Operating Ambient Temperature Range | T <sub>A</sub> | -40 to +85 | °C | | | Storage Temperature | T <sub>s</sub> | -60 to +150 | °C | | | Junction Temperature | T <sub>J</sub> | -40 to +150 | °C | | | Peak IR Reflow Temperature | T <sub>PKG</sub> | 260 | °C | | | ESD Protection Level (2) | V <sub>ESD</sub> | 2 | kV | | #### Note: - (1) Calculated from package in still air, mounted to 3" x 4.5", 4 layer FR4 PCB with thermal vias under the exposed pad per JESD51 standards. - (2) Tested according to JEDEC standard JESD22-A114-B. ## Electrical Characteristics Unless otherwise noted: $V_{IN}$ = 3.6V, EN = $V_{IN}$ , SYNC/PWM = $V_{IN}$ , MODE = $V_{IN}$ , $T_A$ = -40 to 85 °C. Typical values are at $T_A$ = 25 °C. | Parameter | Symbol | Conditions | Min | Тур | Max | Units | |---------------------------|------------------------|--------------------------------------------------------------------------------------------------------------------|-----|--------------|--------------|-------| | Input Voltage Range | V <sub>IN</sub> | | 2.7 | | 5.5 | V | | VOUT Accuracy | V <sub>OUT</sub> | I <sub>OUT</sub> = 0.75A, T <sub>A</sub> = 25°C | | | ±1 | % | | VOUT Temperature Accuracy | V <sub>OUT(T)</sub> | $I_{OUT} = 0.75A$ , $T_A = -40$ to $85^{\circ}$ C | | ±0.3 | ±0.7 | % | | Line Regulation | V <sub>OUT LINE</sub> | $V_{IN} = 2.7V \text{ to } 5.5V, V_{OUT} = 1.8V,$<br>$I_{OUT} = 0.75A, T_{A} = -40 \text{ to } 85^{\circ}\text{C}$ | | ±0.4 | ±0.65 | % | | Load Regulation (PWM) | V <sub>OUT LOAD</sub> | $I_{OUT} = 0A \text{ to } 1.5A, T_A = -40 \text{ to } 85^{\circ}\text{C}$ | | ±0.3 | ±0.65 | % | | PSAVE Regulation | V <sub>OUT PSAVE</sub> | SYNC/PWM =GND, C <sub>OUT</sub> =22 μF | | +1.3<br>-0.3 | +1.6<br>-0.6 | % | | P-Channel On Resistance | R <sub>DSP</sub> | I <sub>LX</sub> = 100mA | | 0.275 | | Ω | | N-Channel On Resistance | R <sub>DSN</sub> | I <sub>LX</sub> = 100mA | | 0.165 | | Ω | | Start-Up Time | T <sub>START</sub> | | | | 5 | ms | | P-Channel Current Limit | I <sub>LIM(P)</sub> | | 1.9 | | 2.63 | А | # Electrical Characteristics (Cont.) | Parameter | Symbol | Conditions | Min | Тур | Max | Units | |-----------------------------|---------------------|------------------------------------------------------------------------------|------|------|------|-------| | Quiescent Current | Ia | SYNC/PWM = GND, $I_{OUT} = 0A$ , $V_{OUT} = 1.04 \times V_{OUT(Programmed)}$ | | 17 | 28 | μA | | Shutdown Current | I <sub>SD</sub> | EN = GND, LX = OPEN | | 0.1 | 1 | μA | | LX Leakage Current PMOS | I <sub>LXP</sub> | LX = GND, EN = GND | | 0.1 | 2 | μA | | LX Leakage Current NMOS | I <sub>LXN</sub> | LX = 3.6V, EN = GND | -2 | 0.1 | | μA | | Oscillator Frequency | f <sub>osc</sub> | | 0.85 | 1.0 | 1.15 | MHz | | SYNC Frequency (upper) | f <sub>SYNCU</sub> | | 1.25 | | | MHz | | SYNC Frequency (lower) | f <sub>SYNCL</sub> | | | | 750 | kHz | | UVLO Threshold (upper) | V <sub>UVL</sub> | | 2.38 | 2.52 | 2.65 | V | | UVLO Hysteresis | V <sub>UVLHYS</sub> | | | 135 | | mV | | Thermal Shutdown | T <sub>SD</sub> | | | 145 | | °C | | Thermal Shutdown Hysteresis | T <sub>SD-HYS</sub> | | | 10 | | °C | | Logic Input High | V <sub>IH</sub> | EN, SYNC/PWM, VID0, VID1, MODE | 1.2 | | | V | | Logic Input Low | V <sub>IL</sub> | EN, SYNC/PWM, VID0, VID1, MODE | | | 0.4 | V | | Logic Input Current High | I <sub>IH</sub> | EN, SYNC/PWM, VID0, VID1, MODE | -2 | 0.1 | 2 | μA | | Logic Input Current Low | I <sub>IL</sub> | EN, SYNC/PWM, VID0, VID1, MODE | -2 | 0.1 | 2 | μA | # Pin Configuration # Ordering Information | DEVICE | PACKAGE | |-------------------|------------------| | SC196AMLTRT(1)(2) | MLP 3x3-10 | | SC196AEVB | Evaluation Board | #### Notes - Lead-free packaging only. This product is fully WEEE and RoHS compliant. - (2) Available in tape and reel only. A reel contains 3000 devices. # Programmable Output Voltage | VID1 | VID0 | SC196A V <sub>OUT</sub> | |------|------|-------------------------| | 0 | 0 | 1.0V | | 0 | 1 | 1.05V | | 1 | 0 | 1.2V | | 1 | 1 | 1.8V | # Marking Information yy = two digit year of manufacture ww = two digit week of manufacture xxxx = lot number # Block Diagram # Pin Descriptions | Pin # | Pin Name | Pin Function | |-------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | VIN | Input power supply voltage | | 2 | MODE | MODE select pin - MODE = $V_{IN}$ to select 100% duty cycle function; MODE = GND to disable 100% duty cycle capability. | | 3 | SYNC/PWM | Oscillator synchronization input - Tie to $V_{_{\rm IN}}$ for forced PWM mode or GND to allow the part to enter PSAVE mode at light loads. Apply an external clock signal for frequency synchronization. | | 4 | EN | Enable digital input - a high input enables the SC196A; a low disables and reduces quiescent current to less than 1µA. In shutdown, LX becomes high impedance. | | 5 | VOUT | Regulated output voltage and feedback for SC196A | | 6 | VID0 | Logic level bit 0 used in conjunction with VID1 to set the output voltage. Connect high or low as required to select the desired output voltage. If not connected, the output voltage will be indeterminate. | | 7 | VID1 | Logic level bit 1 used in conjunction with VID0 to set the output voltage. Connect high or low as required to select the desired output voltage. If not connected, the output voltage will be indeterminate. | | 8 | GND | Ground | | 9 | PGND | Power Ground | | 10 | LX | Inductor connection to the switching FETs | ## **Applications Information** #### **SC196A Detailed Description** The SC196A is a synchronous step-down, Pulse Width Modulated (PWM), DC-DC converter utilizing a 1MHz fixed-frequency current mode architecture. The device is designed to operate in a fixed-frequency PWM mode across the full load range and can enter Power Save Mode (PSAVE), utilizing Pulse Frequency Modulation (PFM) at light loads to maximize efficiency. #### Operation During normal operation, the PMOS is activated on each rising edge of the internal oscillator. Current feedback for the switching regulator uses the PMOS current path, and it is amplified and summed with the internal slope compensation network. The voltage feedback loop uses an internal feedback divider. The on-time is determined by comparing the summed current feedback and the output of the error amplifier. The period is set by the onboard oscillator or by an external clock attached to the SYNC/PWM pin. The SC196A has an internal synchronous NMOS rectifier and does not require a Schottky diode on the LX pin. #### **Programmable Output Voltage** The SC196A has four pre-determined output voltage values which can be individually selected by the correct programming of the VIDO and VID1 pins (see Programmable Output Voltage table on Page 4). This eliminates the need for external programming resistors, saving PCB area and inventory. The VID pins can be statically tied to GND or VIN for fixed output configurations, or they may be driven by a microprocessor, enabling the possibility of dynamic voltage adjustment for host equipment "sleep" states. #### **Continuous Conduction & Oscillator Synchronization** The SC196A is designed to operate in continuous conduction, fixed-frequency mode. When the SYNC/PWM pin is tied high, the part runs in PWM mode using the internal oscillator. The part can be synchronized to an external clock by driving a clock signal into the SYNC/PWM pin. The part synchronizes to the rising edge of the clock. #### **Protection Features** The SC196A provides the following protection features: - Thermal shutdown - Current limit - Over-voltage protection - Soft-start #### **Thermal Shutdown** The device has a thermal shutdown feature to protect the SC196A if the junction temperature exceeds 145°C. In thermal shutdown, the on-chip power devices are disabled, tri-stating the LX output. Switching will resume when the temperature drops by 10°C. During this time, if the output voltage decreases by more than 60% of its programmed value, a soft-start will be invoked. #### **Current Limit** The PMOS and NMOS power devices of the buck switcher are protected by current limit functions. In the case of a short to ground on the output, the part enters frequency foldback mode, which causes the switching frequency to divide by a factor determined by the output voltage. This prevents the inductor current from "stair-casing". #### Over-Voltage Protection When the output voltage exceeds the regulation voltage by approximately 15% while operating in PWM mode, the PWM drive is disabled and the LX pin is tri-stated. Once the output voltage drops below the OVP voltage, the device will resume PWM mode control. In PSAVE mode, the PSAVE burst drive is disabled when the output voltage exceeds the regulation voltage by approximately 1.5% and the LX pin is tri-stated. The device will resume PSAVE burst switching when the output voltage has fallen below the regulation voltage by approximately 2%. #### Soft-Start The soft-start mode is enabled after every shutdown cycle to limit in-rush current. In conjunction with the frequency foldback, this controls the maximum current during start-up. The PMOS current limit is stepped up through seven soft-start levels to the full value by a timer driven from the internal oscillator. During soft-start, the switching frequency is stepped by 1/8, 1/4, and 1/2 of the internal oscillator frequency up to the full value, under control of three output voltage thresholds. As soon as the output voltage is within 2% of the regulation voltage, soft-start mode is disabled. ### Applications Information (Cont.) #### **Power Save Mode Operation** The PSAVE mode may be selected by tying the SYNC/PWM pin to GND. Selecting PSAVE mode will enable the SC196A to automatically activate/deactivate operation at light loads, maximizing efficiency across the full load range. The SC196A automatically detects the load current at which it should enter PSAVE mode. The SC196A is optimized to track maximum efficiency with respect to $V_{\rm IN}$ . In PSAVE mode, $V_{\text{OUT}}$ is driven from a lower level to an upper level by a switching burst. Once the upper level has been reached, the switching is stopped and the quiescent current is reduced. $V_{\text{OUT}}$ falls from the upper to lower levels in this low current state as the load current discharges the output capacitor. The burst-to-off period in PSAVE will decrease as the load current reduces. The PSAVE switching burst frequency is controlled so that the inductor current ripple is similar to that in PWM mode. The minimum switching frequency during this period is limited to 650kHz. The SC196A automatically detects when to exit PSAVE mode by monitoring $V_{\text{OUT}}$ . For the SC196A to exit PSAVE mode, the load must be increased, causing $V_{\text{OUT}}$ to decrease until the power save exit threshold is reached. PSAVE levels are set high to minimize the undershoot when exiting PSAVE. The lower PSAVE comparator level is set +0.7% above $V_{\text{OUT}}$ , and the upper comparator level at +1.5% above $V_{\text{OUT}}$ with the exit threshold at -2% below $V_{\text{OUT}}$ . If PSAVE operation is required, then a $22\mu F$ output capacitor must be used. #### **100% Duty Cycle Operation** The 100% duty cycle mode may be selected by connecting the MODE pin high. This will allow the SC196A to maintain output regulation under low input voltage/high output voltage conditions. In 100% duty cycle operation, as the input supply drops toward the output voltage, the PMOS on-time increases linearly above the maximum value in fixed-frequency operation until the PMOS is active continuously. Once the PMOS is switched on continuously, the output voltage tracks the input voltage minus the voltage drop across the PMOS power device and inductor according to the following relationship: $$V_{\text{out}} = V_{\text{in}} - I_{\text{out}} \times (R_{\text{DSP}} + R_{\text{ind}})$$ where. $V_{OUT}$ = Output voltage $V_{IN}$ = Input voltage $I_{OUT}$ = Output current R<sub>DSP</sub> = PMOS switch ON resistance R<sub>IND</sub> = Series resistance of the inductor ### **Power Save Operation** ### Minimum V<sub>IN</sub> for Fixed Frequency Operation Vs. R<sub>IND</sub> ## Applications Information (Cont.) #### **Inductor Selection** The SC196A is designed for use with a $4.7\mu H$ inductor. The magnitude of the inductor current ripple is dependent on the inductor value and can be determined by the following equation: $$\Delta I_{L} = \frac{V_{\text{OUT}} \left(1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}\right)}{L \times f_{\text{OSC}}}$$ This equation demonstrates the relationship between input voltage, output voltage, and inductor ripple current. The inductor should have a low DCR to minimize the conduction losses and maximize efficiency. As a minimum requirement, the DC current rating of the inductor should be equal to the maximum load current plus half of the inductor current ripple, as shown by the following equation: $$I_{\text{LPK}} = I_{\text{OUT}(\text{MAX})} + \frac{\Delta I_{\text{L}}}{2}$$ Final inductor selection will depend on various design considerations, such as efficiency, EMI, size and cost. Table 1 lists the manufacturers of practical inductor options. ### **C**<sub>IN</sub> Selection The source input current to a buck converter is non-continuous. To prevent large input voltage ripple, a low ESR ceramic capacitor is required. A minimum value of $10\mu F$ should be used for sufficient input voltage filtering, and a $22\mu F$ should be used for improved input voltage filtering. ### **C**<sub>out</sub> Selection The internal compensation is designed to work with a certain output filter corner frequency, which is defined by the equation: $$f_c = \frac{1}{2\pi\sqrt{1 \times C_{OUT}}}$$ This single pole filter is designed to operate with a minimum output capacitor value of 10 $\mu$ F. Larger output capacitor values will improve transient performance. If PSAVE operation is required, the minimum capacitor value is 22 $\mu$ F. Output voltage ripple is a combination of the voltage ripple from the charge - discharge cycle of the output capacitor and the voltage created by the inductor ripple current passing through the output capacitor ESR. Selecting an output capacitor with a low ESR will reduce the output voltage ripple component, as can be seen in the following equation: $$\Delta V_{\text{OUT(ESR)}} = \Delta I_{\text{L(ripple)}} \times \text{ESR}_{\text{(COUT)}}$$ Capacitors with X7R or X5R ceramic dielectric are strongly recommended for their low ESR and superior temperature and voltage characteristics. Y5V capacitors should not be used as their temperature coefficients make them unsuitable for this application. Table 2 lists the manufacturers of recommended capacitor options. Table 1 — Recommended Inductors | Manufacturer/Part # | Value<br>(µH) | DCR<br>(Ω) | Rated<br>Current<br>(A) | Tolerance<br>(%) | Dimensions<br>LxWxH<br>(mm) | |------------------------------|---------------|------------|-------------------------|------------------|-----------------------------| | BI Technologies<br>HM66404R1 | 4.1 | 0.057 | 1.95 | 20 | 5.7 × 5.7 ×2.0 | | Coilcraft<br>D01608C-472ML | 4.7 | 0.09 | 1.5 | 20 | 6.6 × 4.5 × 3.0 | | TDK<br>VLCF4020T- 4R7N1R2 | 4.7 | 0.098 | 1.24 | 30 | 4.0 × 4.0 × 2.0 | | Taiyo Yuden<br>LMNP04SB4R7N | 4.7 | 0.050 | 1.2 | 30 | 5.0 × 5.0 × 2.0 | | TOKO<br>D52LC | 4.7 | 0.087 | 1.14 | 20 | 5.0 × 5.0 × 2.0 | | Sumida<br>CDRH3D16 | 4.7 | 0.050 | 1.2 | 30 | 3.8 × 3.8 × 1.8 | | Coilcraft<br>LPS3015 | 4.7 | 0.2 | 1.1 | 20 | 3.0 × 3.0 × 1.5 | Note: recommended Inductors do not necessarily guarantee rated performance of the part. Table 2 — Recommended Capacitors | Manufacturer/Part # | Value<br>(μF) | Rated<br>Voltage<br>(VDC) | Temperature<br>Characteristic | Case Size | |----------------------------------|---------------|---------------------------|-------------------------------|-----------| | Murata<br>GRM21BR60J226ME39L | 22 | 6.3 | X5R | 0805 | | Murata<br>GRM188R60J106<br>MKE19 | 10 | 6.3 | X5R | 0603 | | TDK<br>C2012X5R0J106K | 10 | 6.3 | X5R | 0603 | Note: Where PSAVE operation is required, $22\mu$ F must be used for $C_{0117}$ ## Applications Information (Cont.) #### **PCB Layout Considerations** Poor layout can degrade the performance of the DC-DC converter and can contribute to EMI problems, ground bounce, and resistive voltage losses. Poor regulation and instability can result. A few simple design rules can be implemented to ensure good layout: **1.** Place the inductor and filter capacitors as close to the device as possible and use short wide traces between the power components. - 2. Route the output voltage feedback path away from the inductor and LX node to minimize noise and magnetic interference. - 3. Maximize ground metal on the component side to improve the return connection and thermal dissipation. Separation between the LX node and GND should be maintained to avoid coupling of switching noise to the ground plane. - **4.** Use a ground plane with several vias connecting to the component side ground to further reduce noise interference on sensitive circuit nodes. # **Typical Characteristics** Efficiency vs. Load Current $V_{OUT} = 1.8V$ Efficiency vs. Load Current $V_{out} = 1.0V$ Efficiency vs. Load Current $V_{OUT} = 1.2V$ Efficiency vs. Input Voltage ### **PWM to PSAVE Hysteresis** # Typical Characteristics (Cont.) Quiescent Current vs. Input Voltage ### Quiescent Current vs. Input Voltage ### P-Channel R<sub>DSON</sub> vs. Input Voltage V<sub>IN</sub> (V) 5.5 # Typical Characteristics (Cont.) #### N-Channel R<sub>DSON</sub> vs. Input Voltage 0.22 0.20 T<sub>A</sub> = 85 °C 0.18 ୍<u>ପି</u> 0.16 TA = 25 °C 0.14 0.12 0.10 2.7 3.2 3.7 4.2 V<sub>IN</sub> (V) 4.7 5.2 ### **Switching Frequency vs. Temperature** ### 100% Duty Cycle Mode $\label{eq:condition} \begin{aligned} & \textbf{Time (400ns/div)} \\ & \text{Condition V}_{_{|N}} = 2.6\text{V}, \text{V}_{_{OUT}} = 1.8\text{V}, \text{I}_{_{OUT}} = 1.4\text{A}, \\ & \text{SYNC/PWM} = 1.15\text{MHz ext clock} \end{aligned}$ #### **PSAVE Operation** ### **PWM Operation** Time (1us/div) Condition $V_{IN}$ =3.6V, $V_{OUT}$ =1.8V, $I_{OUT}$ =150mA, SYNC/PWM= $V_{IN}$ ### **PSAVE Start-up** SYNC/PWM=GND # Typical Characteristics (Cont.) ### **PWM Start-up** Time (200us/div) Condition $V_{IN}$ =3.6V, $V_{OUT}$ =1.8V, $I_{OUT}$ =10mA, SYNC/PWM= $V_{IN}$ ### **Load Transient Response PSAVE** Time (100us/div) Condition $V_{IN}$ =3.6V, $V_{OUT}$ =1.8V, $I_{OUT}$ =1A to 100 mA, SYNC/PWM=GND ### **Load Transient Response PWM** #### **VID Code Change** $\begin{array}{c} \textbf{Time (400us/div)} \\ \textbf{Condition V}_{\text{IN}} = 3.6 \text{V, V}_{\text{OUT}} = 1.8 \text{V to } 1.5 \text{V, I}_{\text{OUT}} = 1 \text{A,} \\ \textbf{SYNC/PWM} = \textbf{V}_{\text{IN}} \end{array}$ ## **Applications Circuits** $V_{\text{OUT}}$ = 1.05V with PSAVE and 100% Duty Cycle ### Mobile Voltage Positioning for Reduced System Dissipation in "Sleep" Modes # $V_{\text{OUT}}$ = 1.0V with Forced PWM and no 100% Duty Cycle # Outline Drawing - MLP-10 | | | DIMENSIONS | | | | | | | | |---|-------|-------------|-----------|------|-------------|--------|------|--|--| | ١ | DIM | 11 | NCHE | S | MILLIMETERS | | | | | | | DIIVI | MIN | NOM | MAX | MIN | MOM | MAX | | | | | Α | .031 | - | .039 | 0.80 | - | 1.00 | | | | | A1 | .000 | - | .002 | 0.00 | - | 0.05 | | | | | A2 | - | (.008) | - | - | (0.20) | - | | | | | b | .007 | .007 .009 | | 0.18 | 0.23 | 0.30 | | | | | С | .074 | .079 | .083 | 1.87 | 2.02 | 2.12 | | | | | D | .042 | .048 | .052 | 1.06 | 1.21 | 1.31 | | | | | Е | .114 | .118 | .122 | 2.90 | 3.00 | 3.10 | | | | | е | | 020 BS | С | C | .50 BS | С | | | | | L | L .012 .016 | | .020 | 0.30 | 0.40 | 0.50 | | | | | N | | 10 | | | 10 | | | | | | aaa | | .003 | | | 0.08 | | | | | | bbb | | .004 | | | 0.10 | | | | #### NOTES: - 1. CONTROLLING DIMENSIONS ARE IN MILLIMETERS (ANGLES IN DEGREES). - 2. COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS TERMINALS. # Land Pattern - MLP-10 | DIMENSIONS | | | | | | | | |------------|--------|-------------|--|--|--|--|--| | DIM | INCHES | MILLIMETERS | | | | | | | С | (.112) | (2.85) | | | | | | | G | .075 | 1.90 | | | | | | | Н | .055 | 1.40 | | | | | | | K | .087 | 2.20 | | | | | | | Р | .020 | 0.50 | | | | | | | Χ | .012 | 0.30 | | | | | | | Υ | .037 | 0.95 | | | | | | | Ζ | .150 | 3.80 | | | | | | #### NOTES: THIS LAND PATTERN IS FOR REFERENCE PURPOSES ONLY. CONSULT YOUR MANUFACTURING GROUP TO ENSURE YOUR COMPANY'S MANUFACTURING GUIDELINES ARE MET. # **Contact Information** Semtech Corporation Power Management Products Division 200 Flynn Road, Camarillo, CA 93012 Phone: (805) 498-2111 Fax: (805) 498-3804 www.semtech.com