# SC2463 High Performance Quad Output Switching Regulator # **POWER MANAGEMENT** #### Description The SC2463 is a high performance controller for multioutput converters that can be configured for a wide variety of applications. The SC2463 utilizes PWM synchronous buck topologies where efficiency is most important. It also provides two dedicated programmable positive linear regulators using external transistors. Each of the four outputs is adjustable down to 0.5V. The two PWM switchers are synchronized 180° out of phase reducing input ripple, allowing for fewer input capacitors. Power up sequencing prevents converter latch-up. The SC2463 can be synchronized to other converters to prevent beat frequencies. The wide range programmable operating frequency allows users to optimize a converter design. The PWM switchers sense the voltage across the low-side MOSFETs on-resistance to efficiently provide adjustable current-limit, eliminating costly current-sense resistors. A POK signal is issued when soft-start is complete on both PWM switchers and their outputs are within 10% of the set point. #### **Features** - Two synchronized converters for low noise - Power up sequencing to prevent latch-up - Out of phase operation for low input ripple - Over current protection - ◆ Wide input range, 4.5 to 30V - Programmable frequency up to 700kHz - Low shutdown current 100uA - Two synchronous bucks for high efficiency at high current - Two programmable positive linear regulators - Output voltage as low as 0.5V - Small package TSSOP-28. This product is fully WEEE and RoHS compliant #### **Applications** - DSL applications with multiple input voltage requirements - Mixed-Signal applications requiring 4 positive output voltages - ◆ Cable modem power management - ◆ Base station power management # Typical Application Circuit # Absolute Maximum Ratings Exceeding the specifications below may result in permanent damage to the device, or device malfunction. Operation outside of the parameters specified in the Electrical Characteristics section is not implied. Exposure to Absolute Maximum rated conditions for extended periods of time may affect device reliability. | Parameter | Symbol | Maximum | Units | |-------------------------------------------------------------------------------------|------------------------------------|------------------------------|-------| | VIN, BDI | V <sub>IN</sub> , V <sub>BDI</sub> | -0.3 to 30 | V | | Power Dissipation at T <sub>A</sub> = 25°C (1) | Pd | 1.3 | W | | Operating Ambient Temperature Range | T <sub>A</sub> | -40 < T <sub>A</sub> < 105 | °C | | Operating Junction Temperature Range | T <sub>J</sub> | -40 < T <sub>J</sub> < 150 | °C | | Storage Temperature Range | T <sub>STG</sub> | -60 < T <sub>STG</sub> < 150 | °C | | Thermal Resistance, Junction to Case (1) | $\theta_{JC}$ | 13 | °C/W | | Thermal Resistance, Junction to Ambient (1) | $\theta_{JA}$ | 96 | °C/W | | Lead Temperature (Soldering) 10 Sec. | T <sub>SOLDER</sub> | 260 | °C | | Peak Reflow Soldering Temperature | T <sub>REFLOW</sub> | 235 | °C | | BST1, BST2 to PGND | | -0.3 to 35 | V | | PVCC, AVCC, GD1L, GD2L, BD3, BD4 to PGND | | -0.3 to 7 | V | | EO1, EO2, FB1, <u>FB2, F</u> B3, FB4, ILIM1, ILIM2, OSC, SYNC, POK, SS/SHDN to AGND | | -0.3 to 7 | V | | GD1H to PH1, GD2H to PH2 | | -0.3 to 7 | V | | PGND to AGND | | +/-0.3 | V | | PH1 to BST1, PH2 to BST2 | | -6 to 0.3 | V | | GD1H, GD1L, GD2H, GD2L peak source/sink current | | 1 | А | Note: (1) 1 x 1 inch 1 oz copper ground plane. # **Electrical Characteristics** Unless specified: $V_{IN} = 12V$ , PVCC = AVCC = 5V, fs = 600KHz, SS/ $\overline{SHDN} = 5V$ , SYNC = 0V, $T_A = T_J = -40$ °C to 105°C | Parameter | Test Conditions | Min | Тур | Max | Unit | | | | |--------------------------------------|--------------------------|------|------|------|------|--|--|--| | Power Supply using BDI Regulator | | | | | | | | | | Shutdown Current I <sub>SUPPLY</sub> | SS/ <del>SHDN</del> = 0V | | 100 | 200 | μΑ | | | | | Operating Current | No load | | 10 | 14 | mA | | | | | AVCC | VIN > 5.5V | 4.6 | 5 | 5.4 | V | | | | | PVCC | VIN > 5.5V | 4.6 | 5 | 5.4 | V | | | | | Undervoltage Lockout | Undervoltage Lockout | | | | | | | | | Start Threshold | | 3.90 | 4.20 | 4.45 | V | | | | | UVLO Hysteresis | | | 200 | | mV | | | | # Electrical Characteristics (Cont.) Unless specified: $V_{IN} = 12V$ , PVCC = AVCC = 5V, fs = 600KHz, SS/ $\overline{SHDN} = 5V$ , SYNC = 0V, $T_{A} = T_{J} = -40$ °C to 105°C | Parameter | Test Conditions | Min | Тур | Max | Unit | |-----------------------------------|---------------------------|-------|------|--------------|------| | PWM Comparator | | | | | | | Delay to Output | | | 70 | | nS | | Positive Linear Regulator with PN | P Transistor | | | | | | Feedback Voltage on FB4 | | 0.48 | 0.5 | 0.52 | V | | Feedback Input Leakage Current | | | 150 | | nA | | Internal FET On-Resistance | I <sub>siNK</sub> =5mA | | 40 | 80 | Ω | | Positive Linear Regulator with NP | N Transistor | | | | | | Feedback Voltage on FB3 | | 0.48 | 0.5 | 0.52 | mV | | Feedback Input Leakage Current | | | 150 | | nA | | Internal FET On-Resistance | I <sub>SOURCE</sub> = 5mA | | 70 | 140 | Ω | | PWM Error Amplifiers | | | | | | | Feedback Voltage on FB1, FB2 | T <sub>J</sub> = 25°C | 0.49 | 0.5 | 0.51 | V | | | | 0.488 | | 0.512 | | | Input Bias Current | | | 200 | | nA | | Open Loop Gain (1) | | 90 | | | dB | | Unity Gain Bandwidth | | | 3 | | MHz | | Output Sink Current | | | 2 | | mA | | Output Source Current | | | 2 | | mA | | Slew Rate | | | 1 | | V/µS | | Oscillator | | | | | | | Frequency Range | | 100 | | 700 | KHz | | Frequency | R <sub>T</sub> = 12.5K | 540 | 600 | 660 | KHz | | Ramp Peak Voltage | | | 3.8 | | V | | Ramp Valley Voltage | | | 0.75 | | V | | SYNC Input High Pulse Width | | 100 | | | nS | | SYNC Rise/Fall Time | | | | 50 | nS | | SYNC Frequency Range | | FOSC | | FOSC<br>+10% | kHz | | SYNC High/Low Threshold | | | 1.5 | | V | # Electrical Characteristics (Cont.) Unless specified: V<sub>IN</sub> = 12V, PVCC = AVCC = 5V, fs = 600KHz, SS/SHDN = 5V, SYNC = 0V, T<sub>A</sub> = T<sub>J</sub> = -40°C to 105°C | Parameter | Test Conditions | Min | Тур | Max | Units | |---------------------------------------------|---------------------------|------|------|-----|-------| | Duty Cycle | | • | | | • | | PWM 1 Maximum Duty Cycle | | | 80 | | 0/ | | PWM 2 Maximum Duty Cycle | fs = 100kHz to 700kHz | | 80 | | % | | PWM 1 & 2 Minimum On Time | fs = 100kHz to 700kHz | | 50 | | nS | | Current Limit | | · | | | | | CH1& 2 ILIM Set Voltage | T <sub>J</sub> = 25°C | 1.8 | 2 | 2.2 | V | | Temperature Coefficient of ILIM Set Voltage | | | 1.7 | | mV/°C | | Soft Start/Shut Down | | · | | | | | Charge Current | | 5 | 10 | 15 | μA | | Discharge Current | | | 1 | | mA | | Disable Switching Threshold Voltage | | 0.45 | 0.5 | 0.6 | V | | Disable BDI Regulator Threshold<br>Voltage | | 0.28 | 0.34 | | V | | Disable Low to Shut Down | | | 50 | | μS | | Output | | · | | | | | Gate Drive On-Resistance(H) | I <sub>SOURCE</sub> =15mA | | 2 | 5 | Ω | | Gate Drive On-Resistance(L) | I <sub>SINK</sub> =15mA | | 2 | 5 | Ω | | Rise Time(H) | C <sub>OUT</sub> = 1000pF | | 15 | | nS | | Fall Time(H) | C <sub>OUT</sub> = 1000pF | | 25 | | nS | | Rise Time(L) | C <sub>OUT</sub> = 1000pF | | 15 | | nS | | Fall Time(L) | C <sub>OUT</sub> = 1000pF | | 15 | | nS | | Power Good | | | | | | | FB1 & FB2 Trip Level above FB | | | 10 | | % | | Hysteresis | | | 1 | | % | | FB1 & FB2 Trip Level below FB | | | -10 | | % | | Hysteresis | | | 1 | | % | | PWR OK Output Low Level | Pullup resistor = 10K | | 0.4 | 0.7 | V | | PWR OK Output High Leakage | Pullup resistor = 10K | | | 30 | μA | # Electrical Characteristics (Cont.) Unless specified: $V_{IN} = 12V$ , PVCC = AVCC = 5V, fs = 600KHz, SS/ $\overline{SHDN} = 5V$ , SYNC = 0V, $T_A = T_J = -40$ °C to 105°C | Parameter | Test Conditions | | Тур | Max | Units | |------------------------------|-----------------|--|-----|-----|-------| | Thermal Protection | | | | | | | Thermal Shutdown Temperature | | | 150 | | °C | | Thermal Shutdown Hysteresis | | | 15 | | °C | #### Notes: - (1) Guaranteed by design. - (2) This device is ESD sensitive. Use of standard ESD handling precautions is required. # Pin Configuration # Ordering Information | Part Number(2) | Package <sup>(1)</sup> | Temp. Range (T <sub>J</sub> ) | |----------------|------------------------|-------------------------------| | SC2463TSTRT | TSSOP-28 | -40°C to +105°C | #### Notes: - (1) Only available in tape and reel packaging. A reel contains 2500 devices. - (2) Lead free product. This product is fully WEEE and RoHS compliant # Marking Information nnnn = Part Number (Example: 1406) yyww = Date Code (Example: 0012) xxxxx = Semtech Lot No. (Example: P94A01) # Pin Descriptions | Pin # | Pin Name | Pin Function | | |-------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 1 | ILIM1 | Adjustable current-limit pin set for the PWM switcher1. Connect a resistor from this pin to AGND. | | | 2 | FB1 | Voltage mode PWM switcher1 feedback input. Connect to a resistor-divider from output to FB1 to AGND to adjust the output voltage between 0.5V and 0.8 x $V_{IN}$ . The feedback set point is 0.5V. | | | 3 | EO1 | The PWM switcher1 loop compensation pin. Connect a compensation network to compensate the control loop. Type 3 compensation network is usually used. | | | 4 | BD4 | Open-drain output PNP transistor driver. Internally connected to the drain of an N-channel MOSFET. This pin connects to the base of an external PNP pass transistor to form a positive linear regulator. | | | 5 | FB4 | PNP transistor positive linear regulator feedback input. Connect to a resistor-divider between the positive linear regulator and AGND to adjust the output voltage. The feedback set point is 0.5V. | | | 6 | SS/SHDN | The pin provides a soft-start function for the PWM switchers and positive linear regulators. When the pin reaches 0.5V, the regulated 10uA pull-up current source charges the capacitor connected from this pin to AGND. The error amplifier reference voltage of switcher1, switcher2 and the two positive linear regulators ramps from 0.7V to 2V respectively following the sequence. If the pin is pulled down below 0.5V, the SC2463 is disabled. If the SS/SHDN pin is pulled down below 0.34V, the bias PNP transistor for SC2463 is disabled and the supply current is only 100uA. | | | 7 | SYNC | The pin can be used to synchronize two or more controllers. This pin requires a 10K resistor to AGND when it is not used. | | | 8 | POK | Open-drain power-good output. POK is low when the output voltage is more than 10% below or above the regulation point. POK is high impedance when the output is in regulation. Connect a resistor between the pin and PVCC. | | | 9 | OSC | Oscillator frequency adjustable input. Connect a resistor between the pin and AGND to set the PWM frequency. | | | 10 | FB3 | NPN transistor positive linear regulator feedback input. Connect to a resistor-divider between the positive linear regulator and AGND to adjust the output voltage. The feedback set point is 0.5V. | | | 11 | BD3 | Open-drain output NPN transistor driver. Internally connected to the drain of a P-channel MOSFET. This pin connects to the base of an external NPN pass transistor to form a positive linear regulator. | | | 12 | EO2 | The PWM switcher2 loop compensation pin. Connect a compensation network to compensate the control loop. Type 3 compensation network is usually used. | | | 13 | FB2 | Voltage mode PWM switcher2 feedback input. Connect to a resistor-divider from output to FB2 to AGND to adjust the output voltage between 0.5V and 0.8 x $V_{_{\rm IN.}}$ The feedback set points 0.5V. | | | 14 | ILIM2 | Adjustable current-limit pin set for the PWM switcher2. Connect a resistor from this pin to AGND. | | | 15 | AGND | This is small signal ground and must be routed separately from the high current ground PGND. All voltage levels are measured with respect to this pin. A ceramic capacitor should be connected right to this pin for noise decoupling. | | # Pin Descriptions (Cont.) | Pin # | Pin Name | Pin Function | | |-------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 16 | AVCC | This pin is connected to the output of the external linear regulator to supply the IC. The IC may be powered directly from a single 5V (±10%) supply at this pin but low-shutdown-current is lost. The pin must be always decoupled to AGND with a minimum of 1uF ceramic capacitor, place very close to the pin. | | | 17 | BST2 | The pin powers the upper MOSFET driver of PWM switcher2. Connect this pin to the junction of the bootstrap capacitor and cathode of the bootstrap diode. The anode of the bootstrap diode is connected to the PVCC. | | | 18 | GD2H | Switcher2 upper MOSFET gate driver output. It swings between BST2 and PH2. | | | 19 | PH2 | The pin is connected to the junction of the upper MOSFET's source, output inductor and lower MOSFET's drain. | | | 20 | GD2L | Switcher2 lower MOSFET gate driver output. It swings between PVCC and PGND. | | | 21 | PGND | The pin provides the power ground for the lower gate drivers for both PWM switchers. It should be connected to the sources of the lower MOSFETs and the negative terminal of the input capacitors. | | | 22 | PVCC | This pin is connected to the output of the external linear regulator to supply the internal lower gate drivers for both PWM switchers. It may be powered directly from a single 5V (±10%) supply at this pin but low-shutdown-current is lost. The pin must be always decoupled to PGND with a minimum of 10uF ceramic capacitor, place very close to the pin. | | | 23 | GD1L | Switcher1 lower MOSFET gate driver output. It swings between PVCC and PGND. | | | 24 | PH1 | The pin is connected to the junction of the upper MOSFETs source, output inductor and lower MOSFETs drain. | | | 25 | GD1H | Switcher1 upper MOSFET gate driver output. It swings between BST1 and PH1. | | | 26 | BST1 | The pin powers the upper MOSFET driver of PWM switcher1. Connect this pin to the junction of the bootstrap capacitor and cathode of the bootstrap diode. The anode of the bootstrap diode is connected to the PVCC. | | | 27 | VIN | The pin is internally connected to the pull-up resistor of an N-channel MOSFET to regulate the bias for the IC. | | | 28 | BDI | The external bias pass PNP transistor driver. Internally connected to the drain of an N-channel MOSFET. | | # Block Diagram # **Applications Information** The SC2463 is designed to control and drive two N-Channel MOSFET PWM synchronous buck switchers and two positive linear regulators. The two PWM switchers are synchronized 180° out of phase for low input ripple and noise. The switching frequency is programmable to optimize design. The SC2463 PWM switchers feature lossless current sensing and programmable over current limit. The two positive linear regulators output voltages are adjustable. #### **Power Supplies** Supplies VIN, PVCC and AVCC from the input source are used to power the SC2463. An external PNP transistor linear regulator supplies AVCC and PVCC. The AVCC supply provides the bias for the oscillator, the switchers, the linear regulator controllers and the POK circuitry. PVCC is used to drive the low side MOSFET gate. In low shutdown current mode, the PNP transistor is turned off, disabling AVCC and PVCC. #### Soft-start, Sequencing and Disabling A 10µA current source pulls up on the SS/SHDN pin. When the SS/SHDN pin reaches 0.5V, the first switcher is activated and the reference input of the error amplifier is ramped up with the soft-start voltage. When the SS/SHDN pin reaches 2V, the SS/SHDN pin is pulled down to approximately 0.7V and the second switcher begins to soft-start in an identical fashion to the first switcher. When the SS/SHDN pin reaches 2V for the second time, the SS/SHDN pin is pulled down to approximately 0.7V again, and then the positive linear regulators ramp up with the SS/SHDN pin voltage. The SS/SHDN pin is eventually pulled up to the supply AVCC. The soft-start time is controlled by the value of the capacitor connected to the SS/SHDN pin. If the $SS/\overline{SHDN}$ pin is pulled down below 0.5V, the SC2463 is disabled. If the $SS/\overline{SHDN}$ pin is pulled down below 0.34V, the bias PNP transistor for SC2463 is disabled and the supply current is only 100uA. The power-ok circuitry monitors the FB inputs of the error amplifiers of the switchers. If the voltage on these inputs goes above 0.55V or below 0.45V then the POK pin is pulled low. The POK pin is held low until the end of the start-up sequence. #### **Frequency Setting and Synchronization** The internal oscillator free-running frequency of the SC2463 is set by an external resistor using the following formula: $$R_{freq} = \frac{7.9 \times 10^9}{fs - 12 \times 10^3}$$ When it is synchronized externally, the applied clock frequency should be equal or greater than the free-running frequency. #### **Setting Current Limit** SC2463 monitors the voltage drop in the lower MOSFETs Rdson voltage to sense an over current condition. This method of current sensing minimizes any unnecessary losses due to external sense resistance. The SC2463 utilizes an internal current source and an external resistor connected from the ILIM pins to the AGND pin to program a current limit level. This limit is programmable by choosing the resistor relative to the level required. The value of the resistor can be selected by the following formula: Rilim = 2000/(Ilim \* Rdson) Rilim should be between 10K and 100K. An internal comparator with a reference from the level set by the external resistor monitors the voltage drop across the lower MOSFET. Once the Vdson of the MOSFET exceeds this level, the low side gate is turned on and the upper MOSFET is turned off in the next switching cycle. #### **Gate Drives** The low side gate driver is supplied from PVCC and provides a peak source/sink current of 1A. The high side gate drive is also capable of sourcing and sinking peak currents of 1A. The high side MOSFET gate drive can be provided by an external 12V supply that is connected from BST to GND. The actual gate to source voltage of the upper MOSFET will approximately equal 7V (12V-VCC). If the external 12V supply is not available, a classical bootstrap technique can be implemented from the PVCC supply. A bootstrap capacitor is connected from BST to Phase while PVCC is connected through a diode (Schottky or other fast low VF diode) to the BST. This will provide a gate to source voltage approximately equal to the VCC-Vdiode drop. # Applications Information (Cont.) Shoot through control circuitry provides a 30ns dead time to ensure both the upper and lower MOSFET will not turn on simultaneously and cause a shoot through condition. #### **Error Amplifier and PWM Controller** In closed loop operation, the internal oscillator ramp ranges from 0.75V to 3.8V. The error amplifier output ranges determines duty-ratio of a converter. The synchronous continuous-conduction mode of operation allows the SC2463 to regulate the output irrespective of the direction of the load current. The SC2463 uses voltage-mode control for good noise immunity and ease of compensation. The low-side MOSFET of each channel is turned off at the falling-edge of the phase timing clock. After a brief non-overlapping time interval of 30ns, the high-side MOSFET is turned on. The phase inductor current ramps up. When the internal ramp reaches the threshold determined by the error amplifier output, the high-side MOSFET is turned off. As long as phase voltage collapses below 1.5V, the low-side MOSFET is turned on. #### **Buck Converter** Buck converter design includes the following specifications: Input voltage range: $V_{in} \in [V_{in,min}, V_{in,max}]$ Input voltage ripple (peak-to-peak): $\Delta V_{in}$ Output voltage: V Output voltage accuracy: ε Output voltage ripple (peak-to-peak): $\Delta V_{o}$ Nominal output (load) current: $I_{o}$ Maximum output current limit: $I_{o,max}^{\tilde{}}$ Output (load) current transient slew rate: $dI_{o}$ (A/s) Circuit efficiency: n Selection criteria and design procedures for the following are described: - 1) output inductor (L) type and value - 2) output capacitor (C<sub>o</sub>) type and value - 3) input capacitor $(C_{in})$ type and value - 4) power MOSFETs - 5) current sensing and limiting circuit - 6) voltage sensing circuit - 7) loop compensation network #### Operating Frequency (f<sub>s</sub>) The switching frequency in the SC2463 is userprogrammable. The advantages of using constant frequency operation are simple passive component selection and ease of feedback compensation. Before setting the operating frequency, the following trade-offs should be considered: - 1) Passive component size - 2) Circuitry efficiency - 3) EMI condition - 4) Minimum switch on time and - 5) Maximum duty ratio For a given output power, the sizes of the passive components are inversely proportional to the switching frequency, whereas MOSFET/Diode switching losses are proportional to the operating frequency. Other issues such as heat dissipation, packaging and the cost issues are also to be considered. The frequency bands for signal transmission should be avoided because of EM interference. #### **Minimum Switch On Time Consideration** In the SC2463, the falling edge of the clock turns on the top MOSFET. The inductor current and the sensed voltage ramp up. After the internal ramp voltage crosses a threshold determined by the error amplifier output, the top MOSFET is turned off. The propagation delay time from the turn-on of the controlling FET to its turnoff is the minimum switch on time. The SC2463 has a minimum on time of about 50ns at room temperature. This is the shortest on interval of the controlling FET. The controller either does not turn on the top MOSFET at all or turns it on for at least 50ns. For a synchronous step-down converter, the operating duty cycle is $V_0/V_{\rm IN}$ . So the required on time for the top MOSFET is $V_0/(V_{IN}fs)$ . If the frequency is set such that the required pulse width is less than 50ns, then the converter will start skipping cycles. Due to minimum on time limitation, simultaneously operating at very high switching frequency and very short duty cycle is not practical. If the voltage conversion ratio $V_{o}/V_{in}$ and hence the required duty cycle is higher, the switching frequency can be increased to reduce the size of passive components. #### Applications Information (Cont.) There will not be enough modulation headroom if the on time is simply made equal to the minimum on time of the SC2463. For ease of control, we recommend the required pulse width to be at least 1.5 times the minimum on time. #### Inductor (L) and Ripple Current Both step-down controllers in the SC2463 operate in synchronous continuous-conduction mode (CCM) regardless of the output load. The output inductor selection/design is based on the output DC and transient requirements. Both output current and voltage ripples are reduced with larger inductors but it takes longer to change the inductor current during load transients. Conversely smaller inductors results in lower DC copper losses but the AC core losses (flux swing) and the winding AC resistance losses are higher. A compromise is to choose the inductance such that peak-to-peak inductor ripple-current is 20% to 30% of the rated output load current. Assuming that the inductor current ripple (peak-to-peak) value is $\delta^*I_{s}$ , the inductance value will then be $$L = \frac{V_o(1-D)}{\delta I_o f_s}.$$ The peak current in the inductor becomes $(1+\delta/2)*lo$ and the RMS current is $$I_{L,rms} = I_o \sqrt{1 + \frac{\delta^2}{12}}.$$ The followings are to be considered when choosing inductors: - a) Inductor core material: For high efficiency applications above 350KHz, ferrite, Kool-Mu and polypermalloy materials should be used. Low-cost powdered iron cores can be used for cost sensitive-applications below 350KHz but with attendant higher core losses. - b) Select inductance value: Sometimes the calculated inductance value is not available off-the-shelf. The designer can choose the adjacent (larger) standard inductance value. The inductance varies with temperature and DC current. It is a good engineering practice to re-evaluate the resultant current ripple at the rated DC output current. c) Current rating: The saturation current of the inductor should be at least 1.5 times of the peak inductor current under all conditions. # Output Capacitor (C<sub>o</sub>) and V<sub>out</sub> Ripple The output capacitor provides output current filtering in steady state and serves as a reservoir during load transient. The output capacitor can be modeled as an ideal capacitor in series with its parasitic ESR $(R_{\rm esr})$ and ESL $(L_{\rm esf})$ (Figure 1). Figure 1. An equivalent circuit of $C_0$ If the current through the branch is $i_{\mbox{\tiny b}}(t),$ the voltage across the terminals will then be $$V_{o}(t) = V_{o} + \frac{1}{C_{o}} \int_{0}^{t} i_{b}(t)dt + L_{esl} \frac{di_{b}(t)}{dt} + R_{esr}i_{b}(t).$$ This basic equation illustrates the effect of ESR, ESL and $C_{\circ}$ on the output voltage. The first term is the DC voltage across $C_{\circ}$ at time t=0. The second term is the voltage variation caused by the charge balance between the load and the converter output. The third term is voltage ripple due to ESL and the fourth term is the voltage ripple due to ESR. The total output voltage ripple is then a *vector* sum of the last three terms. Since the inductor current is a triangular waveform with peak-to-peak value $\delta * I_o$ , the ripple-voltage caused by inductor current ripples is $$\Delta V_{\rm C} \approx \frac{\delta I_{\rm o}}{8C_{\rm o}f_{\rm o}}$$ the ripple-voltage due to ESL is $$\Delta v_{ESL} = L_{esl} f_s \frac{\delta I_o}{D},$$ and the ESR ripple-voltage is #### Applications Information (Cont.) $$\Delta v_{ESR} = R_{esr} \delta I_o$$ . Aluminum capacitors (e.g. electrolytic, solid OS-CON, POSCAP, tantalum) have high capacitances and low ESL's. The ESR has the dominant effect on the output ripple voltage. It is therefore very important to minimize the ESR. When determining the ESR value, both the steady state ripple-voltage and the dynamic load transient need to be considered. To keep the steady state output ripple-voltage $< \Delta V_{_{0}}$ , the ESR should satisfy $$R_{esr1} < \frac{\Delta V_o}{\delta I_o}$$ . To limit the dynamic output voltage overshoot/undershoot within $\alpha$ (say 3%) of the steady state output voltage) from no load to full load, the ESR value should satisfy $$R_{esr2} < \frac{\alpha V_o}{I_o}$$ . Then, the required ESR value of the output capacitors should be $$R_{esr} = min\{R_{esr1}, R_{esr2}\}.$$ The voltage rating of aluminum capacitors should be at least $1.5V_{\rm o}$ . The RMS current ripple rating should also be greater than $$\frac{\delta I_o}{2\sqrt{3}}$$ . Usually it is necessary to have several capacitors of the same type in parallel to satisfy the ESR requirement. The voltage ripple cause by the capacitor charge/discharge should be an order of magnitude smaller than the voltage ripple caused by the ESR. To guarantee this, the capacitance should satisfy $$C_o > \frac{10}{2\pi f_s R_{est}}$$ . In many applications, several low ESR ceramic capacitors are added in parallel with the aluminum capacitors in order to further reduce ESR and improve high frequency decoupling. Because the values of capacitance and ESR are usually different in ceramic and aluminum capacitors, the following remarks are made to clarify some practical issues. <u>Remark 1:</u> High frequency ceramic capacitors may not carry most of the ripple current. It also depends on the capacitor value. Only when the capacitor value is set properly, the effect of ceramic capacitor low ESR starts to be significant. For example, if a $10\mu\text{F}$ , $4m\Omega$ ceramic capacitor is connected in parallel with $2x1500\mu\text{F}$ , $90m\Omega$ electrolytic capacitors, the ripple current in the ceramic capacitor is only about 42% of the current in the electrolytic capacitors at the ripple frequency. If a $100\mu\text{F}$ , $2m\Omega$ ceramic capacitor is used, the ripple current in the ceramic capacitor will be about 4.2 times of that in the electrolytic capacitors. When two $100\mu\text{F}$ , $2m\Omega$ ceramic capacitors are used, the current ratio increases to 8.3. In this case most of the ripple current flows in the ceramic decoupling capacitor. The ESR of the ceramic capacitors will then determine the output ripple-voltage. <u>Remark 2:</u> The total equivalent capacitance of the filter bank is not simply the sum of all the paralleled capacitors. The total equivalent ESR is not simply the parallel combination of all the individual ESR's either. Instead they should be calculated using the following formulae. $$C_{eq}(\omega) := \frac{(R_{1a} + R_{1b})^2 \omega^2 C_{1a}^2 C_{1b}^2 + (C_{1a} + C_{1b})^2}{(R_{1a}^2 C_{1a} + R_{1b}^2 C_{1b}) \omega^2 C_{1a} C_{1b} + (C_{1a} + C_{1b})^2}$$ $$R_{eq}(\omega) := \frac{R_{1a}R_{1b}(R_{1a} + R_{1b})\omega^2 C_{1a}{}^2 C_{1b}{}^2 + (R_{1b}C_{1b}{}^2 + R_{1a}C_{1a}{}^2)}{(R_{1a} + R_{1b})^2 \omega^2 C_{1a}{}^2 C_{1b}{}^2 + (C_{1a} + C_{1b})^2}$$ where $R_{1a}$ and $C_{1a}$ are the ESR and capacitance of electrolytic capacitors, and $R_{1b}$ and $C_{1b}$ are the ESR and capacitance of the ceramic capacitors respectively. (Figure 2) Figure 2. Equivalent RC branch. Reg and Ceg are both functions of frequency. For rigorous #### Applications Information (Cont.) design, the equivalent ESR should be evaluated at the ripple frequency for voltage ripple calculation when both ceramic and electrolytic capacitors are used. If $\rm R_{1a} = R_{1b} = R_{1}$ and $\rm C_{1a} = C_{1b} = C_{1}$ , then $\rm R_{eq}$ and $\rm C_{eq}$ will be frequency-independent and $$R_{eq} = 1/2 R_1$$ and $C_{eq} = 2C_1$ . #### Input Capacitor (C<sub>in</sub>) The input supply to the converter usually comes from a pre-regulator. Since the input supply is not ideal, input capacitors are needed to filter the current pulses at the switching frequency. A simple buck converter is shown in Figure 3. Figure 3. A simple model for the converter input In Figure 3 the DC input voltage source has an internal impedance $R_{\rm in}$ and the input capacitor $C_{\rm in}$ has an ESR of $R_{\rm esr}$ . MOSFET and input capacitor current waveforms, ESR voltage ripple and input voltage ripple are shown in Figure 4. Figure 4. Typical waveforms at converter input It can be seen that the current in the input capacitor pulses with high di/dt. Capacitors with low ESL should be used. It is also important to place the input capacitor close to the MOSFET's on the PC board to reduce trace inductances around the pulse current loop. The RMS value of the capacitor current is approximately $$I_{Cin} = I_o \sqrt{D[(1 + \frac{\delta^2}{12})(1 - \frac{D}{\eta})^2 + \frac{D}{\eta^2}(1 - D)]}.$$ The power dissipated in the input capacitors is then $$P_{cin} = I_{cin}^2 R_{esr}$$ For reliable operation, the maximum power dissipation in the capacitors should not result in more than 10°C of temperature rise. Many manufacturers specify the maximum allowable ripple current (ARMS) rating of the capacitor at a given ripple frequency and ambient temperature. The input capacitance should be high enough to handle the ripple current. For higher power applications, multiple capacitors are placed in parallel to increase the ripple current handling capability. Sometimes meeting tight input voltage ripple specifications may require the use of larger input capacitance. At full load, the peak-to-peak input voltage ripple due to the ESR is $$\Delta v_{ESR} = R_{esr} (1 + \frac{\delta}{2}) I_o$$ The peak-to-peak input voltage ripple due to the capacitor is $$\Delta V_{\rm C} \approx \frac{\rm DI_{\rm o}}{\rm C_{\rm in}f_{\rm s}}$$ From these two expressions, $C_{\rm IN}$ can be found to meet the input voltage ripple specification. In a multi-phase converter, channel interleaving can be used to reduce ripple. The two step-down channels of the SC2463 operate at 180 degrees from each other. If both step-down channels in the SC2463 are connected in parallel, both the input and the output RMS currents will be reduced. Ripple cancellation effect of interleaving allows the use of smaller input capacitors. When converter outputs are connected in parallel and interleaved, smaller inductors and capacitors can be used for each channel. The total output ripple-voltage remains unchanged. Smaller inductors speeds up output load transient. #### Applications Information (Cont.) When two channels with a common input are interleaved, the total DC input current is simply the sum of the individual DC input currents. The combined input current waveform depends on duty ratio and the output current waveform. Assuming that the output current ripple is small, the following formula can be used to estimate the *RMS* value of the ripple current in the input capacitor. Let the duty ratio and output current of Channel 1 and Channel 2 be $D_1$ , $D_2$ and $I_{01}$ , $I_{02}$ , respectively. If $D_1 < 0.5$ and $D_2 < 0.5$ , then $$I_{Cin} \approx \sqrt{D_1 I_{01}^2 + D_2 I_{02}^2}$$ . If $D_1 > 0.5$ and $(D_1 - 0.5) < D_2 < 0.5$ , then $$I_{Cin} \approx \sqrt{0.5 I_{o1}^{2} + (D_{1} - 0.5)(I_{o1} + I_{o2})^{2} + (D_{2} - D_{1} + 0.5)I_{o2}^{2}}.$$ If $D_1 > 0.5$ and $D_2 < (D_1 - 0.5) < 0.5$ , then $$I_{Cin} \approx \sqrt{0.5{I_{o1}}^2 + D_2(I_{o1} + I_{o2})^2 + (D_1 - D_2 - 0.5){I_{o2}}^2}.$$ If $D_1 > 0.5$ and $D_2 > 0.5$ , then $$I_{Cin} \approx \sqrt{(D_1 + D_2 - 1)(I_{o1} + I_{o2})^2 + (1 - D_2)I_{o1}^2 + (1 - D_1)I_{o2}^2}.$$ ## **Choosing Power MOSFETs** Main considerations in selecting the MOSFETs are power dissipation, cost and packaging. Switching losses and conduction losses of the MOSFETs are directly related to the total gate charge ( $C_g$ ) and channel on-resistance ( $R_{ds(on)}$ ). In order to judge the performance of MOSFETs, the product of the total gate charge and on-resistance is used as a figure of merit (FOM). Transistors with the same FOM follow the same curve in Figure 5. The closer the curve is to the origin, the lower is the FOM. This means lower switching loss or lower conduction loss or both. It may be difficult to find MOSFETs with both low $C_g$ and low $R_{ds(on)}$ . Usually a trade-off between $R_{ds(on)}$ and $C_g$ has to be made. Figure 5. Figure of Merit curves MOSFET selection also depends on applications. In many applications, either switching loss or conduction loss dominates for a particular MOSFET. For synchronous buck converters with high input to output voltage ratios, the top MOSFET is hard switched but conducts with very low duty cycle. The bottom switch conducts at high duty cycle but switches at near zero voltage. For such applications, MOSFETs with low $C_g$ are used for the top switch and MOSFETs with low $R_{ds(on)}^g$ are used for the bottom switch. MOSFET power dissipation consists of - a) conduction loss due to the channel resistance $R_{ds(qn)}$ - b) switching loss due to the switch rise time $t_r$ and fall time $t_a$ and - c) the gate loss due to the gate resistance $R_c$ . #### Top Switch: The RMS value of the top switch current is calculated as $$I_{Q1,rms} = I_o \sqrt{D(1 + \frac{\delta^2}{12})}.$$ The conduction losses are then $$P_{tc} = I_{Q1,rms}^{2} R_{ds(on)}.$$ $R_{\rm ds(on)}$ varies with temperature and gate-source voltage. Curves showing $R_{\rm ds(on)}$ variations can be found in manufacturers' data sheet. From the Si4860 datasheet, $R_{\rm ds(on)}$ is less than 8mW when $V_{\rm gs}$ is greater than 10V. However $R_{\rm ds(on)}$ increases by 50% as the junction temperature increases from 25°C to 110°C. The switching losses can be estimated using the simple formula # Applications Information (Cont.) $$P_{ts} = \frac{1}{2} (t_r + t_f) (1 + \frac{\delta}{2}) I_o V_{in} f_s$$ . where t, is the rise time and t, is the fall time of the switching process. Different manufactures have different definitions and test conditions for $t_r$ and $t_f$ . To clarify these, we sketch the typical MOSFET'switching characteristics under clamped inductive mode in Figure 6. Figure 6. MOSFET switching characteristics Where, $Q_{gs1}$ is the gate charge needed to bring the gate-to-source voltage $V_{gs}$ to the threshold voltage $V_{gs\_th}$ , $Q_{gs2}$ is the additional gate charge required for the switch current to reach its full-scale value $I_{ds}$ and $Q_{sd}$ is the charge needed to charge gate-to-drain (Miller) capacitance when $V_{ds}$ is falling. Switching losses occur during the time interval $[t_1, t_2]$ . Defining $t_r = t_3 - t_1$ and $t_r$ can be approximated as $$t_{r} = \frac{(Q_{gs2} + Q_{gd})R_{gt}}{V_{cc} - V_{gsp}}. \label{eq:transformation}$$ where $R_{\rm gt}$ is the total resistance from the driver supply rail to the gate of the MOSFET. It includes the gate driver internal impedance $R_{\rm gi}$ , external resistance $R_{\rm ge}$ and the gate resistance $R_{\rm g}$ within the MOSFET i.e. $$R_{gt} = R_{gi} + R_{ge} + R_{g}.$$ $\rm V_{\rm gsp}$ is the Miller plateau voltage shown in Figure 11. Similarly an approximate expression for t, is $$t_{f} = \frac{(Q_{gs2} + Q_{gd})R_{gt}}{V_{gsn}}.$$ Only a portion of the total losses $P_g = Q_g V_{cc} f_s$ is dissipated in the MOSFET package. Here $\mathbf{Q}_{\mathrm{g}}$ is the total gate charge specified in the datasheet. The power dissipated within the MOSFET package is $$P_{tg} = \frac{R_g}{R_{qt}} Q_g V_{cc} f_s.$$ The total power loss of the top switch is then $$P_{t} = P_{tc} + P_{ts} + P_{tg}.$$ If the input supply of the power converter varies over a wide range, then it will be necessary to weigh the relative importance of conduction and switching losses. This is because conduction losses are inversely proportional to the input voltage. Switching loss however increases with the input voltage. The total power loss of MOSFET should be calculated and compared for high-line and low-line cases. The worst case is then used for thermal design. #### **Bottom Switch:** The RMS current in bottom switch can be shown to be $$I_{Q2,rms} = I_o \sqrt{(1-D)(1+\frac{\delta^2}{12})}.$$ The conduction losses are then $$P_{bc} = I_{Q2,rms}^2 R_{ds(on)}$$ where $R_{_{\text{ds(on)}}}$ is the channel resistance of bottom MOSFET. If the input voltage to output voltage ratio is high (e.g. $V_{in}$ =12V, $V_{o}$ =1.5V), the duty ratio D will be small. Since the bottom switch conducts with duty ratio (1-D), the corresponding conduction losses can be quite high. Due to non-overlapping conduction between the top and the bottom MOSFET's, the internal body diode or the external Schottky diode across the drain and source terminals always conducts prior to the turn on of the bottom MOSFET. The bottom MOSFET switches on with $$P_{bs} = \frac{1}{2} (t_r + t_f) (1 + \frac{\delta}{2}) I_o V_d f_s$$ only a diode voltage between its drain and source is negligible due to near zero-voltage switching. The gate losses are estimated as terminals. The switching loss $$P_{bg} = \frac{R_g}{R_{gt}} Q_g V_{cc} f_s.$$ The total bottom switch losses are then $$P_b = P_{bc} + P_{bs} + P_{bg}.$$ # Applications Information (Cont.) Once the power losses $P_{loss}$ for the top $(P_t)$ and bottom $(P_b)$ MOSFET's are known, thermal and package design at component and system level should be done to verify that the maximum die junction temperature $(T_{j,max}, usually 125^{\circ}C)$ is not exceeded under the worst-case condition. The equivalent thermal impedance from junction to ambient $(\theta_{ia})$ should satisfy $$\theta_{ja} \le \frac{T_{j,max} - T_{a,max}}{P_{loss}}.$$ $\theta_{\rm ja}$ depends on the die to substrate bonding, packaging material, the thermal contact surface, thermal compound property, the available effective heat sink area and the air flow condition (free or forced convection). Actual temperature measurement of the prototype should be carried out to verify the thermal design. #### **Setting the Output Voltage** The non-inverting input of the channel-one error amplifier is internally tied the 0.5V voltage reference output. A simple voltage divider ( $R_{o1}$ at top and $R_{o2}$ at bottom) sets the converter output voltage. The voltage feedback gain h=0.5/ $V_{o}$ is related to the divider resistors value as $$R_{o2} = \frac{h}{1 - h} R_{o1}.$$ Once either $R_{o1}$ or $R_{o2}$ is chosen, the other can be calculated for the desired output voltage $V_o$ . Since the number of standard resistance values is limited, the calculated resistance may not be available as a standard value resistor. As a result, there will be a set error in the converter output voltage. This non-random error is caused by the feedback voltage divider ratio. It cannot be corrected by the feedback loop. The following table lists a few standard resistor combinations for realizing some commonly used output voltages. Only the voltages in boldface can be precisely set with standard 1% resistors. From this table, one may also observe that when the value $$\frac{1-h}{h} = \frac{V_o - 0.5}{0.5}$$ | Vo (V) | 0.6 | 0.9 | 1.2 | 1.5 | 1.8 | 2.5 | 3.3 | |-----------|-----|-----|------|-----|-------|-------|-------| | (1-h)/h | 0.2 | 0.8 | 1.4 | 2 | 2.6 | 4 | 5.6 | | Ro1 (Ohm) | 200 | 806 | 1.4K | 2K | 2.61K | 4.02K | 5.62K | | Ro2 (Ohm) | 1K and its multiples fall into the standard resistor value chart (1%, 5% or so), it is possible to use standard value resistors to exactly set up the required output voltage value. The input bias current of the error amplifier also causes an error in setting the output voltage. The maximum inverting input bias currents of error amplifiers 1 or 2 is 200nA. Since the non-inverting input is biased to 0.5V, the percentage error in the second output voltage will be $100\% \bullet (0.2 \text{uA}) \ \text{R}_{01} \bullet \text{R}_{02} / [0.5 \bullet (\text{R}_{01} + \text{R}_{02})]$ . #### **Valley Current Sensing for Current-Limit** The valley current sensing for current limiting is a unique scheme which could sense the voltage across the bottom switch MOSFET when it is on. The scheme is robust with good noise immunity due to reference to ground. The current sensing point is at a delay time $t_{\mbox{\tiny dv}}$ before the beginning of a switching cycle. Therefore, the actual valley current is $$I_{V} = -\frac{V_{o}}{R_{DS(ON)-B} + R_{L}} (1 - e^{-\frac{I_{ob}}{\tau_{2}}}) + I_{VS} e^{-\frac{I_{ob}}{\tau_{2}}}$$ where, $I_{vs}$ is the preset valley current limiting threshold. If a sensed current exceeds the threshold, the top switch will keep off in the next cycle until the current goes back below the threshold. In steady state, since the output voltage is out of regulation in over current condition, the control loop will try to make maximum duty cycle for the top switch as it is on, which is usually greater than 80%. Therefore, as the current falls back below the threshold, it is on in the next almost full cycle. The peak current is not controlled and only depends upon circuit parameters and operating condition in this cycle. The peak current $I_{\rm p}$ is $$I_{P} = \frac{V_{in} - V_{o}}{R_{DS(ON)_{-}T} + R_{L}} (1 - e^{-\frac{T}{\tau_{1}}}) + I_{V} e^{-\frac{T}{\tau_{1}}}$$ #### Applications Information (Cont.) Where, T is switching cycle period. Because the inductor current ramps up according to Vin –Vo, and down with Vo, a falling output voltage in over current condition moves the inductor "ramp up" current up faster and the peak current $I_p$ larger but the "ramp down" current slower. As long as the current is still larger than the current limiting threshold, the top switch is held off. The switching frequency is folded back lower but average current is still relatively high. An example is shown in Typical Characteristics section with input voltage 12V and output voltage 5V with output current 3.5A. The preset valley current limit is 5A, which has to be greater than full load current 3.5A. When the output is shorted, the inductor peak current and the load current, both are a function of the input voltage and the output inductance, would be higher than the current limit. Therefore, proper thermal management and inductor saturation current rating have to be considered at the worst conditions. #### **Loop Compensation** SC2463 is a voltage mode buck controller with high gain bandwidth error amplifier utilizing external network compensation to regulate output voltage. For a DC/DC converter, it is usually required that the converter has a loop gain of a high crossover frequency for fast load response, high DC and low frequency gain for low steady state error, and enough phase margin for its operating stability. Often one can not have all these properties at the same time. The purpose of the loop compensation is to arrange the poles and zeros of the compensation network to meet the requirements for a specific application. The power stage of a buck converter control-to-output transfer function is as shown below: $$G_{VD}(s) = V_{IN} \frac{1 + sR_{C}C}{1 + s\frac{L}{R} + s^{2}LC}$$ where, $$\omega_{\rm O} = \frac{1}{\sqrt{LC}}$$ L - Output inductance C - Output capacitance R<sub>c</sub> - Output capacitor ESR V<sub>IN</sub> - Input voltage The transfer function of the error amplifier with external compensation network is as follows: $$G_{COMP}(s) = \frac{\omega_{l}}{s} \cdot \frac{(1 + \frac{s}{\omega_{Z1}})(1 + \frac{s}{\omega_{Z2}})}{(1 + \frac{s}{\omega_{P1}})(1 + \frac{s}{\omega_{P2}})}$$ referring to Fig. 7, where, $$\omega_{Z1} = \frac{1}{R_2 C_1}, \omega_{Z2} = \frac{1}{(R_1 + R_3)C_2}$$ $$\omega_{l} = \frac{1}{R_{1}(C_{1} + C_{3})}, \omega_{P1} = \frac{1}{R_{3}C_{2}}, \omega_{P2} = \frac{1}{R_{2}\frac{C_{1}C_{3}}{C_{1} + C_{3}}}$$ Figure 7. Voltage Mode Buck Converter Compensation Network With the compensation, the converter total loop gain is as follows: $$T(s) = G_{\text{PWM}} \cdot G_{\text{COMP}}(s) \cdot G_{\text{VD}}(s) = \frac{\frac{1}{V_{\text{M}}} \cdot \omega_{\text{I}} \cdot V_{\text{I}}}{s} \cdot \frac{1 + \frac{s}{\omega_{\text{Z1}}}}{1 + \frac{s}{\omega_{\text{P1}}}} \cdot \frac{1 + \frac{s}{\omega_{\text{Z2}}}}{1 + \frac{s}{\omega_{\text{P2}}}} \cdot \frac{1 + \frac{s}{\frac{L_{1}}{R}} + s^{2}L_{\text{I}}C}{1 + s\frac{L_{1}}{R} + s^{2}L_{\text{I}}C}$$ Where: $G_{PWM}$ = PWM gain $V_{\rm M}$ = 3.0V, ramp peak to valley voltage of SC2463 The design guidelines are as follows: - 1. Set the loop gain crossover frequency $\omega_{_{C}}$ less than 1/5th the switching frequency. - 2. Place an integrator in the origin to increase DC and low frequency gains. # Applications Information (Cont.) - 3. Select $\omega_{\rm Z1}$ and $\omega_{\rm Z2}$ such that they are placed near $\omega_{\rm 0}$ to dampen peaking; the loop gain has -20dB rate to go across the OdB line for obtaining a wide bandwidth. - 4. Cancel $\omega_{\rm ESR}$ with compensation pole $\omega_{\rm P1}$ ( $\omega_{\rm P1}$ = $\omega_{\rm ESR}$ ). - 5. Place a high frequency compensation pole $\omega_{p_2}$ at the half switching frequency to get the maximum attenuation of the switching ripple and the high frequency noise with the adequate phase lag at $\omega_c$ . The compensated loop gain will be as given in Figure 8: Figure 8. Asymptotic diagram of buck power stage and its compensated loop gain #### **Dual Positive LDOs Controller** The SC2463 provides two positive adjustable linear regulator controllers. The first positive linear regulator uses a PNP transistor to regulate output voltage. This is set by a voltage divider connected from the output to FB to AGND. Referring to the front page Application Circuit, select R10 in the $5\text{K}\Omega$ to $20\text{K}\Omega$ range. Calculate R9 with the following equation: $$R_9 = R_{10} \left( \frac{V_{OUT}}{0.5} - 1 \right)$$ The second positive linear regulator uses a NPN transistor to regulate output voltage. This is set by a voltage divider connected from the output to FB to AGND. Referring to the front page Application Circuit, select R18 in the $5\text{K}\Omega$ to $20\text{K}\Omega$ range. Calculate R14 with the following equation: $$R_{14} = R_{18} \left( \frac{V_{OUT}}{0.5} - 1 \right)$$ The maximum voltage to drive an NPN transistor is AVCC minus the voltage drop across the internal P-MOSFET which is the product of On-Resistance and sourcing current. The maximum driving voltage with 5mA sourcing current is minimum AVCC (4.5V) minus 5mA times maximum On-Resistance $140\Omega$ , i.e. 3.8V. #### **Layout Guidelines** In order to achieve optimal electrical, thermal and noise performance for high frequency converters, attention must be paid to the PCB layouts. The goal of layout optimization is to place components properly and identify the high di/dt loops to minimize them. The following guidelines should be used to ensure proper functions of the converters: - 1. A ground plane is recommended to minimize noises and copper losses, and maximize heat dissipation. - Start the PCB layout by placing the power components first. Arrange the power circuit to achieve a clean power flow route. Put all the connections on one side of the PCB with wide copper filled areas if possible. - The PVCC and AVCC bypass capacitors should be placed next to the PVCC, AVCC and PGND, AGND pins respectively. - 4. Separate the power ground from the signal ground. In SC2463, the power ground PGND should be tied to the source terminal of lower MOSFETs. The signal ground AGND should be tied to the negative terminal of the output capacitor. - 5. The trace connecting the feedback resistors to the output should be short, direct and far away from the noise sources such as switching node and switching components. Minimize the traces between DRXH/DRXL and the gates of the MOSFETs to reduce their impedance to drive the MOSFETs. - Minimize the loop including input capacitors, top/bottom MOSFETs. This loop passes high di/dt current. Make sure the trace width is wide enough to reduce copper losses in this loop. - 8. Maximize the trace width of the loop connecting the inductor, bottom MOSFET and the output capacitors. - Connect the ground of the feedback divider and the compensation components directly to the GND pin of the SC2463 by using a separate ground trace. Then connect this pin to the ground of the output capacitor as close as possible. # **Evaluation Board Schematic** # Bill of Materia I - Evaluation Board | Item | Quantity | Reference | Value | Manufacturer | Part # | |------|----------|-----------------|------------|---------------|-----------------| | 1 | 4 | C1, C2, C3, C4 | 10uF/16V | TDK | C3216X5R1C106MT | | 2 | 1 | C5 | 10uF | | | | 3 | 2 | C6, C50 | 1uF | | | | 4 | 1 | C8 | 0.1uF | | | | 5 | 2 | C9, C16 | 0.1uF | | | | 6 | 1 | C10 | 6.8nF | | | | 7 | 1 | C11 | 680uF/4V | Sanyo | 4TPB680M | | | 8 | C12,C18,C21,C52 | Open | | | | 8 | 0 | C27,C28,C29,C33 | Ореп | | | | 9 | 2 | C13,C22 | 10uF | TDK | C3216X5R1C106MT | | 10 | 2 | C17,C23 | 100uF | TDK | C4532X5R0J107MT | | 11 | 1 | C14 | 5.6nF | | | | 12 | 1 | C15 | 390pF | | | | 13 | 1 | C19 | 3.3nF | | | | 14 | 1 | C20 | 470uF/6.3V | Sanyo | 6TPB470M | | 15 | 1 | C24 | 680pF | | | | 16 | 1 | C25 | 4.7nF | | | | 17 | 3 | C30,C32, C51 | 22uF | | | | 18 | 1 | C31 | 2.2nF | | | | 19 | 1 | C53 | 100pF | | | | 20 | 2 | D1, D2 | SL04 | Vishay | SL04 | | 21 | 2 | L1,L2 | 10uH | Coilcraft | DO5022P-103 | | 22 | 2 | Q1,Q4 | | Zetex | FZT749TA | | 23 | 4 | Q2,Q3,Q5,Q6 | | Vishay | SUD50N03-10CP | | 24 | 1 | Q7 | | Zetex | FZT649 | | 25 | 4 | R1,R13,R24,R51 | 10K | | | | 26 | 1 | R2 | 10 | | | | 27 | 1 | R3 | 30K | | | | 28 | 2 | R4,R12 | 2 | | | | 29 | 1 | R5 | 11.5K | | | | 30 | 3 | R6,R14,R15 | 0 | | | | 31 | 1 | R7 | 180 | | | | 32 | 2 | R8,R17 | 1K | | | | 33 | 3 | R9,R21,R50 | 20K | | | | 34 | 1 | R10 | 2.05K | | | | 35 | 1 | R11 | 40.2K | | | | 36 | 1 | R16 | 18K | | | | 37 | 1 | R18 | 150 | | | | 38 | 1 | R19 | 2.0K | | | | 39 | 1 | R20 | 14K | | | | 40 | 2 | R22,R23 | 51K | | | | 41 | 1 | U1 | | Semtech Corp. | SC2463 | # Typical Characteristics #### STARTUP SEQUENCE(1) 20MS/DIV A: SS/SHDN PIN VOLTAGE, 5V/DIV B: CH1 OUTPUT VOLTAGE, 5V/DIV C: CH2 OUTPUT VOLTAGE, 5V/DIV D: CH3 OUTPUT VOLTAGE, 2V/DIV # STEADY STATE OPERATION 500NS/DIV A: CH1 OUTPUT VOLTAGE, 10V/DIV B: CH2 OUTPUT VOLTAGE, 10V/DIV #### STARTUP SEQUENCE(2) 10MS/DIV A: CH1 OUTPUT VOLTAGE, 5V/DIV B: CH2 OUTPUT VOLTAGE, 2V/DIV C: CH3 OUTPUT VOLTAGE, 1V/DIV D: CH4 OUTPUT VOLTAGE, 2V/DIV #### **SWITCHER1 LOAD TRANSIENT** 200US/DIV A: CH1 LOAD CURRENT, 0.25A/US, 0.5A/DIV C: CH2 OUTPUT VOLTAGE, 50MV/DIV #### **LDO CH3 LOAD TRANSIENT** 200US/DIV A: CH1 LOAD CURRENT, 0.25A/US, 0.5A/DIV C: CH3 OUTPUT VOLTAGE, 20MV/DIV #### OVERCURRENT PROTECTION 10US/DIV A: CH1 PH1 VOLTAGE, 10V/DIV B: CH1 INDUCTOR CURRENT, 2A/DIV # Outline Drawing - TSSOP-28 #### NOTES: - 1. CONTROLLING DIMENSIONS ARE IN MILLIMETERS (ANGLES IN DEGREES). - 2. DATUMS -A- AND -B- TO BE DETERMINED AT DATUM PLANE -H- - 3. DIMENSIONS "E1" AND "D" DO NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. - 4. REFERENCE JEDEC STD MO-153, VARIATION AE. # Land Pattern - TSSOP-28 | | DIMENSIONS | | | | | | |-----|------------|-------------|--|--|--|--| | DIM | INCHES | MILLIMETERS | | | | | | С | (.222) | (5.65) | | | | | | G | .161 | 4.10 | | | | | | Р | .026 | 0.65 | | | | | | Х | .016 | 0.40 | | | | | | Υ | .061 | 1.55 | | | | | | Ζ | .283 | 7.20 | | | | | #### NOTES: THIS LAND PATTERN IS FOR REFERENCE PURPOSES ONLY. CONSULT YOUR MANUFACTURING GROUP TO ENSURE YOUR COMPANY'S MANUFACTURING GUIDELINES ARE MET. # **Contact Information** Semtech Corporation Power Management Products Division 200 Flynn Road, Camarillo, CA 93012 Phone: (805)498-2111 FAX (805)498-3804