# CYDMX256A16/CYDMX256B16 CYDMX128A16/CYDMX128B16 CYDMX064A16/CYDMX064B16 # 16 K/8 K/4 K × 16 MoBL<sup>®</sup> ADM Asynchronous Dual-Port Static RAM #### **Features** - True dual-ported memory block that allow simultaneous independent access - □ One port with dedicated time multiplexed address and data (ADM) interface - One port configurable to standard SRAM or time multiplexed address and data interface - 16 K/8 K/4 K x 16 memory configuration - High speed access - ☐ 65 ns or 90 ns ADM interface - □ 40 ns or 60 ns standard SRAM interface - Fully asynchronous operation - Port independent 1.8 V, 2.5 V, and 3.0 V IOs - Ultra low operating power - □ Active: I<sub>CC</sub> = 15 mA (typical) at 90 ns - □ Active: I<sub>CC</sub> = 25 mA (typical) at 65 ns - □ Standby: I<sub>SB3</sub> = 2 μA (typical) - Port independent power-down - On-chip arbitration logic - Mailbox interrupt for port to port communication - Input Read and Output Drive registers - Upper byte and lower byte control - Small package: 6 x 6 mm, 100-ball Pb-free BGA - Industrial temperature range # **Block Diagram** #### Notes 1. A13-A0 for CYDMX256A16 and CYDMX256B16; A12-A0 for CYDMX128A16 and CYDMX128B16; and A11-A0 for CYDMX064A16 and CYDMX064B16. 2. IRR1 and IRR2 not available for CYDMX256A16 and CYDMX256B16. # **Contents** | Pin Configurations | 3 | |--------------------------------------------|----| | Pin Definitions | 4 | | Functional Description | 4 | | Power Supply | 4 | | ADM Interface Read or Write Operation | 4 | | Standard SRAM Interface | | | Read or Write Operation | 5 | | Byte Select Operation | 5 | | Chip Select Operation | 5 | | Output Enable Operation | 5 | | Mailbox Interrupts | 5 | | Arbitration Logic | 5 | | Input Read Register | 5 | | Output Drive Register | 5 | | Architecture | 6 | | Maximum Ratings | 8 | | Operating Range | 8 | | Electrical Characteristics for VCC = 1.8 V | 8 | | Electrical Characteristics for VCC = 2.5 V | 10 | | Electrical Characteristics for 3.0 V | 11 | | Capacitance | 11 | | Switching Characteristics for VCC = 1.8 V | 12 | | Switching waveforms | 15 | |-----------------------------------------|----| | Ordering Information | 21 | | 16 K × 16 MoBL ADM | | | Asynchronous Dual-Port SRAM | 21 | | 8 K x 16 MoBL ADM | | | Asynchronous Dual-Port SRAM | 21 | | 4 K × 16 MoBL ADM | | | Asynchronous Dual-Port SRAM | 21 | | Ordering Code Definitions | | | Package Diagram | 22 | | Acronyms | 23 | | Document Conventions | | | Units of Measure | 23 | | Document History Page | 24 | | Sales, Solutions, and Legal Information | | | Worldwide Sales and Design Support | | | Products | | | PSoC® Solutions | | | Cypress Developer Community | | | Technical Support | | # **Pin Configurations** Figure 1. 100-ball BGA pinout (Top View) | _ | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | | |---|-------|------|--------|---------------------|-------|---------------------|--------|--------|--------|--------|---| | Α | A5 | A8 | A11 | UB#R | VSS | ADV#R | I/OR15 | I/OR12 | I/OR10 | VSS | Α | | В | А3 | A4 | A7 | A9 | CE#R | WE#R | OE#R | VDDIOR | I/OR9 | I/OR6 | В | | С | A0 | A1 | A2 | A6 | LB#R | IRR1 <sup>[3]</sup> | I/OR14 | I/OR11 | I/OR7 | VSS | С | | D | ODR4 | ODR2 | BUSY#R | INT#R | A10 | A12 <sup>[4]</sup> | I/OR13 | I/OR8 | I/OR5 | I/O2R | D | | Ε | VSS | DNU | ODR3 | INT#L | VSS | VSS | I/OR4 | VDDIOR | I/OR1 | VSS | Е | | F | SFEN# | ODR1 | BUSY#L | DNU | VCC | VSS | I/OR3 | I/OR0 | I/OL15 | VDDIOL | F | | G | ODR0 | DNU | DNU | DNU | OE#L | I/OL3 | I/OL11 | I/OL12 | I/OL14 | I/OL13 | G | | н | DNU | DNU | DNU | LB#L | CE#L | I/OL1 | VDDIOL | MSEL | DNU | I/OL10 | н | | J | DNU | DNU | DNU | IRR0 <sup>[5]</sup> | VCC | VSS | I/OL4 | I/OL6 | I/OL8 | I/OL9 | J | | K | DNU | DNU | DNU | UB#L | ADV#L | WE#L | I/OL0 | I/OL2 | I/OL5 | I/OL7 | K | | _ | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | | #### Notes - 3. This pin is A13 for CYDMX256A16 and CYDMX256B16. - 4. This pin is DNU for CYDMX064A16 and CYDMX064B16. - 5. This pin is DNU for CYDMX256A16 and CYDMX256B16. - 6. DNU pins are "do not use" pins. No trace or power component can be connected to these pins. #### **Pin Definitions** | Left Port | Right Port | Description | | | | | | |------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | CS#L | CS#R | Chip select | | | | | | | WE#L | WE#R | Read/Write Enable | | | | | | | OE#L | OE#R | Output Enable | | | | | | | | A0-A13 | Address (A0–A11 for 4K device; A0–A12 for 8K device; A0–A13 for 16K device) | | | | | | | | MSEL | Right port interface mode select (0: Standard SRAM; 1: Address/Data Mux) | | | | | | | IOL0-IOL15 | IOR0-IOR15 | Address/Data Bus Input/Output | | | | | | | ADV#L | ADV#R | Address Latch Enable; ADV#R only use when R-port is in ADM mode | | | | | | | UB#L | UB#R | Upper byte select (IO8–IO15) | | | | | | | LB#L | LB#R | Lower byte select (IO0–IO7) | | | | | | | INT#L | INT#R | Interrupt Flag | | | | | | | BUSY#L | BUSY#R | Busy Flag | | | | | | | SFE | EN# | Special Function Enable Signal | | | | | | | IRR0 | -IRR1 | Input signals for input read registers for CYDMX128A16, CYDMX128B16, CYDMX064A16 and CYDMX064B16; IRR0 is DNU and IRR1 is A13 for CYDMX256A16 and CYDMX256B16. | | | | | | | ODR0 | -ODR4 | Output signals for output drive registers; These are open drained outputs. | | | | | | | V | CC | Core power supply | | | | | | | G1 | ND | Ground | | | | | | | VDE | DIOL | Left port IO power supply | | | | | | | VDD | OIOR | Right port IO power supply | | | | | | | 10 | NU | No Connect; Do not connect trace or power component to these pins. | | | | | | # **Functional Description** The CYDMX256A16, CYDMX128A16, CYDMX064A16, CYDMX256B16, CYDMX128B16, and CYDMX064B16 are low power CMOS 16K/8K/4K × 16 dual-port static RAMs. The two ports are: one dedicated time multiplexed address and data (ADM) interface and one configurable standard SRAM or ADM interface. The two ports permit independent, asynchronous read and write access to any memory locations. Each port has independent control pins: Chip Select (CS#), Write Enable (WE#), and Output Enable (OE#). Two output flags are provided on each port (BUSY# and INT#). BUSY# flag is triggered when the port is trying to access the same memory location currently being accessed by the other port. The Interrupt flag (INT#) permits communication between ports or systems by means of a mailbox. Power-down feature is controlled independently on each port by a Chip Select (CS#) pin. The CYDMX256A16, CYDMX128A16, CYDMX064A16, CYDMX256B16, CYDMX128B16, and CYDMX064B16 are available in 100-ball 0.5-mm pitch Ball Grid Array (BGA) packages. Application areas include interprocessor and multiprocessor designs, communications status buffering, and dual-port video and graphics memory. #### **Power Supply** The core voltage ( $V_{CC}$ ) can be 1.8 V, 2.5 V, or 3.0 V, as long as it is lower than or equal to the IO voltage. Each port operates on independent IO voltages. This is determined by what is connected to the $\rm V_{DDIOL}$ and $\rm V_{DDIOR}$ pins. The supported IO standards are 1.8 V and 2.5 V LVCMOS and 3.0 V LVTTL. #### **ADM Interface Read or Write Operation** This description is applicable to both the left ADM port and right port configured as an ADM port. Three control signals, ADV#, WE#, and CS# are used to perform the read and write operations. Address signals are first applied to the IO bus along with CS# LOW. The addresses are loaded from the IO bus in response to the rising edge of the Address Latch Enable (ADV#) signal. It is necessary to meet the setup ( $t_{\text{AVDS}}$ ) and hold ( $t_{\text{AVDH}}$ ) times given in the AC specifications with valid address information to properly latch the addresses. After the address signals are latched in, a read operation is issued when WE# stays HIGH. The IO bus becomes High Z when the address signals meet $t_{\text{AVDH}}$ . The read data is driven on the IO bus $t_{\text{OE}}$ after the OE# is asserted LOW, and held until $t_{\text{HZOE}}$ or $t_{\text{HZCS}}$ after the rising edge of OE# or CS#, whichever comes first. A write operation is issued when WE# is asserted LOW. The write data is applied to the IO bus right after address meets the hold time ( $t_{\text{AVDH}}$ ). And write data is written with the rising edge of either WE# or CS#, whichever comes first, and meets data setup ( $t_{\text{SD}}$ ) and hold ( $t_{\text{HD}}$ ) times. # CYDMX256A16/CYDMX256B16 CYDMX128A16/CYDMX128B16 CYDMX064A16/CYDMX064B16 #### Standard SRAM Interface Read or Write Operation This description is applicable to the right access port configured as standard SRAM port. Read and write operations with standard SRAM interface configuration is the same as the ADM port except addresses are presented on the A bus. Operation is controlled by CS#, OE#, and WE#. A read operation is issued when WE# is asserted HIGH. A write operation is issued when WE# is asserted LOW. The IO bus is the destination for read data and the source for write data when the read operation is issued. However, write data must be driven to IO when the write operation is issued. #### **Byte Select Operation** The fundamental word size is 16 bits. Each word is broken up into two 8-bit bytes. Each port has two active LOW byte enables: UB# and LB#. Activating or deactivating the byte enables alters the result of read and write operations to the port. During a write, byte enable asserted HIGH inhibits the corresponding byte to be updated in the addressed memory location. During a read, both byte enables are inputs to the asynchronous output enable control logic. When a byte enable is asserted HIGH, the corresponding data byte is tristated. Subsequently, when the byte enable is asserted LOW, the corresponding data byte is driven with the read data. #### Chip Select Operation Each port has one active LOW chip select signal, CS#. CS# must be asserted LOW for the port to be considered active. To issue a valid read or write operation, the chip select input must be asserted LOW throughout the read or write cycle. When CS# is deasserted HIGH during a write, if $t_{WRL}$ , $t_{SD}$ , and $t_{HD}$ are not met, the contents of the addressed location is not altered. An automatic power-down feature controlled by deactivating the chip select (CS# HIGH) permits the on-chip circuitry of each port to enter a very low standby power mode. #### **Output Enable Operation** Each port has one output enable signal, OE#. When OE# is asserted HIGH, IO bus is tri-stated after $t_{HZOE}$ . When OE# is asserted LOW, control of the IO bus is assumed by the asynchronous output enable logic (the logic is controlled by inputs WE#, CS#, UB#, and LB#). #### Mailbox Interrupts The upper two memory locations are used for message passing. The highest memory location (0xFFF for CYDMX064A16 and CYDMX064B16, 0x1FFF for CYDMX128A16 and CYDMX128B16, and 0x3FFF for CYDMX256A16 and CYDMX256B16) is the mailbox for the right port. The second highest memory location (0xFFE for CYDMX064A16 and CYDMX064B16, 0x1FFE for CYDMX128A16 and CYDMX128B16, and 0x3FFE for CYDMX256A16 and CYDMX256B16) is the mailbox for the left port. When one port writes to the opposite port's mailbox, an interrupt signal is generated to the opposite port. The interrupt resets when the owner reads the contents of its own mailbox. The message written to the mailbox is user defined. Each port reads the other port's mailbox without resetting the interrupt. The active state of the busy signal (to a port) prevents the port from setting the interrupt to the winning port. Also, an active busy to a port prevents that port from reading its own mailbox and resetting the interrupt to it. On power-up, both interrupts are set by default. An initialization program must be run to reset the interrupts. If an application does not require message passing, do not connect the interrupt pin to the processor's interrupt request input pin. #### **Arbitration Logic** The CYDMX256A16, CYDMX128A16, CYDMX064A16, CYDMX256B16, CYDMX128B16, and CYDMX064B16 provide on-chip arbitration to resolve simultaneous memory location access (collision). If both ports' CS# signals are asserted and an address match occurs within each other, the busy logic determines which port has access. If $t_{PS}$ is violated, one of the two ports gains permission to the location, but it is not predictable which port gets the permission. BUSY# is asserted $t_{BLA}$ after an address match or $t_{BLC}$ after CS# is taken LOW. #### **Input Read Register** The Input Read Register (IRR) feature is available only for CYDMX128A16, CYDMX128B16, CYDMX064A16, and CYDMX064B16 devices. When SFEN# = $V_{IL}$ , the IRR captures the status of two external devices connected to the Input Read pins (IRR0 and IRR1) to address location 0x0000. Address 0x0000 is not available for standard memory accesses when SFEN# = $V_{IL}$ . When SFEN# = $V_{IH}$ , address 0x0000 is available for normal memory accesses. Either port accesses the contents of IRR with normal read operation from address 0x0000. During reads from the IRR, IO<1:0> are valid bits and IO<15:2> are don't care. The IRR inputs are 1.8 V and 2.5 V LVCMOS or 3.0 V LVTTL, depending on the core voltage supply ( $V_{CC}$ ). #### **Output Drive Register** The Output Drive Register (ODR) determines the state of up to five external binary state devices by providing a path to VSS for the external circuit. These outputs are open drain. The five devices operates at different (1.5 V $\leq$ V<sub>DDIO</sub> $\leq$ 3.5 V) but the combined current cannot exceed 40 mA (8 mA maximum for each external device). The status of the ODR bits are set using standard write accesses from either port to address 0x0001 with a '1' corresponding to on and '0' corresponding to off. The status of the ODR bits are read with a normal read access to address 0x0001. When SFEN# = V<sub>IL</sub>, the ODR is active and address 0x0001 is not available for memory accesses. When SFEN# = $V_{IH}$ , the ODR is inactive and address 0x0001 is used for standard accesses. During reads and writes to ODR, IO<4:0> are valid and IO<15:5> are don't care. #### Architecture The CYDMX256A16, CYDMX128A16, CYDMX064A16, CYDMX256B16, CYDMX128B16, and CYDMX064B16 consist of an array of 16K, 8K, and 4K words of 16 dual-ported SRAM cells, IO, address lines, and control signals (CS#, ADV#, OE#, and WE#). Between the two access ports, one is a dedicated time multiplexed address and data interface; the other is a pin selectable port to either standard SRAM or time multiplexed address and data interface. Independent control signals for each port permit simultaneous access to any location in memory. To handle the situation of writing and reading to the same location, a BUSY# pin is provided on each port. For port to port communication, an Interrupt (INT#) pin is also available on each port. Table 1. ADM Interface Read/Write with Byte Select Operations | ADV# | CS# | WE# | OE# | UB# | LB# | IO0 - IO15 | Mode | |-------|-----|-----|-----|-----|-----|-----------------------------------------|---------------------------------| | Х | Н | Х | Х | Х | Х | High Z | Deselected or power-down | | Х | Х | Х | Н | Х | Х | High Z | Output disable | | Х | Х | Х | Х | Н | Н | High Z | Upper and lower byte deselected | | Pulse | L | Н | L | L | L | Data Out (IO0-IO15) | Read upper and lower bytes | | Pulse | L | Н | L | Н | L | Data Out (IO0-IO7)<br>High Z (IO8-IO15) | Read lower byte only | | Pulse | L | Н | L | L | Н | High Z (IO0-IO7)<br>Data Out (IO8-IO15) | Read upper byte only | | Pulse | L | L | Х | L | L | Data In (IO0-IO15) | Write upper and lower bytes | | Pulse | L | L | Х | Н | L | Data In (IO0-IO7)<br>High Z (IO8-IO15) | Write lower byte only | | Pulse | L | L | Х | L | Н | High Z (IO0-IO7)<br>Data In (IO8-IO15) | Write upper byte only | Table 2. Standard SRAM Interface Read/Write with Byte Select Operations | CS# | WE# | OE# | UB# | LB# | IO0-IO15 | Mode | |-----|-----|-----|-----|-----|-----------------------------------------|---------------------------------| | Н | Х | Х | Х | Х | High Z | Deselected or power-down | | Х | Х | Н | Х | Х | High Z | Output disable | | Х | Х | Х | Н | Н | High Z | Upper and lower byte deselected | | L | Н | L | L | L | Data Out (IO0-IO15) | Read upper and lower bytes | | L | Н | L | Н | L | Data Out (IO0-IO7)<br>High Z (IO8-IO15) | Read lower byte only | | L | Н | L | L | Н | High Z (IO0-IO7)<br>Data Out (IO8-IO15) | Read upper byte only | | L | L | Х | L | L | Data In (IO0-IO15) | Write upper and lower bytes | | L | L | Х | Н | L | Data In (IO0-IO7)<br>High Z (IO8-IO15) | Write lower byte only | | L | L | Х | L | Н | High Z (IO0-IO7)<br>Data In (IO8-IO15) | Write upper byte only | Document Number: 001-08090 Rev. \*I #### Table 3. Interrupt Operation Example (Assumes BUSY#L = BUSY#R = HIGH) | Function | | Left Port | | | | | Right Port | | | | | |------------------------|------|-----------|------|-----------------------|-------|------|------------|------|-----------------------|-------|--| | FullClion | WE#L | CS#L | OE#L | AddressL | INT#L | WE#R | CS#R | OE#R | AddressR | INT#R | | | Set Right INT#R Flag | L | L | Χ | 0x3FFF <sup>[7]</sup> | Χ | Х | Χ | Χ | Х | L | | | Reset Right INT#R Flag | Χ | Х | Χ | Х | Χ | Х | L | L | 0x3FFF <sup>[7]</sup> | Н | | | Set Left INT#L Flag | Χ | Х | Χ | Х | L | L | L | Χ | 0x3FFE <sup>[8]</sup> | Х | | | Reset Left INT#L Flag | Χ | L | L | 0x3FFE <sup>[8]</sup> | Н | Х | Χ | Χ | Х | Х | | #### **Table 4. Arbitration Winning Port** | CS#L | CS#R | Address Match<br>Left/Right Port | BUSY#L | BUSY#R | Function | |------|------|----------------------------------|-------------------------|-------------------------|-------------------------------| | X | X | No Match | Н | Н | Normal | | Н | X | Match | Н | Н | Normal | | X | Н | Match | Н | Н | Normal | | L | L | Match | See Note <sup>[9]</sup> | See Note <sup>[9]</sup> | Write Inhibit <sup>[10]</sup> | # Table 5. Input Read Register Operation<sup>[11]</sup> | SFEN# | CS# | WE# | OE# | UB# | LB# | ADDR | IO <sub>0</sub> -IO <sub>1</sub> | IO <sub>2</sub> -IO <sub>15</sub> | Mode | |-------|-----|-----|-----|-----|-----|-------|----------------------------------|-----------------------------------|------------------------| | Н | L | Н | L | L | L | | | | Standard Memory Access | | L | L | Н | L | Х | L | x0000 | VALID <sup>[13]</sup> | Х | IRR Read | # Table 6. Output Drive Register<sup>[15]</sup> | SFEN# | CS# | WE# | OE# | UB# | LB# | ADDR | IO <sub>0</sub> -IO <sub>4</sub> | 10 <sub>5</sub> -10 <sub>15</sub> | Mode | |-------|-----|-----|-------------------|-------------------|-------------------|-----------|----------------------------------|-----------------------------------|---------------------------| | Н | L | Н | X <sup>[16]</sup> | L <sup>[12]</sup> | L <sup>[12]</sup> | x0000-Max | VALID <sup>[12]</sup> | VALID <sup>[12]</sup> | Standard Memory Access | | L | L | L | Х | Х | L | x0001 | VALID <sup>[13]</sup> | Х | ODR Write <sup>[17]</sup> | | L | L | Н | L | X | L | x0001 | VALID <sup>[13]</sup> | Х | ODR Read | #### Notes - 7. 0x3FFF for CYDMX256A16 and CYDMX256B16, 0x1FFF for CYDMX128A16 and CYDMX128B16, 0xFFF for CYDMX064A16 and CYDMX064B16. - 8. 0x3FFE for CYDMX256A16 and CYDMX256B16, 0x1FFE for CYDMX128A16 and CYDMX128B16, 0xFFE for CYDMX064A16 and CYDMX064B16. - Stift End CTBMX230410 and CTBMX230410, WTTE Life CTBMX1230410, WT - 11. SFEN# = $V_{IL}$ for IRR reads. 12. UB# or LB# = $V_{IL}$ . If LB# = $V_{IL}$ , then IO<7:0> are valid. If UB# = $V_{IL}$ then IO<15:8> are valid. 13. LB# must be active (LB# = $V_{IL}$ ) for these bits to be valid. 14. SFEN# active when either CS#L = $V_{IL}$ or CS#R = $V_{IL}$ . It is inactive when CS#L = CS#R = $V_{IH}$ . - 15. SFEN# = V<sub>IL</sub> for ODR reads and writes. - 16. Output enable must be low (OE# = $V_{IL}$ ) during reads for valid data to be output. - 17. During ODR writes data is also written to the memory. # **Maximum Ratings** | DC Input Voltage <sup>[19]</sup> | 0.5 V to V <sub>CC</sub> + 0.5 V | |-----------------------------------|----------------------------------| | Output Current into Outputs (LOW) | 90 mA | | Static Discharge Voltage | > 2000 V | | Latch up Current | > 200 mA | # **Operating Range** | Range | Ambient Temperature | V <sub>CC</sub> | |------------|---------------------|----------------------------------------------------| | Industrial | –40 °C to +85 °C | 1.8 V ± 100 mV<br>2.5 V ± 100 mV<br>3.0 V ± 300 mV | # Electrical Characteristics for $V_{CC} = 1.8 \text{ V}$ Over the Operating Range | Parameter | Post of the second | | | | MX256<br>MX128 | | CYD | MX256<br>MX128<br>MX064 | 3B16 | CYDI<br>CYDI<br>CYDI | MX12 | 8A16 | | |------------------|-----------------------------------------------|------------------|------------------|----------------------------|----------------|----------------------------|----------------------------|-------------------------|----------------------------|----------------------------|------|----------------------------|------| | ran | Description | | | | -65 | | | -65 | | | -90 | | Unit | | Ра | | P1 IO<br>Voltage | P2 IO<br>Voltage | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | | | V <sub>OH</sub> | Output HIGH voltage $(I_{OH} = -100 \mu A)$ | 1.8 V ( | any port) | V <sub>DDIO</sub><br>- 0.2 | _ | ı | V <sub>DDIO</sub><br>– 0.2 | - | ı | V <sub>DDIO</sub><br>- 0.2 | _ | _ | V | | | Output HIGH voltage (I <sub>OH</sub> = -2 mA) | 2.5 V ( | any port) | 2.0 | _ | _ | 2.0 | _ | _ | 2.0 | _ | _ | V | | | Output HIGH voltage (I <sub>OH</sub> = -2 mA) | 3.0 V ( | any port) | 2.1 | _ | _ | 2.1 | _ | _ | 2.1 | _ | _ | V | | V <sub>OL</sub> | Output LOW voltage ( $I_{OL} = 100 \mu A$ ) | 1.8 V ( | any port) | _ | _ | 0.2 | _ | _ | 0.2 | - | _ | 0.2 | V | | | Output HIGH voltage (I <sub>OH</sub> = 2 mA) | 2.5 V ( | any port) | - | - | 0.4 | - | - | 0.4 | - | _ | 0.4 | V | | | Output HIGH voltage (I <sub>OH</sub> = 2 mA) | 3.0 V ( | any port) | - | - | 0.4 | - | - | 0.4 | - | _ | 0.4 | V | | $V_{OL}$ | ODR output LOW voltage | 1.8 V ( | any port) | _ | _ | 0.2 | _ | _ | 0.2 | - | _ | 0.2 | V | | ODR | $(I_{OL} = 8 \text{ mA})$ | 2.5 V ( | any port) | _ | _ | 0.2 | _ | _ | 0.2 | - | _ | 0.2 | V | | | | 3.0 V ( | any port) | _ | _ | 0.2 | _ | _ | 0.2 | - | _ | 0.2 | V | | V <sub>IH</sub> | Input HIGH voltage | 1.8 V ( | any port) | 1.2 | - | V <sub>DDIO</sub><br>+ 0.2 | 1.2 | _ | V <sub>DDIO</sub><br>+ 0.2 | 1.2 | _ | V <sub>DDIO</sub><br>+ 0.2 | V | | | | 2.5 V ( | any port) | 1.7 | _ | V <sub>DDIO</sub><br>+ 0.3 | 1.7 | - | V <sub>DDIO</sub><br>+ 0.3 | 1.7 | _ | V <sub>DDIO</sub><br>+ 0.3 | V | | | | 3.0 V ( | any port) | 2.0 | _ | V <sub>DDIO</sub><br>+ 0.2 | 2.0 | - | V <sub>DDIO</sub><br>+ 0.2 | 2.0 | _ | V <sub>DDIO</sub><br>+ 0.2 | V | | $V_{IL}$ | Input LOW voltage | 1.8 V ( | any port) | -0.2 | _ | 0.4 | -0.2 | _ | 0.4 | -0.2 | - | 0.4 | V | | | | 2.5 V ( | any port) | -0.3 | _ | 0.6 | -0.3 | _ | 0.6 | -0.3 | _ | 0.6 | V | | | | 3.0 V ( | any port) | -0.2 | _ | 0.7 | -0.2 | _ | 0.7 | -0.2 | _ | 0.7 | V | | $I_{OZ}$ | Output leakage current | 1.8 V | 1.8 V | -1 | _ | 1 | -1 | _ | 1 | -1 | - | 1 | μА | | | | 2.5 V | 2.5 V | <b>–1</b> | _ | 1 | -1 | _ | 1 | -1 | _ | 1 | μА | | | | 3.0 V | 3.0 V | <b>–</b> 1 | _ | 1 | -1 | _ | 1 | -1 | _ | 1 | μΑ | | I <sub>CEX</sub> | ODR output leakage current. V <sub>OUT</sub> | 1.8 V | 1.8 V | <b>–</b> 1 | - | 1 | -1 | _ | 1 | -1 | _ | 1 | μА | | ODR | = V <sub>DDIO</sub> | 2.5 V | 2.5 V | <b>–</b> 1 | _ | 1 | -1 | _ | 1 | -1 | _ | 1 | μΑ | | | 3.0 V 3.0 V | | 3.0 V | -1 | _ | 1 | -1 | _ | 1 | -1 | _ | 1 | μА | #### Notes <sup>18.</sup> The voltage on any input or IO pin cannot exceed the power pin during power-up. <sup>19.</sup> Pulse width < 20 ns. # Electrical Characteristics for $V_{CC} = 1.8 V$ (continued) Over the Operating Range (continued) | Parameter | Description | | | | | MX256<br>MX128 | | CYDMX256B16<br>CYDMX128B16<br>CYDMX064B16 | | | CYDI | MX250<br>MX128<br>MX06 | BA16 | Unit | |------------------|---------------------------------------------------------------------------------------------------------|------|------------------|------------------|-----|----------------|-----|-------------------------------------------|-----|-----|------|------------------------|------|-------| | ran | Description | | | | | -65 | | | -65 | | | -90 | | Oilit | | Ра | | | P1 IO<br>Voltage | P2 IO<br>Voltage | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | | | $I_{IX}$ | Input leakage current | | 1.8 V | 1.8 V | -1 | - | 1 | -1 | _ | 1 | -1 | - | 1 | μΑ | | | | | 2.5 V | 2.5 V | -1 | _ | 1 | -1 | _ | 1 | -1 | _ | 1 | μΑ | | | | | 3.0 V | 3.0 V | -1 | _ | 1 | -1 | _ | 1 | -1 | _ | 1 | μΑ | | I <sub>CC</sub> | Operating current (V <sub>CC</sub> = Max, I <sub>OUT</sub> = 0 mA) outputs disabled | Ind. | 1.8 V | 1.8 V | _ | 25 | 40 | _ | 25 | 40 | - | 15 | 25 | mA | | I <sub>SB1</sub> | Standby current (both ports TTL level) CE#L and CE#R $\geq$ V <sub>CC</sub> – 0.2, f = f <sub>MAX</sub> | Ind. | 1.8 V | 1.8 V | - | 2 | 6 | - | 2 | 6 | - | 2 | 6 | μА | | I <sub>SB2</sub> | Standby current (One Port TTL level) CE#L or CE#R $\geq$ V <sub>IH</sub> , f = f <sub>MAX</sub> | Ind. | 1.8 V | 1.8 V | _ | 8.5 | 18 | _ | 8.5 | 18 | - | 8.5 | 14 | mA | | I <sub>SB3</sub> | Standby current (both ports CMOS level) CE#L and CE#R $\geq$ V <sub>CC</sub> $-$ 0.2 V, f = 0 | Ind. | 1.8 V | 1.8 V | - | 2 | 6 | _ | 2 | 6 | - | 2 | 6 | μА | | I <sub>SB4</sub> | | Ind. | 1.8 V | 1.8 V | - | 8.5 | 18 | - | 8.5 | 18 | _ | 8.5 | 14 | mA | Document Number: 001-08090 Rev. \*I <sup>20.</sup> f<sub>MAX</sub> = 1/t<sub>RC</sub> = All inputs cycling at f = 1/t<sub>RC</sub> (except output enable). f = 0 means no address or control lines change. This applies only to inputs at CMOS level standby I<sub>SB3</sub>. # Electrical Characteristics for $V_{CC} = 2.5 \text{ V}$ Over the Operating Range | Parameter | Description | | | | | MX256<br>MX128 | | CYE | MX256<br>MX128<br>MX064 | 3B16 | CYE | MX256<br>MX128<br>MX064 | 3A16 | Unit | |------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------------------|------------------|------|----------------|----------------------------|------|-------------------------|----------------------------|------|-------------------------|----------------------------|------| | arar | Description | | | l | | -65 | | | -65 | | -90 | | | | | , g | | | P1 IO<br>Voltage | P2 IO<br>Voltage | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | | | V <sub>OH</sub> | Output HIGH voltage (I <sub>OH</sub> = -2 mA) | | 2.5 V (a | iny port) | 2.0 | _ | _ | 2.0 | _ | - | 2.0 | _ | - | V | | | | | 3.0 V (a | ny port) | 2.1 | _ | _ | 2.1 | _ | _ | 2.1 | _ | _ | V | | V <sub>OL</sub> | Output LOW voltage (I <sub>OL</sub> = 2 mA) | | 2.5 V (a | iny port) | _ | _ | 0.4 | - | _ | 0.4 | - | _ | 0.4 | V | | | | | 3.0 V (a | ny port) | - | _ | 0.4 | - | _ | 0.4 | _ | _ | 0.4 | V | | $V_{OL}$ | ODR Output LOW voltage | | 2.5 V (a | iny port) | _ | _ | 0.2 | _ | _ | 0.2 | _ | _ | 0.2 | V | | ODR | $(I_{OL} = 8 \text{ mA})$ | | 3.0 V (a | iny port) | _ | _ | 0.2 | _ | _ | 0.2 | _ | _ | 0.2 | V | | V <sub>IH</sub> | Input HIGH voltage | | 2.5 V (a | iny port) | 1.7 | _ | V <sub>DDIO</sub><br>+ 0.3 | 1.7 | - | V <sub>DDIO</sub><br>+ 0.3 | 1.7 | - | V <sub>DDIO</sub><br>+ 0.3 | V | | | | | 3.0 V (a | iny port) | 2.0 | _ | V <sub>DDIO</sub><br>+ 0.2 | 2.0 | _ | V <sub>DDIO</sub><br>+ 0.2 | 2.0 | _ | V <sub>DDIO</sub><br>+ 0.2 | V | | $V_{IL}$ | Input LOW voltage | | 2.5 V (a | ny port) | -0.3 | _ | 0.6 | -0.3 | _ | 0.6 | -0.3 | _ | 0.6 | V | | | | | 3.0 V (a | ny port) | -0.2 | _ | 0.7 | -0.2 | _ | 0.7 | -0.2 | _ | 0.7 | V | | $I_{OZ}$ | Output leakage current | | 2.5 V | 2.5 V | -1 | _ | 1 | -1 | _ | 1 | -1 | _ | 1 | μΑ | | | | | 3.0 V | 3.0 V | -1 | _ | 1 | -1 | _ | 1 | -1 | _ | 1 | μΑ | | I <sub>CEX</sub> | ODR output leakage curre | nt. | 2.5 V | 2.5 V | -1 | _ | 1 | -1 | _ | 1 | -1 | _ | 1 | μΑ | | ODR | $V_{OUT} = V_{CC}$ | | 3.0 V | 3.0 V | -1 | _ | 1 | -1 | _ | 1 | -1 | _ | 1 | μΑ | | I <sub>IX</sub> | Input leakage current | | 2.5 V | 2.5 V | -1 | _ | 1 | -1 | _ | 1 | -1 | _ | 1 | μΑ | | | | | 3.0 V | 3.0 V | -1 | _ | 1 | -1 | _ | 1 | -1 | _ | 1 | μΑ | | I <sub>CC</sub> | Operating current (V <sub>CC</sub> = Max, I <sub>OUT</sub> = 0 mA) outputs disabled | Ind. | 2.5 V | 2.5 V | _ | 39 | 55 | - | 39 | 55 | - | 28 | 40 | mA | | I <sub>SB1</sub> | Standby current (both ports TTL level) CE#L and CE#R $\geq$ V <sub>CC</sub> $-$ 0.2, f = f <sub>MAX</sub> | Ind. | 2.5 V | 2.5 V | - | 6 | 8 | - | 6 | 8 | _ | 6 | 8 | μА | | I <sub>SB2</sub> | $ \begin{array}{l} Standby\ current \\ (one\ port\ TTL\ level)\ CE\#L \\ or\ CE\#R \ge V_{IH}, \\ f=f_{MAX} \end{array} $ | Ind. | 2.5 V | 2.5 V | - | 21 | 30 | - | 21 | 30 | _ | 18 | 25 | mA | | I <sub>SB3</sub> | Standby current (both ports CMOS level) CE#L and CE#R $\geq$ V <sub>CC</sub> $-$ 0.2 V, f = 0 | Ind. | 2.5 V | 2.5 V | _ | 4 | 6 | _ | 4 | 6 | _ | 4 | 6 | μА | | I <sub>SB4</sub> | $ \begin{array}{l} \text{Standby current} \\ \text{(one port CMOS level)} \\ \text{CE\#L or CE\#R} \geq V_{IH}, \\ \text{f} = f_{MAX}^{[21]} \\ \end{array} $ | Ind. | 2.5 V | 2.5 V | _ | 21 | 30 | _ | 21 | 30 | _ | 18 | 25 | mA | #### Note $21. f_{\hbox{\scriptsize MAX}} = 1/t_{\hbox{\scriptsize RC}} = \hbox{All inputs cycling at } f = 1/t_{\hbox{\scriptsize RC}} \ (\text{except output enable}). \\ f = 0 \ \text{means no address or control lines change}. \\ \text{This applies only to inputs at CMOS level standby } I_{\hbox{\scriptsize SB3}}. \\ \text{This applies only to inputs at CMOS level standby } I_{\hbox{\scriptsize SB3}}. \\ \text{This applies only to inputs at CMOS level standby } I_{\hbox{\scriptsize SB3}}. \\ \text{This applies only to inputs at CMOS level standby } I_{\hbox{\scriptsize SB3}}. \\ \text{This applies only to inputs at CMOS level standby } I_{\hbox{\scriptsize SB3}}. \\ \text{This applies only to inputs at CMOS level standby } I_{\hbox{\scriptsize SB3}}. \\ \text{This applies only to inputs at CMOS level standby } I_{\hbox{\scriptsize SB3}}. \\ \text{This applies only to inputs at CMOS level standby } I_{\hbox{\scriptsize SB3}}. \\ \text{This applies only to inputs at CMOS level standby } I_{\hbox{\scriptsize SB3}}. \\ \text{This applies only to inputs at CMOS level standby } I_{\hbox{\scriptsize SB3}}. \\ \text{This applies only to inputs at CMOS level standby } I_{\hbox{\scriptsize SB3}}. \\ \text{This applies only to inputs at CMOS level standby } I_{\hbox{\scriptsize SB3}}. \\ \text{This applies only to inputs at CMOS level standby } I_{\hbox{\scriptsize CMOS}}. \\ \text{This applies only to inputs at CMOS level standby } I_{\hbox{\scriptsize CMOS}}. \\ \text{This applies only to inputs at CMOS level standby } I_{\hbox{\scriptsize CMOS}}. \\ \text{This applies only to inputs at CMOS level standby } I_{\hbox{\scriptsize CMOS}}. \\ \text{This applies only to inputs at CMOS level standby } I_{\hbox{\scriptsize CMOS}}. \\ \text{This applies only to inputs at CMOS level standby } I_{\hbox{\scriptsize CMOS}}. \\ \text{This applies only to inputs at CMOS level standby } I_{\hbox{\scriptsize CMOS}}. \\ \text{This applies only to inputs at CMOS level standby } I_{\hbox{\scriptsize CMOS}}. \\ \text{This applies only to inputs at CMOS level standby } I_{\hbox{\scriptsize CMOS}}. \\ \text{This applies only to inputs at CMOS level standby } I_{\hbox{\scriptsize CMOS}}. \\ \text{This applies only to inputs at CMOS level standby } I_{\hbox{\scriptsize CMOS}}. \\ \text{This applies only to inputs at CMOS level standby } I_{\hbox{\scriptsize CMOS}}. \\ \text{This applies only to inputs at CMOS level standby } I_{\hbox{\scriptsize CMOS}}. \\ \text{This applies only to inputs at CMOS level standby } I_{\hbox{\scriptsize CMOS}}. \\ \text{This applies only to inputs at CMOS level s$ # **Electrical Characteristics for 3.0 V** Over the Operating Range | Parameter | Description | | | | | CYDMX256A16<br>CYDMX128A16 | | | MX25<br>MX12<br>MX06 | 8B16 | CYD | MX12 | 6A16<br>8A16<br>4A16 | Unit | |-------------------------|-------------------------------------------------------------------------------------------------|------|------------------|------------------|------|----------------------------|----------------------------|------|----------------------|----------------------------|------|------|----------------------------|------| | Para | · | | P1 IO<br>Voltage | P2 IO<br>Voltage | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | | | V <sub>OH</sub> | Output HIGH voltage (I <sub>OH</sub> = -2 m | A) | 3.0 V (a | ny port) | 2.1 | _ | - | 2.1 | _ | - | 2.1 | - | - | V | | V <sub>OL</sub> | Output LOW voltage (I <sub>OL</sub> = 2 mA) | ) | 3.0 V (a | ny port) | _ | _ | 0.4 | _ | _ | 0.4 | _ | _ | 0.4 | V | | V <sub>OL</sub><br>ODR | ODR output LOW voltage (I <sub>OL</sub> = 8 | mA) | 3.0 V (a | ny port) | - | - | 0.2 | _ | _ | 0.2 | _ | - | 0.2 | V | | V <sub>IH</sub> | Input HIGH voltage | | 3.0 V (a | ny port) | 2.0 | - | V <sub>DDIO</sub><br>+ 0.2 | 2.0 | _ | V <sub>DDIO</sub><br>+ 0.2 | 2.0 | - | V <sub>DDIO</sub><br>+ 0.2 | V | | V <sub>IL</sub> | Input LOW voltage | | 3.0 V (a | ny port) | -0.2 | _ | 0.7 | -0.2 | _ | 0.7 | -0.2 | _ | 0.7 | V | | I <sub>OZ</sub> | Output leakage current | | 3.0 V | 3.0 V | -1 | _ | 1 | -1 | _ | 1 | -1 | _ | 1 | μА | | I <sub>CEX</sub><br>ODR | ODR output leakage current. V <sub>OUT</sub> = V <sub>CC</sub> | | 3.0 V | 3.0 V | -1 | - | 1 | -1 | - | 1 | -1 | - | 1 | μА | | I <sub>IX</sub> | Input leakage current | | 3.0 V | 3.0 V | -1 | _ | 1 | -1 | _ | 1 | -1 | _ | 1 | μА | | I <sub>CC</sub> | Operating current (V <sub>CC</sub> =Max, I <sub>OUT</sub> =0 mA) outputs disabled | Ind. | 3.0 V | 3.0 V | _ | 49 | 70 | _ | 49 | 70 | _ | 42 | 60 | mA | | I <sub>SB1</sub> | Standby current | Ind. | 3.0 V | 3.0 V | | 7 | 10 | | 7 | 10 | | 7 | 10 | μА | | I <sub>SB2</sub> | (both ports TTL level)<br> CE#L and CE#R $\geq$ V <sub>CC</sub> – 0.2,<br> f = f <sub>MAX</sub> | Ind. | 3.0 V | 3.0 V | | 28 | 40 | | 28 | 40 | | 25 | 35 | mA | | I <sub>SB3</sub> | Standby current | Ind. | 3.0 V | 3.0 V | | 6 | 8 | | 6 | 8 | | 6 | 8 | μА | | I <sub>SB4</sub> | (one port TTL level)<br>CE#L or CE#R $\geq$ V <sub>IH</sub> , f = f <sub>MAX</sub> | Ind. | 3.0 V | 3.0 V | | 28 | 40 | | 28 | 40 | | 25 | 35 | mA | # Capacitance | Parameter [22] | Description | Test Conditions | Max | Unit | |------------------|--------------------|------------------------------------------------------------------|-----|------| | C <sub>IN</sub> | Input capacitance | $T_A = 25 \text{ °C}, f = 1 \text{ MHz}, V_{CC} = 3.0 \text{ V}$ | 9 | pF | | C <sub>OUT</sub> | Output capacitance | | 10 | pF | Note 22. Tested initially and after any design or process changes that may affect these parameters. Figure 2. AC Test Loads and Waveforms # Switching Characteristics for $V_{CC} = 1.8 \text{ V}$ Over the Operating Range [23] | Parameter | Description | | 256A16<br>128A16 | CYDMX<br>CYDMX<br>CYDMX | 128B16 | CYDMX | (256A16<br>(128A16<br>(064A16 | Unit | |-----------------------------------|---------------------------------------|-----|------------------|-------------------------|--------|-------|-------------------------------|------| | T didilictor | Bescription | -65 | | -65 | | -90 | | | | | | Min | Max | Min | Max | Min | Max | | | AD Mux Port | Read Cycle <sup>[24]</sup> | | | | | | | | | t <sub>RC</sub> | Read cycle time | 65 | _ | 65 | _ | 90 | _ | ns | | t <sub>ACC1</sub> | Random access ADV# Low to data valid | _ | 65 | _ | 65 | _ | 90 | ns | | t <sub>ACC2</sub> | Random access Address to data valid | - | 65 | _ | 65 | - | 90 | ns | | t <sub>ACC3</sub> | Random access CS# to data valid | - | 65 | _ | 65 | - | 90 | ns | | t <sub>AVDA</sub> | Random access ADV# High to data valid | - | 35 | _ | 35 | - | 50 | ns | | t <sub>AVD</sub> | ADV# low pulse | 15 | _ | 15 | _ | 20 | - | ns | | t <sub>AVDS</sub> | Address setup to ADV# rising edge | 15 | _ | 15 | - | 20 | - | ns | | t <sub>AVDH</sub> | Address hold from ADV# rising edge | 3 | _ | 3 | _ | 5 | - | ns | | t <sub>CSS</sub> | CS# setup to ADV# rising edge | 7 | _ | 7 | _ | 10 | - | ns | | t <sub>OE</sub> | OE# Low to data valid | - | 35 | _ | 35 | - | 50 | ns | | t <sub>LZOE</sub> <sup>[25]</sup> | OE# Low to IO Low Z | 3 | _ | 3 | _ | 5 | - | ns | | t <sub>HZOE</sub> | OE# High to IO High Z | - | 15 | _ | 15 | - | 25 | ns | | t <sub>HZCS</sub> | CS# High to IO High Z | - | 15 | _ | 15 | - | 25 | ns | | t <sub>DBE</sub> | UB#/LB# Low to IO Valid | - | 35 | _ | 35 | - | 50 | ns | | t <sub>LZBE</sub> | UB#/LB# Low to IO Low Z | 3 | _ | 3 | _ | 5 | _ | ns | | t <sub>HZBE</sub> | UB#/LB# High to IO High Z | - | 15 | _ | 15 | - | 25 | ns | | t <sub>AVOE</sub> | ADV# High to OE# Low | 0 | _ | 0 | _ | 0 | _ | ns | - 23. All timing parameters are measured with Load 2 specified in Figure 2. - 24. AD Mux port timing applies to left AD Mux port and right port configured to AD Mux port. 25. This parameter is guaranteed by not tested. # Switching Characteristics for $V_{CC} = 1.8 V$ (continued) Over the Operating Range [23] (continued) | Parameter | Description | | (256A16<br>(128A16 | CYDMX<br>CYDMX<br>CYDMX | 128B16 | CYDM | (256A16<br>(128A16<br>(064A16 | Unit | |------------------------|------------------------------------|-----|--------------------|-------------------------|------------|------|-------------------------------|------| | r aramotor | Beschiption | -6 | 65 | -6 | <b>3</b> 5 | _ | 90 | | | | | Min | Max | Min | Max | Min | Max | | | AD Mux Port | Write Cycle <sup>[26]</sup> | | | | | | | | | $t_{WC}$ | Write cycle time | 65 | _ | 65 | _ | 90 | 1 | ns | | t <sub>SCS</sub> | CS# Low to write end | 65 | _ | 65 | _ | 90 | _ | ns | | t <sub>AVD</sub> | ADV# Low pulse | 15 | _ | 15 | _ | 20 | _ | ns | | t <sub>AVDS</sub> | Address setup to ADV# rising edge | 15 | _ | 15 | _ | 20 | _ | ns | | t <sub>AVDH</sub> | Address hold from ADV# rising edge | 3 | _ | 3 | _ | 5 | _ | ns | | t <sub>CSS</sub> | CS# setup to ADV# rising edge | 7 | _ | 7 | _ | 10 | _ | ns | | t <sub>WRL</sub> | WE# pulse width | 28 | _ | 28 | _ | 45 | _ | ns | | t <sub>BW</sub> | UB#/LB# Low to write end | 28 | _ | 28 | _ | 45 | _ | ns | | t <sub>SD</sub> | Data setup to write end | 20 | _ | 20 | _ | 30 | _ | ns | | t <sub>HD</sub> | Data hold from write end | 0 | _ | 0 | _ | 0 | _ | ns | | t <sub>LZWE</sub> | WE# High to IO Low Z | 0 | _ | 0 | _ | 0 | _ | ns | | t <sub>AVWE</sub> | ADV# High to WE# Low | 0 | _ | 0 | _ | 0 | _ | ns | | Standard Por | rt Read Cycle <sup>[27]</sup> | | • | | • | • | • | | | t <sub>RC</sub> | Read cycle time | 40 | _ | 60 | _ | 60 | _ | ns | | t <sub>AA</sub> | Address to data valid | _ | 40 | - | 60 | _ | 60 | ns | | t <sub>OHA</sub> | Output hold from address change | 5 | _ | 5 | _ | 5 | _ | ns | | t <sub>ACS</sub> | CS# to data valid | _ | 40 | _ | 60 | _ | 60 | ns | | t <sub>DOE</sub> | OE# Low to data valid | _ | 25 | _ | 35 | _ | 35 | ns | | t <sub>LZOE</sub> [28] | OE# Low to data Low Z | 5 | _ | 5 | _ | 5 | _ | ns | | t <sub>HZOE</sub> | OE# High to data High Z | _ | 10 | _ | 30 | _ | 30 | ns | | t <sub>LZCS</sub> | CS# Low to data Low Z | 5 | _ | 5 | _ | 5 | _ | ns | | t <sub>HZCS</sub> | CS# High to data High Z | _ | 10 | _ | 30 | _ | 30 | ns | | t <sub>LZBE</sub> | UB#/LB# Low to data Low Z | 5 | _ | 5 | _ | 5 | _ | ns | | t <sub>HZBE</sub> | UB#/LB# High to data High Z | _ | 10 | _ | 30 | _ | 30 | ns | | t <sub>ABE</sub> | UB#/LB# access time | _ | 40 | - | 60 | _ | 60 | ns | | Standard SR | AM Port Write Cycle | • | • | | • | • | • | • | | t <sub>WC</sub> | Write cycle time | 40 | _ | 60 | _ | 60 | _ | ns | | t <sub>SCS</sub> | | | _ | 50 | _ | 50 | _ | ns | | t <sub>AW</sub> | Address valid to write end | 30 | _ | 50 | _ | 50 | _ | ns | | t <sub>HA</sub> | Address hold from write end | 0 | _ | 0 | _ | 0 | _ | ns | | t <sub>SA</sub> | Address setup to write start | 0 | _ | 0 | _ | 0 | _ | ns | | | 1 | | 1 | | 1 | 1 | 1 | 1 | - 26. AD Mux port timing applies to left AD Mux port and right port configured to AD Mux port. 27. Standard SRAM port timing applies to right port configured to standard SRAM port. 28. This parameter is guaranteed by not tested. # Switching Characteristics for $V_{CC} = 1.8 V$ (continued) Over the Operating Range [23] (continued) | Parameter | Description | | 256A16<br>128A16 | CYDMX256B16<br>CYDMX128B16<br>CYDMX064B16 | | CYDMX | (256A16<br>(128A16<br>(064A16 | Unit | |---------------------------------|-------------------------------------|-----|------------------|-------------------------------------------|-----|-------|-------------------------------|------| | i didilicici | Bescription | -6 | -65 | | -65 | | -90 | | | | | Min | Max | Min | Max | Min | Max | | | t <sub>WRL</sub> | Write pulse width | 25 | _ | 45 | _ | 45 | - | ns | | t <sub>SD</sub> | Data setup to write end | 20 | _ | 30 | _ | 30 | - | ns | | t <sub>HD</sub> | Data hold from write end | 0 | _ | 0 | _ | 0 | - | ns | | t <sub>HZWE</sub> | WE# Low to data High Z | _ | 15 | _ | 25 | _ | 25 | ns | | t <sub>LZWE</sub> | WE# High to data Low Z | 0 | _ | 0 | _ | 0 | _ | ns | | Arbitration Ti | ming | | | | | | | | | t <sub>BLA</sub> | BUSY# Low from address match | _ | 30 | _ | 50 | _ | 50 | ns | | t <sub>BHA</sub> | BUSY# High from address mismatch | _ | 30 | _ | 50 | _ | 50 | ns | | t <sub>BLC</sub> | BUSY# Low from CS# Low | _ | 30 | _ | 50 | _ | 50 | ns | | t <sub>BHC</sub> | BUSY# High from CS# High | _ | 30 | _ | 50 | - | 50 | ns | | t <sub>PS</sub> <sup>[29]</sup> | Port setup from priority | 5 | _ | 5 | _ | 5 | _ | ns | | t <sub>BDD</sub> | BUSY# High to data valid | _ | 30 | _ | 50 | _ | 50 | ns | | t <sub>WDD</sub> | Write pulse to data delay | _ | 55 | _ | 85 | - | 85 | ns | | t <sub>DDD</sub> | Write data valid to read data valid | _ | 45 | _ | 70 | _ | 70 | ns | | Interrupt Tim | ing | • | • | | • | | | | | t <sub>INS</sub> | INT# set time | _ | 35 | _ | 55 | _ | 55 | ns | | t <sub>INR</sub> | INT# reset time | _ | 35 | - | 55 | - | 55 | ns | 29. Add 2 ns to this parameter if VCC and VDDIOR are < 1.8 V, and VDDIOL is > 2.5 V at temperature < 0 $^{\circ}$ C. # **Switching Waveforms** Figure 3. ADM Port Read Cycle (Either Port Access, WE# High) Figure 4. ADM Port Write Cycle (Either Port Access, WE# Controlled, OE# High) Figure 5. ADM Port Write Cycle (Either Port Access, CS# Controlled, OE# High) Figure 7. Standard Port Write Cycle (Right Port Access, WE# Controlled) Figure 9. Arbitration Timing Figure 10. Arbitration Timing (Address Controlled with Left ADM and Right Standard Configuration Figure 11. Arbitration Timing (Address Controlled with Left ADM and Right ADM Configuration) Figure 12. Read with BUSY# Timing Figure 13. Interrupt Timing # Left Port Writes Right Mailbox to set INT#R I/OL[15:0] Right Mailbox Addr Write Data OE#L CS#L CS# or WE#, whichever assert HIGH first INT#R # **Ordering Information** # 16 K × 16 MoBL ADM Asynchronous Dual-Port SRAM | Speed (ns) | Ordering Code | Package<br>Name | Package Type | Operating<br>Range | |------------|--------------------|-----------------|-----------------------------------|--------------------| | 65 | CYDMX256A16-65BVXI | BZ100 | 100-ball Pb-free 0.5 mm pitch BGA | Industrial | | 65 | CYDMX256B16-65BVXI | BZ100 | 100-ball Pb-free 0.5 mm pitch BGA | Industrial | | 90 | CYDMX256A16-90BVXI | BZ100 | 100-ball Pb-free 0.5 mm pitch BGA | Industrial | # 8 K x 16 MoBL ADM Asynchronous Dual-Port SRAM | Speed (ns) | Ordering Code | Package<br>Name | Package Type | Operating Range | |------------|--------------------|-----------------|----------------------|-----------------| | 65 | CYDMX128A16-65BVXI | BZ100 | 100-ball BGA Pb-free | Industrial | | 65 | CYDMX128B16-65BVXI | BZ100 | 100-ball BGA Pb-free | Industrial | # 4 K × 16 MoBL ADM Asynchronous Dual-Port SRAM | Speed (ns) | Ordering Code | Package<br>Name | Package Type | Operating Range | |------------|--------------------|-----------------|----------------------|-----------------| | 90 | CYDMX064A16-90BVXI | BZ100 | 100-ball BGA Pb-free | Industrial | #### **Ordering Code Definitions** # **Package Diagram** Figure 14. 100-ball VFBGA (6 × 6 × 1.0 mm) BZ100 Package Outline, 51-85209 # **Acronyms** | Acronym | Description | |---------|--------------------------------------------------------| | BGA | Ball Grid Array | | CMOS | Complementary Metal Oxide Semiconductor | | CS | Chip Select | | I/O | Input/Output | | LVCMOS | Low Voltage Complementary Metal Oxide<br>Semiconductor | | LVTTL | Low Voltage Transistor-Transistor Logic | | ODR | Output Drive Register | | ŌĒ | Output Enable | | SRAM | Static Random Access Memory | | TTL | Transistor-Transistor Logic | | VFBGA | Very Fine-Pitch Ball Grid Array | | WE | Write Enable | # **Document Conventions** # **Units of Measure** | Symbol | Unit of Measure | | | | |--------|-----------------|--|--|--| | °C | degree Celsius | | | | | MHz | megahertz | | | | | μΑ | microampere | | | | | mA | milliampere | | | | | mm | millimeter | | | | | ms | millisecond | | | | | mV | millivolt | | | | | ns | nanosecond | | | | | Ω | ohm | | | | | % | percent | | | | | pF | picofarad | | | | | V | volt | | | | | W | watt | | | | # **Document History Page** | ocument Title: CYDMX256A16/CYDMX256B16/CYDMX128A16/CYDMX128B16/CYDMX064A16/CYDMX064B16,<br>6 K/8 K/4 K × 16 MoBL <sup>®</sup> ADM Asynchronous Dual-Port Static RAM<br>ocument Number: 001-08090 | | | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Rev. | ECN No. | Orig. of<br>Change | Submission<br>Date | Description of Change | | | ** | 462234 | HKH | | New data sheet | | | *A | 491702 | НКН | | Updated Switching Characteristics for VCC = 1.8 V: Removed none applicable timing tBW Revised standard port timing numbers Corrected typo | | | *B | 500425 | НКН | | Updated Electrical Characteristics for VCC = 1.8 V: Updated DC data that are previously TBD. Updated Electrical Characteristics for VCC = 2.5 V: | | | | | | | Updated DC data that are previously TBD. | | | | | | | Updated Switching Characteristics for VCC = 1.8 V: Added note for tLZOE that is guaranteed by design by not tested Updated tWC, tSCS to reflect bin spec Added note for special condition of tPS | | | *C | 2147866 | YDT/HKH<br>/AESA | See ECN | Relaxed -65 Standard port timing to match the standard port timing of -90 Added new devices CYDMX256B16, CYDMX128B16 and CYDMX064B1 | | | *D | 3031102 | VED | 09/15/2010 | Changed to post on the external web. No other change. | | | *E | 3053582 | НКН | 10/08/2010 | Added Table of Contents. Updated Ordering Information: Removed pruned device CYDMX064A16-65BVXI. Added Ordering Code Definitions. | | | *- | 0000007 | 1 11/21 1 | 00/00/0044 | Updated sales links. | | | *F | 3209987 | НКН | 03/30/2011 | Updated Ordering Information. Updated Package Diagram. Updated in new template. | | | *G | 3246085 | HKH | 05/02/2011 | Added Acronyms and Units of Measure. | | | *H | 3401875 | HKH | 10/11/2011 | Updated Ordering Information: Removed pruned device CYDMX064B16-65BVXI. | | | * | 4418141 | HBM | 06/24/2014 | Updated in new template. | | | | | | | Completing Sunset Review. | | # CYPRESS # Sales, Solutions, and Legal Information #### Worldwide Sales and Design Support Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. #### **Products** Automotive Clocks & Buffers Interface **Lighting & Power Control** Memory PSoC Touch Sensing USB Controllers Wireless/RF cypress.com/go/automotive cypress.com/go/clocks cypress.com/go/interface cypress.com/go/powerpsoc cypress.com/go/plc cypress.com/go/memory cypress.com/go/psoc cypress.com/go/touch cypress.com/go/USB cypress.com/go/wireless # PSoC® Solutions psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP #### **Cypress Developer Community** Community | Forums | Blogs | Video | Training # **Technical Support** cypress.com/go/support © Cypress Semiconductor Corporation, 2006-2014. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress. Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Use may be limited by and subject to the applicable Cypress software license agreement. Document Number: 001-08090 Rev. \*I