# 5-BIT REGISTERED TRANSCEIVER ## **FEATURES** - $\blacksquare$ 25 $\Omega$ cut-off bus outputs - 50 $\Omega$ receiver outputs - Transmit and receive registers with separate clocks - 1500ps max. delay from CLK1 to Bus Outputs (BUS) - 1500ps max. delay from CLK2 to Receiver Outputs (Q) - Individual bus enable pins - Internal 75K $\Omega$ input pull-down resistors - Voltage and temperature compensation for improved noise immunity - Industry standard 100K ECL levels - Extended supply voltage option: VEE = -4.2V to -5.5V - Available in 28-pin PLCC package ## **DESCRIPTION** The SY100S891 is a 5-bit registered transceiver containing five bus transceivers with both transmit and receive registers. The bus outputs (BUS<sub>0</sub> - BUS<sub>4</sub>) are specified for driving a 25 ohm bus and the receive outputs (Q0 - Q4) are specified for driving a 50 ohm line. The bus outputs have a normal high level output voltage and a normal low level output voltage when the bus enable (BUSEN<sub>0</sub> - BUSEN<sub>4</sub>) is high. However, the output is switched to a cut-off level when a bus-enable is low. This cut-off level is sufficiently low that a relatively high impedance is presented to the bus in order to minimize reflections. There is one bus-enable for each bus driver: a clock (CLK1) which is common to all five bus driver registers; and a separate clock (CLK2) which is common to all five receive registers. Data at the D inputs is clocked to the Bus register by a positive transition of CLK1 and data on the bus is clocked into the Receiver register by a positive transition of CLK2. A high on the Master Reset clears all registers. #### **PIN NAMES** | Pin | Function | |----------|------------------------| | BUSEN0-4 | Bus Enable Inputs | | D0 - D4 | Data Inputs | | CLK1 | Bus Driver Clock Input | | CLK2 | Receive Register Clock | | MR | Master Reset | | Q0 – Q4 | Bus Receive Outputs | | BUS0-4 | Bus Outputs | # **PACKAGE/ORDERING INFORMATION** 28-Pin PLCC (J28-1) # **Ordering Information** | Part Number | Package<br>Type | Operating<br>Range | Package<br>Marking | Lead<br>Finish | |---------------------------------|-----------------|--------------------|---------------------------------------------|----------------| | SY100S891JC | J28-1 | Commercial | SY100S891JC | Sn-Pb | | SY100S891JCTR <sup>(1)</sup> | J28-1 | Commercial | SY100S891JC | Sn-Pb | | SY100S891JZ <sup>(2)</sup> | J28-1 | Commercial | SY100S891JC with Pb-Free bar-line indicator | Matte-Sn | | SY100S891JZTR <sup>(1, 2)</sup> | J28-1 | Commercial | SY100S891JC with Pb-Free bar-line indicator | Matte-Sn | #### Notes: - 1. Tape and Reel. - 2. Pb-Free package is recommended for new designs. # **BLOCK DIAGRAM** # DC ELECTRICAL CHARACTERISTICS VEE = -4.2V to -5.5V unless otherwise specified; VCC = VCCA = GND | Symbol | Parameter | Min. | Тур. | Max. | Unit | Condition | _ | | | |--------------|-------------------------------------------------------------|-----------|-------|-----------|----------|---------------------------------------|----------------------------|--|--| | Vсит | Cut-off Bus Output Voltage | -2200 | -2160 | -2100 | mV | VIN = VIH (Max.) or VIL (Min.) | Loading with 25Ω to –2.20V | | | | Vон | Output HIGH Voltage Bus | -1025 | -955 | -880 | mV | VIN = VIH (Max.) or VIL (Min.) | Loading with | | | | Vol | Output LOW Voltage Bus | -1810 | -1705 | -1620 | mV | | 25Ω to –2.0V | | | | Vона | Output HIGH Voltage Bus | -1035 | _ | _ | mV | VIN = VIH (Min.) or VIL (Max.) | | | | | Vola | Output LOW Voltage Bus | _ | _ | -1610 | mV | | | | | | Vон | Output HIGH Voltage Receiver | -1025 | -955 | -880 | mV | VIN = VIH (Max.) or VIL (Min.) | Loading with | | | | Vol | Output LOW Voltage Receiver | -1810 | -1705 | -1620 | mV | | 50Ω to –2.0V | | | | Voha<br>Vola | Output HIGH Voltage Receiver<br>Output LOW Voltage Receiver | -1035<br> | _ | <br>_1610 | mV<br>mV | VIN = VIH (Min.) or VIL (Max.) | | | | | VIH | Input HIGH Voltage | -1165 | _ | -880 | mV | Guaranteed HIGH Signal for All Inputs | | | | | VIL | Input LOW Voltage | -1810 | _ | -1475 | mV | Guaranteed LOW Signal for All Inputs | | | | | lı∟ | Input LOW Current | 0.5 | _ | _ | μΑ | VIN = VIL (Min.) | | | | | lін | Input High Current | _ | _ | 150 | μΑ | VIN = VIH (Max.) | | | | | lee | Power Supply Current | -216 | _ | _ | mA | Inputs Open | | | | | CIN | Input Pin Capacitance | _ | 4 | _ | pF | | | | | | Соит | Output Pin Capacitance | _ | 5 | _ | pF | | | | | # AC ELECTRICAL CHARACTERISTICS VEE = -4.2V to -5.5V unless otherwise specified; VCC = VCCA = GND | | | Т | TA = 0°C TA | | = +25°C | | TA = +85°C | | | | | | |--------------|------------------------------------------------------------------|------------|-------------|-------------|------------|------|-------------|------------|------|-------------|------|-----------| | Symbol | Parameter | Min. | Тур. | Max. | Min. | Тур. | Max. | Min. | Тур. | Max. | Unit | Condition | | tPLH<br>tPHL | Propagation Delay <sup>(1)</sup><br>CLK <sub>1</sub> to Bus | 600 | 1000 | 1500 | 600 | 1000 | 1500 | 600 | 1000 | 1500 | ps | | | tPLH<br>tPHL | Propagation Delay <sup>(2)</sup><br>CLK <sub>2</sub> to Q | 500 | 800 | 1200 | 500 | 800 | 1200 | 500 | 800 | 1200 | ps | | | tPLH<br>tPHL | Propagation Delay <sup>(1)</sup><br>BUSEN to Bus | 500 | 800 | 1200 | 500 | 800 | 1200 | 500 | 800 | 1200 | ps | | | tPLH<br>tPHL | Propagation Delay <sup>(1)</sup><br>Master Reset to Bus | 600 | 1000 | 1500 | 600 | 1000 | 1500 | 600 | 1000 | 1500 | ps | | | tPLH<br>tPHL | Propagation Delay <sup>(2)</sup><br>Master Reset to Q | 500 | 800 | 1200 | 500 | 800 | 1200 | 500 | 800 | 1200 | ps | | | ts | Set-up Time<br>Bus Wrt CLK2<br>D Wrt CLK1 | _ | | 400<br>400 | _ | _ | 400<br>400 | | _ | 400<br>400 | ps | | | trel | Master Reset<br>Release Time | _ | _ | 1000 | _ | _ | 1000 | _ | _ | 1000 | ps | | | tH | Hold Time<br>Bus Wrt CLK2<br>D Wrt CLK1 | _ | _ | 400<br>400 | _ | _ | 400<br>400 | _ | _ | 400<br>400 | ps | | | tr | Output Rise Time<br>Bus <sup>(3)</sup><br>Q <sup>(4)</sup> | 500<br>300 | _ | 1000<br>900 | 500<br>300 | _ | 1000<br>900 | 500<br>300 | _ | 1000<br>900 | ps | | | tf | Output Fall Time<br>Bus <sup>(3)</sup><br>Q <sup>(4)</sup> | 500<br>300 | _ | 1000<br>900 | 500<br>300 | _ | 1000<br>900 | 500<br>300 | _ | 1000<br>900 | ps | | | tskew | Skew (Maximum<br>difference between<br>slowest and fastest path) | — | 100 | _ | — | 100 | _ | — | 100 | _ | ps | | ### Notes: - 1. Loaded with $25\Omega$ to -2.0V - 2. Loaded with $50\Omega$ to -2.0V - 3. $25\Omega$ Load - 4. $50\Omega$ Load Micrel, Inc. SY100S891 # 28-PIN PLCC (J28-1) ## MICREL, INC. 2180 FORTUNE DRIVE SAN JOSE, CA 95131 USA TEL + 1 (408) 944-0800 FAX + 1 (408) 474-1000 WEB http://www.micrel.com The information furnished by Micrel in this datasheet is believed to be accurate and reliable. However, no responsibility is assumed by Micrel for its use. Micrel reserves the right to change circuitry and specifications at any time without notification to the customer. Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is at Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale. © 2006 Micrel, Incorporated.