# 4-Mbit (256K words × 16 bit) Static RAM with Error-Correcting Code (ECC) ### **Features** - High speed - $t_{AA} = 10 ns/15 ns$ - Embedded ECC for single-bit error correction<sup>[1]</sup> - Low active and standby currents - □ Active current: I<sub>CC</sub> = 38-mA typical - □ Standby current: I<sub>SB2</sub> = 6-mA typical - Operating voltage range: 1.65 V to 2.2 V, 2.2 V to 3.6 V, and 4.5 V to 5.5 V - 1.0-V data retention - TTL-compatible inputs and outputs - Error indication (ERR) pin to indicate 1-bit error detection and correction - Pb-free 44-pin SOJ, 44-pin TSOP II, and 48-ball VFBGA packages ### **Functional Description** CY7C1041G and CY7C1041GE are high-performance CMOS fast static RAM devices with embedded ECC. Both devices are offered in single chip-enable option and in multiple pin configurations. The CY7C1041GE device includes an ERR pin that signals an error-detection and correction event during a read cycle. Data writes are performed by asserting the Chip Enable $(\overline{CE})$ and Write Enable $(\overline{WE})$ inputs LOW, while providing the data on I/O<sub>0</sub> through I/O<sub>15</sub> and address on A<sub>0</sub> through A<sub>17</sub> pins. The Byte High Enable (BHE) and Byte Low Enable (BLE) inputs control write operations to the upper and lower bytes of the specified memory location. BHE controls I/O<sub>8</sub> through I/O<sub>15</sub> and BLE controls I/O<sub>0</sub> through I/O<sub>7</sub>. Data reads are performed by asserting the Chip Enable $(\overline{CE})$ and Output Enable $(\overline{OE})$ inputs LOW and providing the required address on the address lines. Read data is accessible on the I/O lines (I/O<sub>0</sub> through I/O<sub>15</sub>). Byte accesses <u>can</u> be <u>performed</u> by asserting the required byte enable signal $(\overline{BHE})$ or $\overline{BLE}$ to read either the upper byte or the lower byte of data from the specified address location. All I/Os (I/O $_0$ through I/O $_{15}$ ) are placed in a high-impedance state during the following events: - The device is deselected (CE HIGH) - The control signals (OE, BLE, BHE) are de-asserted On the CY7C1041GE devices, the detection and correction of a single-bit error in the accessed location is indicated by the assertion of the ERR output (ERR = HIGH)<sup>[1]</sup>. See the Truth Table on page 14 for a complete description of read and write modes. The logic block diagram is on page 2. ### **Product Portfolio** | | | | Speed | | | | | issipation | | | |----------------|------------------------------------------------------------|------------|-----------------------|-------|----------------------|--------------------------|---------------------------|------------|--|--| | Product [2] | Features and Options (see Pin<br>Configurations on page 4) | Range | V <sub>CC</sub> Range | (ns) | Operating | g I <sub>CC</sub> , (mA) | Standby, I <sub>SB2</sub> | | | | | Product | | | (V) | 10/15 | f = f <sub>max</sub> | | (mÅ) | | | | | | | | | | Typ <sup>[3]</sup> | Max | Typ <sup>[3]</sup> | Max | | | | CY7C1041G(E)18 | Single Chip Enable | Industrial | 1.65 V-2.2 V | 15 | _ | 40 | 6 | 8 | | | | CY7C1041G(E)30 | Optional ERR pins | | 2.2 V-3.6 V | 10 | 38 | 45 | | | | | | CY7C1041G(E) | Optional Extremis | | 4.5 V–5.5 V | 10 | 38 | 45 | | | | | - 1. This device does not support automatic write-back on error detection. - 2. The ERR pin is available only for devices which have ERR option "E" in the ordering code. Refer Ordering Information on page 15 for details. - Typical values are included only for reference and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = 1.8 V (for a V<sub>CC</sub> range of 1.65 V–2.2 V), V<sub>CC</sub> = 3 V (for a V<sub>CC</sub> range of 2.2 V–3.6 V), and V<sub>CC</sub> = 5 V (for a V<sub>CC</sub> range of 4.5 V–5.5 V), T<sub>A</sub> = 25 °C. # Logic Block Diagram - CY7C1041G # **Logic Block Diagram - CY7C1041GE** # CY7C1041G CY7C1041GE # **Contents** | Pin Configurations | 4 | |--------------------------------|---| | Maximum Ratings | 6 | | Operating Range | 6 | | DC Electrical Characteristics | 6 | | Capacitance | 7 | | Thermal Resistance | 7 | | AC Test Loads and Waveforms | 7 | | Data Retention Characteristics | 8 | | Data Retention Waveform | 8 | | AC Switching Characteristics | 9 | | Switching Waveforms | | | Truth Table | | | ERR Output - CY7C1041GE | | | Ordering information | 15 | |-----------------------------------------|----| | Ordering Code Definitions | 16 | | Package Diagrams | 17 | | Acronyms | 19 | | Document Conventions | 19 | | Units of Measure | 19 | | Document History Page | 20 | | Sales, Solutions, and Legal Information | 21 | | Worldwide Sales and Design Support | 21 | | Products | 21 | | PSoC® Solutions | 21 | | Cypress Developer Community | 21 | | Technical Support | | ### **Pin Configurations** Figure 1. 48-ball VFBGA (6 × 8 × 1.0 mm) Single Chip Enable Figure 2. 48-ball VFBGA (6 × 8 × 1.0 mm) Single Chip Enable without ERR, CY7C1041G $^{[4]}$ , Package/Grade ID: BVXI $^{[6]}$ with ERR, CY7C1041GE $^{[4,5]}$ , Package/Grade ID: BVXI $^{[6]}$ Figure 3. 48-ball VFBGA (6 × 8 × 1.0 mm) Single Chip Enable without ERR, CY7C1041G $^{[4]}$ , Package/Grade ID: BVJXI $^{[6]}$ Figure 4. 48-ball VFBGA (6 × 8 × 1.0 mm) Single Chip Enable with ERR, CY7C1041GE $^{[4,\ 5]}$ , Package/Grade ID: BVJXI $^{[6]}$ 4 A<sub>1</sub> $A_4$ $\mathsf{A}_6$ $A_7$ $\left(A_{16}\right)$ (A<sub>15</sub>) (A<sub>13</sub>) (A<sub>10</sub> 5 $A_2$ (CE) (I/O<sub>10</sub>) (I/O<sub>11</sub> (I/O<sub>12</sub>) (I/O<sub>13</sub>) (WE) $(A_{11})$ (NC (I/O<sub>8</sub>) (I/O<sub>9</sub>) (vcc) (vss) (I/O<sub>15</sub> (NC) Α В C D Ε F G Н - 4. NC pins are not connected internally to the die. - 5. ERR is an output pin. - 6. Package type BVJXI is JEDEC compliant compared to package type BVXI. The difference between the two is that the higher and lower byte I/Os (I/O<sub>[7:0]</sub> and I/O<sub>[15:8]</sub> balls are swapped. ### Pin Configurations (continued) Figure 5. 44-pin TSOP II/44-pin SOJ Single Chip Enable with ERR, CY7C1041GE [7, 8] Figure 6. 44-pin TSOP II/44-pin SOJ Single Chip Enable without ERR, CY7C1041G [7] - 7. NC pins are not connected internally to the die. - 8. ERR is an output pin. # **Maximum Ratings** | DC input voltage [9] | 0.5 V to V <sub>CC</sub> + 0.5 V | |-------------------------------------|----------------------------------| | Current into outputs (in LOW state) | 20 mA | | Static discharge voltage | | | (MIL-STD-883, Method 3015) | >2001 V | | Latch-up current | > 140 mA | # **Operating Range** | Grade | Ambient Temperature | V <sub>CC</sub> | |------------|---------------------|-------------------------------------------------------| | Industrial | –40 °C to +85 °C | 1.65 V to 2.2 V,<br>2.2 V to 3.6 V,<br>4.5 V to 5.5 V | ### **DC Electrical Characteristics** Over the operating range of -40 °C to 85 °C | Davamatav | Description | | Test Conditions | | 10 ns/15 ns | | | | |------------------|----------------------------------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----------------------|--------------------------------------|--------------------------------------|------| | Parameter | Desc | ription | Test Conditions | | Min | <b>Typ</b> [10] | Max | Unit | | V <sub>OH</sub> | Output HIGH | 1.65 V to 2.2 V | V <sub>CC</sub> = Min, I <sub>OH</sub> = -0.1 n | nΑ | 1.4 | _ | _ | V | | | voltage | 2.2 V to 2.7 V | $V_{\rm CC}$ = Min, $I_{\rm OH}$ = $-1.0$ m | nΑ | 2 | _ | _ | | | | | 2.7 V to 3.0 V | V <sub>CC</sub> = Min, I <sub>OH</sub> = -4.0 n | nA | 2.2 | _ | _ | | | | | 3.0 V to 3.6 V | $V_{CC}$ = Min, $I_{OH}$ = -4.0 n | nΑ | 2.4 | _ | _ | | | | | 4.5 V to 5.5 V | V <sub>CC</sub> = Min, I <sub>OH</sub> = -4.0 n | nA | 2.4 | _ | _ | | | | | 4.5 V to 5.5 V | $V_{CC}$ = Min, $I_{OH}$ = -0.1 m | nΑ | $V_{CC} - 0.5^{[11]}$ | _ | _ | | | $V_{OL}$ | Output LOW | 1.65 V to 2.2 V | $V_{CC}$ = Min, $I_{OL}$ = 0.1 m/s | A | _ | _ | 0.2 | V | | | voltage | 2.2 V to 2.7 V | $V_{CC}$ = Min, $I_{OL}$ = 2 mA | | _ | _ | 0.4 | | | | | 2.7 V to 3.6 V | V <sub>CC</sub> = Min, I <sub>OL</sub> = 8 mA | _ | _ | 0.4 | | | | | | 4.5 V to 5.5 V | V <sub>CC</sub> = Min, I <sub>OL</sub> = 8 mA | _ | _ | 0.4 | | | | V <sub>IH</sub> | Input HIGH | 1.65 V to 2.2 V | _ | | 1.4 | _ | V <sub>CC</sub> + 0.2 <sup>[9]</sup> | V | | | voltage | 2.2 V to 2.7 V | _ | | 2 | _ | V <sub>CC</sub> + 0.3 <sup>[9]</sup> | | | | | 2.7 V to 3.6 V | _ | 2 | _ | V <sub>CC</sub> + 0.3 <sup>[9]</sup> | | | | | | 4.5 V to 5.5 V | _ | | 2 | _ | V <sub>CC</sub> + 0.5 <sup>[9]</sup> | | | V <sub>IL</sub> | Input LOW | 1.65 V to 2.2 V | _ | | -0.2 <sup>[9]</sup> | _ | 0.4 | V | | | voltage | 2.2 V to 2.7 V | _ | | -0.3 <sup>[9]</sup> | _ | 0.6 | | | | | 2.7 V to 3.6 V | _ | | | _ | 0.8 | | | | | 4.5 V to 5.5 V | _ | | -0.5 <sup>[9]</sup> | _ | 0.8 | | | I <sub>IX</sub> | Input leakage c | urrent | $GND \le V_{IN} \le V_{CC}$ | | -1 | _ | +1 | μА | | I <sub>OZ</sub> | Output leakage | current | GND ≤ V <sub>OUT</sub> ≤ V <sub>CC</sub> , Output disabled | | -1 | _ | +1 | μΑ | | I <sub>CC</sub> | Operating supp | ly current | Max $V_{CC}$ , $I_{OUT} = 0$ mA, | f = 100 MHz | - | 38 | 45 | mA | | | | | $ \begin{array}{c} \text{Max V}_{\text{CC}}, \text{I}_{\text{OUT}} = 0 \text{ mA}, \\ \text{CMOS levels} \end{array} \begin{array}{c} \text{f} = 100 \text{ MHz} \\ \text{f} = 66.7 \text{ MHz} \end{array} $ | | - | _ | 40 | | | I <sub>SB1</sub> | Automatic CE p current – TTL ir | ower-down<br>nputs | | = f <sub>MAX</sub> | _ | _ | 15 | mA | | I <sub>SB2</sub> | Automatic CE p<br>current – CMOS | ower-down<br>S inputs | $\begin{array}{c} \text{Max V}_{\text{CC}}, \ \overline{\text{CE}} \geq \text{V}_{\text{CC}} = 0 \\ \text{V}_{\text{IN}} \geq \text{V}_{\text{CC}} = 0.2 \ \text{V or V}_{\text{IN}} \end{array}$ | | _ | 6 | 8 | mA | <sup>9.</sup> $V_{\rm IL(min)}$ = -2.0 V and $V_{\rm IH(max)}$ = $V_{\rm CC}$ + 2 V for pulse durations of less than 20 ns. <sup>10.</sup> Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at $V_{CC}$ = 1.8 V (for $V_{CC}$ range of 1.65 V – 2.2 V), $V_{CC}$ = 3 V (for $V_{CC}$ range of 2.2V – 3.6 V), and $V_{CC}$ = 5 V (for $V_{CC}$ range of 4.5 V – 5.5 V), $V_{CC}$ = 3 V (for $V_{CC}$ range of 2.2V – 3.6 V), and $V_{CC}$ = 5 V (for $V_{CC}$ range of 4.5 V – 5.5 V), $V_{CC}$ = 20 °C. <sup>11.</sup> This parameter is guaranteed by design and not tested. # Capacitance | Parameter [12] | Description | Test Conditions | 48-ball VFBGA | 44-pin SOJ | 44-pin TSOP II | Unit | |------------------|-----------------|------------------------------------|---------------|------------|----------------|------| | C <sub>IN</sub> | ' ' | T <sub>A</sub> = 25 °C, f = 1 MHz, | 10 | 10 | 10 | pF | | C <sub>OUT</sub> | I/O capacitance | $V_{CC} = V_{CC(typ)}$ | 10 | 10 | 10 | pF | ### **Thermal Resistance** | Parameter [12] | Description | Test Conditions | 48-ball VFBGA | 44-pin SOJ | 44-pin TSOP II | Unit | |-------------------|---------------------------------------|---------------------------------------------------|---------------|------------|----------------|------| | $\Theta_{\sf JA}$ | (junction to ambient) | Still air, soldered on a 3 × 4.5 inch, four layer | 31.35 | 55.37 | 68.85 | °C/W | | 00 | Thermal resistance (junction to case) | printed circuit board | 14.74 | 30.41 | 15.97 | °C/W | ### **AC Test Loads and Waveforms** Figure 7. AC Test Loads and Waveforms [13] | Parameters | 1.8 V | 3.0 V | 5.0 V | Unit | |------------|-------|-------|-------|------| | R1 | 1667 | 317 | 317 | Ω | | R2 | 1538 | 351 | 351 | Ω | | $V_{TH}$ | 0.9 | 1.5 | 1.5 | V | | $V_{HIGH}$ | 1.8 | 3 | 3 | V | <sup>12.</sup> Tested initially and after any design or process changes that may affect these parameters. <sup>13.</sup> Full-device AC operation assumes a 100- $\mu$ s ramp time from 0 to $V_{CC(min)}$ and a 100- $\mu$ s wait time after $V_{CC}$ stabilization. ### **Data Retention Characteristics** Over the operating range of -40 °C to 85 °C | Parameter | Description | Conditions | Min | Max | Unit | |------------------------------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------| | $V_{DR}$ | V <sub>CC</sub> for data retention | | 1 | _ | V | | I <sub>CCDR</sub> | Data retention current | $V_{CC} = 1.2 \text{ V}, \overline{CE} \ge V_{CC} - 0.2 \text{ V}^{[14]}, \ V_{IN} \ge V_{CC} - 0.2 \text{ V}, \text{ or } V_{IN} \le 0.2 \text{ V}$ | _ | 8 | mA | | t <sub>CDR</sub> <sup>[15]</sup> | Chip deselect to data retention time | | 0 | _ | ns | | t <sub>R</sub> <sup>[14, 15]</sup> | Operation recovery time | V <sub>CC</sub> ≥ 2.2 V | 10 | _ | ns | | | | V <sub>CC</sub> < 2.2 V | 15 | _ | ns | # **Data Retention Waveform** Figure 8. Data Retention Waveform [14] <sup>14.</sup> Full-device operation requires linear $V_{CC}$ ramp from $V_{DR}$ to $V_{CC(min)} \ge 100 \, \mu s$ or stable at $V_{CC \, (min)} \ge 100 \, \mu s$ . <sup>15.</sup> These parameters are guaranteed by design. # **AC Switching Characteristics** Over the operating range of -40 °C to 85 °C | Parameter [16] | Donasis tina | 10 | ns | 15 | 1114 | | |-------------------|--------------------------------------|-----|-----|-----|------|------| | Parameter | Description | Min | Max | Min | Max | Unit | | Read Cycle | | • | • | • | • | | | t <sub>RC</sub> | Read cycle time | 10 | _ | 15 | _ | ns | | t <sub>AA</sub> | Address to data / ERR valid | _ | 10 | - | 15 | ns | | t <sub>OHA</sub> | Data / ERR hold from address change | 3 | _ | 3 | _ | ns | | t <sub>ACE</sub> | CE LOW to data / ERR valid | _ | 10 | - | 15 | ns | | t <sub>DOE</sub> | OE LOW to data / ERR valid | _ | 4.5 | _ | 8 | ns | | t <sub>LZOE</sub> | OE LOW to low impedance [17] | 0 | _ | 0 | _ | ns | | t <sub>HZOE</sub> | OE HIGH to HI-Z [17, 18] | _ | 5 | - | 8 | ns | | t <sub>LZCE</sub> | CE LOW to low impedance [17] | 3 | _ | 3 | _ | ns | | t <sub>HZCE</sub> | CE HIGH to HI-Z [17, 18] | _ | 5 | - | 8 | ns | | t <sub>PU</sub> | CE LOW to power-up [18, 17] | 0 | _ | 0 | _ | ns | | t <sub>PD</sub> | CE HIGH to power-down [18, 17] | _ | 10 | - | 15 | ns | | t <sub>DBE</sub> | Byte enable to data valid | _ | 4.5 | - | 8 | ns | | t <sub>LZBE</sub> | Byte enable to low impedance [17] | 0 | _ | 0 | _ | ns | | t <sub>HZBE</sub> | Byte disable to HI-Z <sup>[18]</sup> | _ | 6 | - | 8 | ns | | Write Cycle [1 | 9, 20] | | | | | | | t <sub>WC</sub> | Write cycle time | 10 | - | 15 | - | ns | | t <sub>SCE</sub> | CE LOW to write end | 7 | _ | 12 | _ | ns | | t <sub>AW</sub> | Address setup to write end | 7 | - | 12 | - | ns | | t <sub>HA</sub> | Address hold from write end | 0 | _ | 0 | - | ns | | t <sub>SA</sub> | Address setup to write start | 0 | - | 0 | - | ns | | t <sub>PWE</sub> | WE pulse width | 7 | _ | 12 | _ | ns | | t <sub>SD</sub> | Data setup to write end | 5 | _ | 8 | - | ns | | t <sub>HD</sub> | Data hold from write end | 0 | _ | 0 | _ | ns | | t <sub>LZWE</sub> | WE HIGH to low impedance [17] | 3 | _ | 3 | - | ns | | t <sub>HZWE</sub> | WE LOW to HI-Z [18] | _ | 5 | - | 8 | ns | | t <sub>BW</sub> | Byte Enable to write end | 7 | _ | 12 | _ | ns | <sup>16.</sup> Test conditions assume a signal transition time (rise/fall) of 3 ns or less, timing reference levels of 1.5 V (for $V_{CC} \ge 3$ V) and $V_{CC}/2$ (for $V_{CC} < 3$ V), and input pulse levels of 0 to 3 V (for $V_{CC} \ge 3$ V) and 0 to $V_{CC}$ (for $V_{CC} < 3$ V). Test conditions for the read cycle use output loading, as shown in part (a) of Figure 7 on page 7, unless specified otherwise <sup>17.</sup> t<sub>HZOE</sub>, t<sub>HZCE</sub>, t<sub>HZWE</sub>, t<sub>HZBE</sub>, t<sub>LZOE</sub>, t<sub>LZWE</sub>, and t<sub>LZBE</sub> are specified with a load capacitance of 5 pF, as shown in part (b) of Figure 7 on page 7. Transition is measured ±200 mV from steady state voltage. <sup>18.</sup> These parameters are guaranteed by design and are not tested. <sup>19.</sup> The internal write time of the memory is defined by the overlap of WE = V<sub>IL</sub>, CE = V<sub>IL</sub>, and BHE or BLE = V<sub>IL</sub>. These signals must be LOW to initiate a write, and the HIGH transition of any of these signals can terminate the operation. The input data setup and hold timing should be referenced to the edge of the signal that terminates the write. <sup>20.</sup> The minimum write cycle pulse width in Write Cycle No 2 ( $\overline{\text{WE}}$ Controlled, $\overline{\text{OE}}$ LOW) should be equal to sum of $t_{\text{sd}}$ and $t_{\text{HZWE}}$ . # **Switching Waveforms** Figure 9. Read Cycle No. 1 of CY7C1041G (Address Transition Controlled) $^{[21,\,22]}$ Figure 10. Read Cycle No. 1 of CY7C1041GE (Address Transition Controlled) [21, 22] **Notes** 21. The device is continuously selected, $\overline{OE} = V_{|L}$ , $\overline{CE} = V_{|L}$ , $\overline{BHE}$ or $\overline{BLE}$ or both = $V_{|L}$ . 22. $\overline{WE}$ is HIGH for the read cycle. # Switching Waveforms (continued) Figure 11. Read Cycle No. 2 (OE Controlled) [23, 24] Notes 23. WE is HIGH for the read cycle. 24. Address valid prior to or coincident with CE LOW transition. ### Switching Waveforms (continued) Figure 12. Write Cycle No. 1 (CE Controlled) [25, 26] Figure 13. Write Cycle No. 2 ( $\overline{\text{WE}}$ Controlled, $\overline{\text{OE}}$ LOW) $^{[25,\,26,\,27]}$ - 25. The internal write time of the memory is defined by the overlap of WE = V<sub>IL</sub>, \(\overline{CE} = V\_{IL}\), and \(\overline{BHE}\) or \(\overline{BLE} = V\_{IL}\). These signals must be LOW to initiate a write, and the HIGH transition of any of these signals can terminate the operation. The input data setup and hold timing should be referenced to the edge of the signal that terminates the write. - 26. Data I/O is in HI-Z state if $\overline{CE} = V_{IH}$ , or $\overline{OE} = V_{IH}$ , or $\overline{BHE}$ , and/or $\overline{BLE} = V_{IH}$ . - 27. The minimum write cycle pulse width should be equal to sum of $t_{SD}$ and $t_{HZWE}$ . # Switching Waveforms (continued) ADDRESS ADD - 28. The internal write time of the memory is defined by the overlap of WE = V<sub>IL</sub>, CE = V<sub>IL</sub>, and BHE or BLE = V<sub>IL</sub>. These signals must be LOW to initiate a write, and the HIGH transition of any of these signals can terminate the operation. The input data setup and hold timing should be referenced to the edge of the signal that terminates the write. - 29. Data I/O is in HI-Z state if $\overline{CE} = V_{IH}$ , or $\overline{OE} = V_{IH}$ , or $\overline{BHE}$ , and/or $\overline{BLE} = V_{IH}$ . - 30. Data I/O is high impedance if $\overline{OE} = V_{IH}$ . - 31. During this period the I/Os are in output state. Do not apply input signals. ### **Truth Table** | CE | OE | WE | BLE | BHE | I/O <sub>0</sub> –I/O <sub>7</sub> | I/O <sub>8</sub> -I/O <sub>15</sub> | Mode | Power | |----|-------------------|-------------------|-------------------|-------------------|------------------------------------|-------------------------------------|----------------------------|----------------------------| | Н | X <sup>[32]</sup> | X <sup>[32]</sup> | X <sup>[32]</sup> | X <sup>[32]</sup> | HI-Z | HI-Z | Power down | Standby (I <sub>SB</sub> ) | | L | L | Н | L | L | Data out | Data out | Read all bits | Active (I <sub>CC</sub> ) | | L | L | Н | L | Н | Data out | HI-Z | Read lower bits only | Active (I <sub>CC</sub> ) | | L | L | Н | Н | L | HI-Z | Data out | Read upper bits only | Active (I <sub>CC</sub> ) | | L | Х | L | L | L | Data in | Data in | Write all bits | Active (I <sub>CC</sub> ) | | L | Х | L | L | Н | Data in | HI-Z | Write lower bits only | Active (I <sub>CC</sub> ) | | L | Х | L | Н | L | HI-Z | Data in | Write upper bits only | Active (I <sub>CC</sub> ) | | L | Н | Н | Χ | X | HI-Z | HI-Z | Selected, outputs disabled | Active (I <sub>CC</sub> ) | | L | Х | Х | Η | Н | HI-Z | HI-Z | Selected, outputs disabled | Active (I <sub>CC</sub> ) | # **ERR Output – CY7C1041GE** | Output [33] | Mode | | | | |---------------------------------------------------------------|----------------------------------------------------------|--|--|--| | 0 | Read operation, no single-bit error in the stored data. | | | | | 1 | Read operation, single-bit error detected and corrected. | | | | | HI-Z Device deselected or outputs disabled or Write operation | | | | | $<sup>\</sup>begin{array}{l} \textbf{Notes} \\ 32. \, \text{The input voltage levels on these pins should be either at V}_{IH} \, \text{or V}_{IL}. \\ 33. \, \text{ERR is an Output pin.If not used, this pin should be left floating.} \end{array}$ # **Ordering Information** | Speed (ns) | Voltage<br>Range | Ordering Code | Package<br>Diagram | Package Type<br>(all Pb-free) | Operating Range | |------------|------------------|----------------------|--------------------|-----------------------------------------------------------|-----------------| | 10 2.2 | 2.2 V-3.6 V | CY7C1041GE30-10ZSXI | 51-85087 | 44-pin TSOP II, ERR output | Industrial | | | | CY7C1041GE30-10ZSXIT | 51-85087 | 44-pin TSOP II, ERR output, Tape and Reel | | | | | CY7C1041G30-10ZSXI | 51-85087 | 44-pin TSOP II | | | | | CY7C1041G30-10ZSXIT | 51-85087 | 44-pin TSOP II, Tape and Reel | | | | | CY7C1041GE30-10BVXI | 51-85150 | 48-ball VFBGA (6 × 8 × 1.0 mm), ERR output | | | | | CY7C1041GE30-10BVXIT | 51-85150 | 48-ball VFBGA (6 × 8 × 1.0 mm), ERR output, Tape and Reel | | | | | CY7C1041G30-10BVXI | 51-85150 | 48-ball VFBGA (6 × 8 × 1.0 mm) | | | | | CY7C1041G30-10BVXIT | 51-85150 | 48-ball VFBGA (6 × 8 × 1.0 mm), Tape and Reel | | | | | CY7C1041G30-10BVJXI | 51-85150 | 48-ball VFBGA (6 × 8 × 1.0 mm), JEDEC | | | | | CY7C1041G30-10BVJXIT | 51-85150 | 48-ball VFBGA (6 × 8 × 1.0 mm), JEDEC, Tape and Reel | | | | | CY7C1041G30-10VXI | 51-85082 | 44-pin SOJ (400 Mils) | | | | | CY7C1041G30-10VXIT | 51-85082 | 44-pin SOJ (400 Mils), Tape and Reel | | | | | CY7C1041GE30-10VXI | 51-85082 | 44-pin SOJ (400 Mils), ERR output | | | | | CY7C1041GE30-10VXIT | 51-85082 | 44-pin SOJ (400 Mils), ERR output, Tape and Reel | | | | 4.5 V–5.5 V | CY7C1041G-10ZSXI | 51-85087 | 44-pin TSOP II | | | | | CY7C1041G-10ZSXIT | 51-85087 | 44-pin TSOP II, Tape and Reel | | | | | CY7C1041GE-10ZSXI | 51-85087 | 44-pin TSOP II, ERR output | | | | | CY7C1041GE-10ZSXIT | 51-85087 | 44-pin TSOP II, ERR output, Tape and Reel | | | | | CY7C1041GE-10VXI | 51-85082 | 44-pin SOJ (400 Mils), ERR output | | | | | CY7C1041GE-10VXIT | 51-85082 | 44-pin SOJ (400 Mils), ERR output, Tape and Reel | | | | | CY7C1041G-10VXI | 51-85082 | 44-pin SOJ (400 Mils) | | | | | CY7C1041G-10VXIT | 51-85082 | 44-pin SOJ (400 Mils), Tape and Reel | | | 15 | 1.65 V-2.2 V | CY7C1041G18-15ZSXI | 51-85087 | 44-pin TSOP II | | | | | CY7C1041G18-15ZSXIT | 51-85087 | 44-pin TSOP II, Tape and Reel | | | | | CY7C1041G18-15VXI | 51-85082 | 44-pin SOJ (400 Mils) | | | | | CY7C1041G18-15VXIT | 51-85082 | 44-pin SOJ (400 Mils), Tape and Reel | | | | | CY7C1041G18-15BVXI | 51-85150 | 48-ball VFBGA (6 × 8 × 1.0 mm) | | | | | CY7C1041G18-15BVXT | 51-85150 | 48-ball VFBGA (6 × 8 × 1.0 mm), Tape and Reel | | ### **Ordering Code Definitions** # **Package Diagrams** Figure 16. 44-pin TSOP II (Z44) Package Outline, 51-85087 Figure 17. 44-pin SOJ (400 Mils) Package Outline, 51-85082 # Package Diagrams (continued) Figure 18. 48-ball VFBGA (6 × 8 × 1.0 mm) BV48/BZ48 Package Outline, 51-85150 NOTE: PACKAGE WEIGHT: See Cypress Package Material Declaration Datasheet (PMDD) posted on the Cypress web. 51-85150 \*H # **Acronyms** | Acronym | Description | | | | |---------|-----------------------------------------|--|--|--| | BHE | byte high enable | | | | | BLE | byte low enable | | | | | CE | chip enable | | | | | CMOS | complementary metal oxide semiconductor | | | | | I/O | input/output | | | | | ŌĒ | output enable | | | | | SRAM | static random access memory | | | | | TSOP | thin small outline package | | | | | TTL | transistor-transistor logic | | | | | VFBGA | very fine-pitch ball grid array | | | | | WE | write enable | | | | # **Document Conventions** ### **Units of Measure** | Symbol | Unit of Measure | | | | |--------|-----------------|--|--|--| | °C | Degrees Celsius | | | | | MHz | megahertz | | | | | μΑ | microamperes | | | | | μS | microseconds | | | | | mA | milliamperes | | | | | mm | millimeters | | | | | ns | nanoseconds | | | | | Ω | ohms | | | | | % | percent | | | | | pF | picofarads | | | | | V | volts | | | | | W | watts | | | | # **Document History Page** | Document Title: CY7C1041G/CY7C1041GE, 4-Mbit (256K words × 16 bit) Static RAM with Error-Correcting Code (ECC) Document Number: 001-91368 | | | | | | | |-------------------------------------------------------------------------------------------------------------------------------------------|---------|--------------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Rev. | ECN No. | Orig. of<br>Change | Submission<br>Date | Description of Change | | | | *F | 4867081 | NILE | 07/31/2015 | Changed status from Preliminary to Final. | | | | *G | 4876251 | NILE | 08/07/2015 | Updated Ordering Information:<br>Updated part numbers. | | | | *H | 4968879 | NILE | 10/16/2015 | Fixed typo in bookmarks. | | | | * | 5019226 | VINI | 11/18/2015 | Updated Ordering Information:<br>Updated part numbers. | | | | *J | 5122043 | NILE | 02/02/2016 | Updated Truth Table. | | | | *K | 5223335 | NILE | 08/30/2016 | Updated DC Electrical Characteristics: Removed values of V <sub>OH</sub> parameter corresponding to "2.7 V to 3.6 V" range. Added values of V <sub>OH</sub> parameter corresponding to "2.7 V to 3.0 V" and "3.0 V to 3.6 V" ranges. Updated Note 9 (Replaced "2 ns" with "20 ns"). Updated Ordering Information: Updated part numbers. Updated to new template. | | | | *L | 5655218 | NILE | 03/09/2017 | Updated Logic Block Diagram – CY7C1041G (Updated diagram to change the devices from Dual Chip enabled to Single Chip enabled). Updated Logic Block Diagram – CY7C1041GE (Updated diagram to change the devices from Dual Chip enabled to Single Chip enabled). Updated to new template. | | | # Sales, Solutions, and Legal Information ### **Worldwide Sales and Design Support** Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. cypress.com/usb cypress.com/wireless ### **Products** **USB Controllers** Wireless Connectivity ARM® Cortex® Microcontrollers cypress.com/arm Automotive cypress.com/automotive Clocks & Buffers cypress.com/clocks Interface cypress.com/interface Internet of Things cypress.com/iot Memory cypress.com/memory Microcontrollers cypress.com/mcu **PSoC** cypress.com/psoc Power Management ICs cypress.com/pmic Touch Sensing cypress.com/touch ### PSoC® Solutions PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP ### **Cypress Developer Community** Forums | WICED IOT Forums | Projects | Video | Blogs | Training | Components ### **Technical Support** cypress.com/support © Cypress Semiconductor Corporation, 2014-2017. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited. TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or systems, other medical devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the failure of the device or system could cause personal injury, death, or property damage ("Unintended Uses"). A critical component is any component of a device or system whose failure to perform can be reasonably expected to cause the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from or related to all Unintended Uses of Cypress products. You shall indemnify and hold Cypress harmless from and against all claims, costs, damages, and other liabilities, including claims for personal injury or death, arising from or related to any Unintended Uses of Cypress products. Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners. Document Number: 001-91368 Rev. \*L Revised March 9, 2017 Page 21 of 21