NOT RECOMMENDED FOR NEW DESIGNS NO RECOMMENDED REPLACEMENT contact our Technical Support Center at 1-888-INTERSIL or www.intersil.com/tsc oril 14, 2011 FN6813.1 # 8-Bit, 350/275/210/170/105MSPS A/D Converter The Intersil KAD2708L is the industry's lowest power, 8-bit, 350MSPS, high performance Analog-to-Digital converter. It is designed with Intersil's proprietary FemtoCharge™ technology on a standard CMOS process. The KAD2708L offers high dynamic performance (48.8dBFS SNR @ f<sub>IN</sub> = 175MHz) while consuming less than 330mW. Features include an over-range indicator and a selectable divide-by-2 input clock divider. The KAD2708L is one member of a pin-compatible family offering 8- and 10-bit ADCs with sample rates from 105MSPS to 350MSPS and LVDS-compatible or LVCMOS outputs (Table 1). This family of products is available in 68 Ld RoHS-compliant QFN packages with exposed paddle. Performance is specified over the full industrial temperature range (-40°C to +85°C). #### **Features** - · On-Chip Reference - · Internal Track and Hold - 1.5V<sub>P-P</sub> Differential Input Voltage - 600mHz Analog Input Bandwidth - · Two's Complement or Binary Output - · Over-Range Indicator - · Selectable ÷2 Clock Divider - · LVDS Compatible Outputs #### Key Specifications - SNR = 48.8dBFS at $f_S = 350$ MSPS, $f_{IN} = 175$ MHz - SFDR = 64dBc at $f_S$ = 350MSPS, $f_{IN}$ = 175MHz - Power Consumption < 330mW at f<sub>S</sub> = 350MSPS # **Applications** - · High-Performance Data Acquisition - · Portable Oscilloscope - · Medical Imaging - Cable Head Ends - · Power-Amplifier Linearization - Radar and Satellite Antenna Array Processing - · Broadband Communications - Point-to-Point Microwave Systems - · Communications Test Equipment # Ordering Information | PART NUMBER<br>(Notes 1, 2) | SPEED<br>(MSPS) | TEMP.<br>RANGE<br>(°C) | PACKAGE | PKG.<br>DWG. # | |-----------------------------|-----------------|------------------------|-----------|----------------| | KAD2708L-35Q68 | 350 | -40 to +85 | 68 Ld QFN | L68.10x10B | | KAD2708L-27Q68 | 275 | -40 to +85 | 68 Ld QFN | L68.10x10B | | KAD2708L-21Q68 | 210 | -40 to +85 | 68 Ld QFN | L68.10x10B | | KAD2708L-17Q68 | 170 | -40 to +85 | 68 Ld QFN | L68.10x10B | | KAD2708L-10Q68 | 105 | -40 to +85 | 68 Ld QFN | L68.10x10B | #### NOTES: - For Moisture Sensitivity Level (MSL), please see device information pages for <u>KAD2708L-10</u>, <u>KAD2708L-17</u>, <u>KAD2708L-21</u>, <u>KAD2708L-27</u>, and <u>KAD2708L-35</u>. For more information on MSL, please see Tech Brief <u>TB363</u>. - These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020. #### Pin-Compatible Family **TABLE 1. PIN-COMPATIBLE PRODUCTS** | RESOLUTION, SPEED | LVDS OUTPUTS | LVCMOS OUTPUTS | |-------------------|--------------|----------------| | 8 Bits 350MSPS | KAD2708L-35 | | | 10 Bits 275MSPS | KAD2710L-27 | KAD2710C-27 | | 8 Bits 275MSPS | KAD2708L-27 | KAD2708C-27 | | 10 Bits 210MSPS | KAD2710L-21 | KAD2710C-21 | | 8 Bits 210MSPS | KAD2708L-21 | KAD2708C-21 | | 10 Bits 170MSPS | KAD2710L-17 | KAD2710C-17 | | 8 Bits 170MSPS | KAD2708L-17 | KAD2708C-17 | | 10 Bits 105MSPS | KAD2710L-10 | KAD2710C-10 | | 8 Bits 105MSPS | KAD2708L-10 | KAD2708C-10 | # Table of Contents | Absolute Maximum Ratings | 3 | |-------------------------------|----| | Thermal Information | 3 | | Electrical Specifications | 3 | | Digital Specifications | 5 | | Timing Diagram | 6 | | Timing Specifications | 6 | | ESD | 6 | | Pin Description | 7 | | Pin Configuration | 8 | | Typical Performance Curves | 9 | | Functional Description | 12 | | Reset | | | Voltage Reference | | | Analog Input | | | Clock Input<br>Jitter | | | Digital Outputs | | | Equivalent Circuits | | | Layout Considerations | | | | | | Split Ground and Power Planes | | | Bypass and Filtering | | | LVDS Outputs | | | Unused Inputs | | | Definitions | 15 | | Package Outline Drawing | 16 | | I 68 10x10B | | #### **Absolute Maximum Ratings** #### AVDD2 to AVSS.....-0.4V to 2.1V AVDD3 to AVSS.....-0.4V to 3.7V OVDD2 to OVSS . . . . . . . . . . . . . . -0.4V to 2.1V Analog Inputs to AVSS.....--0.4V to AVDD3 + 0.3V Clock Inputs to AVSS.....-0.4V to AVDD2 + 0.3V Logic Inputs to AVSS (VREFSEL, CLKDIV) -0.4V to AVDD3 + 0.3V Logic Inputs to OVSS (RST, 2SC) . . . . . -0.4V to OVDD2 + 0.3V VREF to AVSS.....-0.4V to AVDD3 + 0.3V #### **Thermal Information** | Thermal Resistance (Typical) | θ <sub>JA</sub> (°C/W) | θ <sub>JC</sub> (°C/W) | |--------------------------------|------------------------|------------------------| | 68 Ld QFN Package (Notes 3, 4) | 23 | 1.8 | | Operating Temperature | 40 | 0°C to +85°C | | Storage Temperature | 65° | °C to +150°C | | Junction Temperature | | +150°C | CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty. #### NOTE: - 3. $\theta_{\text{JA}}$ is measured in free air with the component mounted on a high effective thermal conductivity test board with "direct attach" features. See Tech Brief TB379 for details. - 4. For $\theta_{\rm JC}$ , the "case temp" location is the center of the exposed metal pad on the package underside. Electrical Specifications All specifications apply under the following conditions unless otherwise noted: AVDD2 = 1.8V, AVDD3 = 3.3V, OVDD = 1.8V, T<sub>A</sub> = -40°C to +85°C (typical specifications at +25°C), f<sub>SAMPLE</sub> = 350MSPS, 270MSPS, 210MSPS, 170MSPS and 105MSPS, f<sub>IN</sub> = Nyquist at -0.5dBFS. Boldface limits apply over the operating temperature range, -40°C to +85°C. | | | | KA | D2708L | -35 | KAD2708L-27 | | KAD2708L-21 | | | KAD2708L-17 | | | KAD2708L-10 | | | | | |-------------------------------------|--------------------|------------|----------|--------|----------|-------------|-----|-------------|----------|-----|-------------|----------|-----|-------------|----------|-----|----------|------------------| | DADAMETED | SYMBOL | CONDITIONS | MIN | TYP | MAX | MIN | TVD | MAX | MIN | TVD | MAX | MIN | TYP | MAX | MIN | TYP | MAX | UNITS | | PARAMETER | | CONDITIONS | (Note 5) | TYP | (Note 5) | (Note 5) | TYP | (Note 5) | (Note 5) | TYP | (Note 5) | (Note 5) | TYP | (Note 5) | (Note 5) | TYP | (Note 5) | UNITS | | DC SPECIFICAT | IONS | | | | | | | | | | | | | | | | | | | Analog Input | 1 | | | | | | | | [ | | | | | | | | | | | Full-Scale<br>Analog Input<br>Range | V <sub>FS</sub> | | 1.4 | 1.5 | 1.6 | 1.4 | 1.5 | 1.6 | 1.4 | 1.5 | 1.6 | 1.4 | 1.5 | 1.6 | 1.4 | 1.5 | 1.6 | V <sub>P-P</sub> | | Full Scale<br>Range Temp.<br>Drift | A <sub>VTC</sub> | Full Temp | | 257 | | | 230 | | | 210 | | | 198 | | | 176 | | ppm<br>/°C | | Common-<br>Mode Output<br>Voltage | V <sub>CM</sub> | | | 860 | | | 860 | | | 860 | | | 860 | | | 860 | | mV | | Power Requi | rements | II. | | | | | | | | | | | | | | | | | | 1.8V Analog<br>Supply<br>Voltage | AVDD2 | | 1.7 | 1.8 | 1.9 | 1.7 | 1.8 | 1.9 | 1.7 | 1.8 | 1.9 | 1.7 | 1.8 | 1.9 | 1.7 | 1.8 | 1.9 | V | | 3.3V Analog<br>Supply<br>Voltage | AVDD3 | | 3.15 | 3.3 | 3.45 | 3.15 | 3.3 | 3.45 | 3.15 | 3.3 | 3.45 | 3.15 | 3.3 | 3.45 | 3.15 | 3.3 | 3.45 | V | | 1.8V Digital<br>Supply<br>Voltage | OVDD | | 1.7 | 1.8 | 1.9 | 1.7 | 1.8 | 1.9 | 1.7 | 1.8 | 1.9 | 1.7 | 1.8 | 1.9 | 1.7 | 1.8 | 1.9 | V | | 1.8V Analog<br>Supply<br>Current | I <sub>AVDD2</sub> | | | 51 | 60 | | 44 | 51 | | 38 | 42 | | 35 | 39 | | 29 | 33 | mA | | 3.3V Analog<br>Supply<br>Current | I <sub>AVDD3</sub> | | | 50 | 54 | | 41 | 45 | | 33 | 37 | | 28 | 32 | | 21 | 24 | mA | | 1.8V Digital<br>Supply<br>Current | lovdd | | | 39 | 44 | | 34 | 39 | | 33 | 36 | | 31 | 36 | | 28 | 32 | mA | intersil FN6813.1 April 14, 2011 Electrical Specifications All specifications apply under the following conditions unless otherwise noted: AVDD2 = 1.8V, AVDD3 = 3.3V, OVDD = 1.8V, $T_A$ = -40°C to +85°C (typical specifications at +25°C), $f_{SAMPLE}$ = 350MSPS, 270MSPS, 210MSPS, 170MSPS and 105MSPS, $f_{IN}$ = Nyquist at -0.5dBFS. Boldface limits apply over the operating temperature range, -40°C to +85°C. (Continued) | | | | KAD2708L-35 | | KAD2708L-27 | | KAD2708L-21 | | | KA | D2708L | -17 | KAD2708L-10 | | | | | | |-------------------------------|--------------------|------------------------------------------------------------------|-----------------|-------------------|-----------------|-----------------|-------------------|-----------------|-----------------|-------------------|-----------------|-----------------|-------------------|-----------------|-----------------|-------------------|-----------------|-------| | PARAMETER | SYMBOL | CONDITIONS | MIN<br>(Note 5) | TYP | MAX<br>(Note 5) | MIN<br>(Note 5) | TYP | MAX<br>(Note 5) | MIN<br>(Note 5) | TYP | MAX<br>(Note 5) | MIN<br>(Note 5) | TYP | MAX<br>(Note 5) | MIN<br>(Note 5) | TYP | MAX<br>(Note 5) | UNITS | | Power<br>Dissipation | P <sub>D</sub> | | | 327 | 365 | | 275 | 310 | | 237 | 263 | | 211 | 241 | | 172 | 196 | mW | | AC SPECIFICAT | IONS | | | | | | | | | | | | | | | | | | | Maximum<br>Conversion<br>Rate | f <sub>S</sub> MAX | | 350 | | | 275 | | | 210 | | | 170 | | | 105 | | | MSPS | | Minimum<br>Conversion<br>Rate | f <sub>S</sub> MIN | | | | 50 | | | 50 | | | 50 | | | 50 | | | 50 | MSPS | | Differential<br>Nonlinearity | DNL | f <sub>IN</sub> = 10MHz<br>(for -17 and<br>-10 versions<br>only) | -0.3 | ±0.2 | 0.4 | -0.3 | ±0.2 | 0.4 | -0.3 | ±0.2 | 0.4 | -0.3 | ±0.2 | 0.4 | -0.3 | ±0.2 | 0.4 | LSB | | Integral<br>Nonlinearity | INL | f <sub>IN</sub> = 10MHz<br>(for -17 and<br>-10 versions<br>only) | -0.8 | ±0.2 | 0.8 | -0.8 | ±0.2 | 0.8 | -0.8 | ±0.2 | 0.8 | -0.8 | ±0.2 | 0.8 | -0.8 | ±0.2 | 0.8 | LSB | | Signal-to- | SNR | f <sub>IN</sub> = 10MHz | | 49.0 | | | 49.5 | | | 49.5 | | | 49.5 | | | 49.5 | | dBFS | | Noise Ratio | | f <sub>IN</sub> = Nyquist | 46.5 | 48.8 | | 46.5 | 49.2 | | 46.5 | 49.2 | | 46.5 | 49.2 | | 46.5 | 49.2 | | dBFS | | | | f <sub>IN</sub> =<br>430MHz | | 48.0 | | | 49.0 | | | 49.1 | | | 49.1 | | | 49.1 | | dBFS | | Signal-to- | SINAD | f <sub>IN</sub> = 10MHz | | 48.9 | | | 49.2 | | | 49.5 | | | 49.5 | | | 49.5 | | dBFS | | Noise and<br>Distortion | | f <sub>IN</sub> = Nyquist | 46.5 | 48.2 | | 46.5 | 49.2 | | 46.5 | 49.2 | | 46.5 | 49.2 | | 46.5 | 49.2 | | dBFS | | 2.0.0. | | f <sub>IN</sub> =<br>430MHz | | 47.7 | | | 48.9 | | | 48.9 | | | 49.0 | | | 48.9 | | dBFS | | Effective | ENOB | f <sub>IN</sub> = 10MHz | | 7.8 | | | 7.9 | | | 7.9 | | | 7.9 | | | 7.9 | | Bits | | Number of<br>Bits | | f <sub>IN</sub> = Nyquist | 7.4 | 7.9 | | 7.4 | 7.9 | | 7.4 | 7.9 | | 7.4 | 7.9 | | 7.4 | 7.9 | | Bits | | | | f <sub>IN</sub> =<br>430MHz | | 7.6 | | | 7.8 | | | 7.8 | | | 7.8 | | | 7.8 | | Bits | | Spurious- | SFDR | f <sub>IN</sub> = 10MHz | | 65.0 | | | 67.6 | | | 69.1 | | | 69.1 | | | 69.1 | | dBc | | Free Dynamic<br>Range | | f <sub>IN</sub> = Nyquist | 61 | 64 | | 61 | 66.6 | | 61 | 69.1 | | 61 | 69.1 | | 61 | 69.1 | | dBc | | ŭ | | f <sub>IN</sub> =<br>430MHz | | 62 | | | 66.1 | | | 69.0 | | | 69.0 | | | 68.9 | | dBc | | Two-Tone<br>SFDR | 2TSFDR | f <sub>IN</sub> =<br>133MHz,<br>135MHz | | 61 | | | 63 | | | 65 | | | 65 | | | 65 | | dBc | | Word Error<br>Rate | WER | | | 10 <sup>-12</sup> | | | 10 <sup>-12</sup> | | | 10 <sup>-12</sup> | | | 10 <sup>-12</sup> | | | 10 <sup>-12</sup> | | | | Full Power<br>Bandwidth | FPBW | | | 600 | | | 600 | | | 600 | | | 600 | | | 600 | | MHz | #### NOTE: 5. Compliance to datasheet limits is assured by one or more methods: production test, characterization and/or design. # KAD2708L # **Digital Specifications** | PARAMETER | SYMBOL | CONDITIONS | MIN<br>(Note 5) | TYP | MAX<br>(Note 5) | UNITS | |-------------------------------------------|-------------------------|-------------------------|-----------------|------|-----------------|------------------| | INPUTS | STINDOL | CONDITIONS | (Note 3) | 111 | (14016-3) | | | High Input Voltage (VREFSEL) | VREFSEL V <sub>IH</sub> | | 0.8*AVDD3 | | | V | | Low Input Voltage (VREFSEL) | VREFSEL V <sub>IL</sub> | | | | 0.2*AVDD3 | V | | Input Current High (VREFSEL) | VREFSEL I <sub>IH</sub> | V <sub>IN</sub> = AVDD3 | 0 | 1 | 10 | μA | | Input Current Low (VREFSEL) | VREFSEL I <sub>IL</sub> | V <sub>IN</sub> = AVSS | 25 | 65 | 75 | μA | | High Input Voltage (CLKDIV) | CLKDIV V <sub>IH</sub> | | 0.8*AVDD3 | | | V | | Low Input Voltage (CLKDIV) | CLKDIV V <sub>IL</sub> | | | | 0.2*AVDD3 | V | | Input Current High (CLKDIV) | CLKDIV I <sub>IH</sub> | V <sub>IN</sub> = AVDD3 | 25 | 65 | 75 | μΑ | | Input Current Low (CLKDIV) | CLKDIV I <sub>IL</sub> | V <sub>IN</sub> = AVSS | 0 | 1 | 10 | μA | | High Input Voltage (RST,2SC) | RST,2SC V <sub>IH</sub> | | 0.8*OVDD2 | | | V | | Low Input Voltage (RST,2SC) | RST,2SC V <sub>IL</sub> | | | | 0.2*OVDD2 | V | | Input Current High (RST,2SC) | RST,2SC I <sub>IH</sub> | VIN = OVDD | 0 | 1 | 10 | μA | | Input Current Low (RST,2SC) | RST,2SC I <sub>IL</sub> | VIN = OVSS | 25 | 50 | 75 | μΑ | | Input Capacitance | C <sub>DI</sub> | | | 3 | | pF | | CLKP, CLKN P-P Differential Input Voltage | V <sub>CDI</sub> | | 0.5 | | 3.6 | V <sub>P-P</sub> | | CLKP, CLKN Differential Input Resistance | R <sub>CDI</sub> | | | 10 | | MΩ | | CLKP, CLKN Common-Mode Input Voltage | V <sub>CCI</sub> | | | 0.9 | | V | | LVDS OUTPUTS | | • | · | | | | | Differential Output Voltage | V <sub>T</sub> | | | 210 | | mV | | Output Offset Voltage | V <sub>OS</sub> | | | 1.15 | | V | | Output Rise Time | t <sub>R</sub> | | | 500 | | ps | | Output Fall Time | t <sub>F</sub> | | | 500 | | ps | # **Timing Diagram** FIGURE 1. LVDS TIMING DIAGRAM # **Timing Specifications** | PARAMETER | SYMBOL | MIN | TYP | MAX | UNITS | |----------------------------------------|------------------|------|-----|-----|--------| | Aperture Delay | t <sub>A</sub> | | 1.7 | | ns | | RMS Aperture Jitter | ĴΑ | | 200 | | fs | | Input Clock to Data Propagation Delay | t <sub>PID</sub> | 3.5 | 5.0 | 6.5 | ns | | Data Hold Time | t <sub>PH</sub> | -300 | | | ps | | Output Clock to Data Propagation Delay | t <sub>PCD</sub> | | 2.8 | 3.7 | ns | | Latency (Pipeline Delay) | L | | 28 | | cycles | | Overvoltage Recovery | tovr | | 1 | | cycle | Electrostatic charge accumulates on humans, tools and equipment and may discharge through any metallic package contacts (pins, balls, exposed paddle, etc.) of an integrated circuit. Industry-standard protection techniques have been utilized in the design of this product. However, reasonable care must be taken in the storage and handling of ESD sensitive products. Contact Intersil for the specific ESD sensitivity rating of this product. intersil # **KAD2708L** # Pin Description | PIN NUMBER | NAME | FUNCTION | |--------------------------|------------------|------------------------------------------| | 1, 14, 18, 20 | AVDD2 | 1.8V Analog Supply | | 2, 7, 10, 19, 21, 24 | AVSS | Analog Supply Return | | 3 | VREF | Reference Voltage Out/In | | 4 | VREFSEL | Reference Voltage Select (0:Int 1:Ext) | | 5 | VCM | Common-Mode Voltage Output | | 6, 15, 16, 25 | AVDD3 | 3.3V Analog Supply | | 8, 9 | INP, INN | Analog Input Positive, Negative | | 11-13, 29-36, 62, 63, 67 | DNC | Do Not Connect | | 17 | CLKDIV | Clock Divide by Two (Active Low) | | 22, 23 | CLKN, CLKP | Clock Input Complement, True | | 26, 45, 61 | OVSS | Output Supply Return | | 27, 41, 44, 60 | OVDD2 | 1.8V LVDS Supply | | 28 | RST | Power On Reset (Active Low) | | 37, 38 | D0N, D0P | LVDS Bit 0 (LSB) Output Complement, True | | 39, 40 | D1N, D1P | LVDS Bit 1 Output Complement, True | | 42, 43 | CLKOUTN, CLKOUTP | LVDS Clock Output Complement, True | | 46, 47 | D2N, D2P | LVDS Bit 2 Output Complement, True | | 48, 49 | D3N, D3P | LVDS Bit 3 Output Complement, True | | 50, 51 | D4N, D4P | LVDS Bit 4 Output Complement, True | | 52, 53 | D5N, D5P | LVDS Bit 5 Output Complement, True | | 54, 55 | D6N, D6P | LVDS Bit 6 Output Complement, True | | 56, 57 | D7N, D7P | LVDS Bit 7 Output Complement, True | | 58, 59 | ORN, ORP | Over-Range Complement, True | | 64-66 | | Connect to OVDD2 | | 68 | 2SC | Two's Complement Select (Active Low) | | Exposed Paddle | AVSS | Analog Supply Return | # Pin Configuration FIGURE 2. PIN CONFIGURATION FIGURE 4. HD2 AND HD3 vs f<sub>IN</sub> FIGURE 5. SNR AND SFDR vs AIN FIGURE 6. HD2 AND HD3 vs AIN FIGURE 7. SNR AND SFDR vs f<sub>SAMPLE</sub> FIGURE 8. HD2 AND HD3 vs f<sub>SAMPLE</sub> $\textbf{Typical Performance Curves} \quad \text{AVDD2} = \text{OVDD2} = 1.8 \text{V}, \text{ AVDD3} = 3.3 \text{V}, \text{ } \\ \text{T}_{A} = +25 ^{\circ}\text{C}, \text{ } \\ \text{f}_{SAMPLE} = 350 \text{MHz}, \text{ } \\ \text{f}_{IN} = 175 \text{MHz},$ $A_{IN} = -0.5 dBFS$ unless noted. (Continued) FIGURE 10. DIFFERENTIAL NONLINEARITY vs OUTPUT CODE FIGURE 11. INTEGRAL NONLINEARITY vs OUTPUT CODE FIGURE 12. NOISE HISTOGRAM FIGURE 13. OUTPUT SPECTRUM @ 9.865MHz FIGURE 14. OUTPUT SPECTRUM @ 133.805MHz FIGURE 19. SNR AND SFDR vs TEMPERATURE -40 -20 20 AMBIENT TEMPERATURE, C FIGURE 20. CALIBRATION TIME vs fS $f_{SAMPLE}(f_S)$ (MSPS) 150 100 125 175 200 225 250 275 300 325 350 40 60 80 ### Functional Description The KAD2708L is an 8-bit, 350MSPS A/D converter in a pipelined architecture. The input voltage is captured by a sample-and-hold circuit and converted to a unit of charge. Proprietary charge-domain techniques are used to compare the input to a series of reference charges. These comparisons determine the digital code for each input value. The converter pipeline requires 24 sample clocks to produce a result. Digital error correction is also applied, resulting in a total latency of 28 clock cycles. This is evident to the user as a latency between the start of a conversion and the data being available on the digital outputs. At start-up, a self-calibration is performed to minimize gain and offset errors. The reset pin (RST) is initially held low internally at power-up and remains in that state until calibration is complete. The clock frequency should remain fixed during this time. Calibration accuracy is maintained for the sample rate at which it is performed and therefore should be repeated if the clock frequency is changed by more than 10%. Recalibration can be initiated via the RST pin, or power cycling, at any time. #### Reset Recalibration of the ADC can be initiated at any time by driving the RST pin low for a minimum of one clock cycle. An open-drain driver is recommended. The calibration sequence is initiated on the rising edge of RST, as shown in Figure 21. The over-range output (ORP) is set high once RST is pulled low, and it remains in that state until calibration is complete. The ORP output returns to normal operation at that time, so it is important that the analog input be within the converter's full-scale range in order to observe the transition. If the input is in an over-range state, the ORP pin stays high, and it is not possible to detect the end of the calibration cycle. While RST is low, the output clock (CLKOUTP/CLKOUTN) stops toggling and is set low. Normal operation of the output clock resumes at the next input clock edge (CLKP/CLKN) after RST is deasserted. At 350MSPS, the nominal calibration time is ~190ms. FIGURE 21. CALIBRATION TIMING #### Voltage Reference The VREF pin is the full-scale reference, which sets the full-scale input voltage for the chip and requires a bypass capacitor of $0.1\mu F$ or larger. An internally generated reference voltage is provided from a bandgap voltage buffer. This buffer can sink or source up to $50\mu A$ externally. An external voltage can be applied to this pin to provide a more accurate reference than the internally generated bandgap voltage or to match the full-scale reference among a system of KAD2708L chips. One option in the latter configuration is to use one KAD2708L's internally generated reference as the external reference voltage for the other chips in the system. Additionally, an externally provided reference can be changed from the nominal value to adjust the full-scale input voltage within a limited range. To select whether the full-scale reference is internally generated or externally provided, the digital input port, VREFSEL, should be set appropriately: low for internal, or high for external. This pin also has an internal $18k\Omega$ pull-up resistor. To use the internally generated reference, VREFSEL can be tied directly to AVSS, and to use an external reference, VREFSEL can be left unconnected. #### Analog Input The fully differential ADC input (INP/INN) connects to the sample-and-hold circuit. The ideal full-scale input voltage is 1.5V<sub>P-P</sub>, centered at the VCM voltage of 0.86V, as shown in Figure 22. FIGURE 22. ANALOG INPUT RANGE Best performance is obtained when the analog inputs are driven differentially. The common-mode output voltage, VCM, should be used to properly bias each input, as shown in Figures 23 and 24. An RF transformer gives the best noise and distortion performance for wideband and/or high intermediate frequency (IF) inputs. Two different transformer input schemes are shown in Figures 23 and 24. FIGURE 23. TRANSFORMER INPUT, GENERAL APPLICATION FIGURE 24. TRANSFORMER INPUT, HIGH IF APPLICATION A back-to-back transformer scheme is used to improve common-mode rejection, which keeps the common-mode level of the input matched to $V_{CM}$ . The value of the termination resistor should be determined based on the desired impedance. The sample-and-hold circuit design uses a switched capacitor input stage, which creates current spikes when the sampling capacitance is reconnected to the input voltage. This creates a disturbance at the input, which must settle before the next sampling point. Lower source impedance results in faster settling and improved performance; therefore, a 1:1 transformer and low shunt resistance are recommended for optimal performance. A differential amplifier can be used in applications that require DC coupling, at the expense of reduced dynamic performance. In this configuration, the amplifier typically reduces the achievable SNR and distortion performance. A typical differential amplifier configuration is shown in Figure 25. FIGURE 25. DIFFERENTIAL AMPLIFIER INPUT #### Clock Input The clock input circuit is a differential pair (Figure 29). Driving these inputs with a high level (up to $1.8V_{P-P}$ on each input) sine or square wave provides the lowest jitter performance. The recommended drive circuit is shown in Figure 26. The clock can be driven single-ended, but this reduces the edge rate and may impact SNR performance. FIGURE 26. RECOMMENDED CLOCK DRIVE Use of the clock divider is optional. The KAD2708L's ADC requires a clock with 50% duty cycle for optimum performance. If such a clock is not available, one option is to generate twice the desired sampling rate, and then use the KAD2708L's divide-by-2 to generate a 50%-duty-cycle clock. This frequency divider uses the rising edge of the clock, so a 50% clock duty cycle is assured. Table 2 describes the CLKDIV connection. **TABLE 2. CLKDIV PIN SETTINGS** | CLKDIV PIN | DIVIDE RATIO | |------------|--------------| | AVSS | 2 | | AVDD | 1 | CLKDIV is internally pulled low, so a pull-up resistor or logic driver must be connected for undivided clock. #### **Jitter** In a sampled data system, clock jitter directly impacts the achievable SNR performance. The theoretical relationship between clock jitter and maximum SNR is shown in Equation 1 and illustrated in Figure 27. SNR = $$20 \log_{10} \left( \frac{1}{2\pi f_{IN} t_{.I}} \right)$$ (EQ. 1) Where t<sub>I</sub> is the RMS uncertainty in the sampling instant. This relationship shows the SNR that would be achieved if clock jitter were the only non-ideal factor. In reality, achievable SNR is limited by internal factors such as differential nonlinearity aperture jitter and thermal noise. intersil\* FN6813.1 April 14, 2011 FIGURE 27. SNR vs CLOCK JITTER Any internal aperture jitter combines with the input clock jitter in a root-sum-square fashion, since they are not statistically correlated, and this determines the total jitter in the system. The total jitter, combined with other noise sources, then determines the achievable SNR. #### **Digital Outputs** Data is output on a parallel bus with LVDS-compatible drivers. The output format (Binary or Two's Complement) is selected via the 2SC pin as shown in Table 3. **TABLE 3. 2SC PIN SETTINGS** | 2SC PIN | MODE | |-----------------------|------------------| | AVSS | Two's Complement | | AVDD (or unconnected) | Binary | # **Equivalent Circuits** FIGURE 28. ANALOG INPUTS FIGURE 29. CLOCK INPUTS FIGURE 30. LVDS OUTPUTS ### Layout Considerations #### Split Ground and Power Planes Data converters operating at high sampling frequencies require extra care in PC board layout. Many complex board designs benefit from isolating the analog and digital sections. Analog supply and ground planes should be laid out under signal and clock inputs. Locate the digital planes under outputs and logic pins. Ground planes, if separated, should be joined at the exposed paddle under the chip. #### **Clock Input Considerations** Use matched transmission lines to the inputs for the analog input and clock signals. Locate transformers, drivers and terminations as close to the chip as possible. #### Bypass and Filtering Bulk capacitors should have low equivalent series resistance. Tantalum is a good choice. For best performance, keep ceramic bypass capacitors very close to device pins. Longer traces increase inductance, resulting in diminished dynamic performance and accuracy. Make sure that connections to ground are direct and low impedance. #### **LVDS Outputs** Output traces and connections must be designed for $50\Omega$ (100 $\Omega$ differential) characteristic impedance. Keep traces direct, and minimize bends where possible. Avoid crossing ground and power-plane breaks with signal traces. #### **Unused Inputs** The RST and 2SC inputs are internally pulled up and can be left open-circuit if not used. CLKDIV is internally pulled low, which divides the input clock by two. VREFSEL is internally pulled up. It must be held low for internal reference, but it can be left open for external reference. #### **Definitions** Analog Input Bandwidth is the analog input frequency at which the spectral output power at the fundamental frequency (as determined by FFT analysis) is reduced by 3dB from its full-scale, low-frequency value. This is also referred to as Full Power Bandwidth. Aperture Delay or Sampling Delay is the time required after the rise of the clock input for the sampling switch to open, at which time the signal is held for conversion. **Aperture Jitter** is the RMS variation in aperture delay for a set of samples. **Clock Duty Cycle** is the ratio of the time the clock wave is at logic high to the total time of one clock period. **Differential Non-Linearity (DNL)** is the deviation of any code width from an ideal 1 LSB step. **Effective Number of Bits (ENOB)** is an alternate method of specifying Signal to Noise-and-Distortion Ratio (SINAD). In dB, it is calculated as: ENOB = (SINAD - 1.76)/6.02. **Integral Non-Linearity (INL)** is the deviation of each individual code from a line drawn from negative full-scale (1/2 LSB below the first code transition) through positive full-scale (1/2 LSB above the last code transition). The deviation of any given code from this line is measured from the center of that code. **Least Significant Bit (LSB)** is the bit that has the smallest value or weight in a digital word. Its value in terms of input voltage is VFS/(2N-1) where N is the resolution in bits. **Missing Codes** are output codes that are skipped and never appear at the ADC output. These codes cannot be reached with any input value. **Most Significant Bit (MSB)** is the bit that has the largest value or weight. Its value in terms of input voltage is VFS/2. **Pipeline Delay** is the number of clock cycles between the initiation of a conversion and the appearance at the output pins of the corresponding data. **Power Supply Rejection Ratio (PSRR)** is the ratio of a change in power supply voltage to the input voltage necessary to negate the resultant change in output code. **Signal to Noise-and-Distortion (SINAD)** is the ratio of the RMS signal amplitude to the RMS sum of all other spectral components below one-half the clock frequency, including harmonics but excluding DC. **Signal-to-Noise Ratio (SNR)** (without Harmonics) is the ratio of the RMS signal amplitude to the RMS sum of all other spectral components below one-half the sampling frequency, excluding harmonics and DC. **Spurious-Free-Dynamic Range (SFDR)** is the ratio of the RMS signal amplitude to the RMS value of the peak spurious spectral component. The peak spurious spectral component may or may not be a harmonic. **Two-Tone SFDR** is the ratio of the RMS value of either input tone to the RMS value of the peak spurious component. The peak spurious component may or may not be an IMD product. All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9001 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see www.intersil.com # **Package Outline Drawing** #### L68.10x10B 68 LEAD QUAD FLAT NO-LEAD PLASTIC PACKAGE Rev 0, 11/08 16 0 . 2 REF 5 0 . 0 . 00 MIN. 0 . 05 MAX. # TYPICAL RECOMMENDED LAND PATTERN - Dimensions are in millimeters. Dimensions in ( ) for Reference Only. - 2. Dimensioning and tolerancing conform to AMSEY14.5m-1994. - 3. Unless otherwise specified, tolerance : Decimal $\pm 0.05$ - 4. Dimension b applies to the metallized terminal and is measured between 0.15mm and 0.30mm from the terminal tip. - 5. Tiebar shown (if present) is a non-functional feature. - The configuration of the pin #1 identifier is optional, but must be located within the zone indicated. The pin #1 identifier may be either a mold or mark feature. FN6813.1 April 14, 2011 intersil<sup>®</sup> NOTES: