

# High Efficiency Buck-Boost Regulator with 4.5A Switches

# **ISL91127IR**

The ISL91127IR is a high-current buck-boost switching regulator for systems using new battery chemistries. It uses Intersil's proprietary buck-boost algorithm to maintain voltage regulation while providing excellent efficiency and very low output voltage ripple when the input voltage is close to the output voltage.

The ISL91127IR is capable of delivering at least 2A continuous output current ( $V_{OUT}$  = 3.3V) over a battery voltage range of 2.5V to 4.35V. This maximizes the energy utilization of advanced single-cell Li-ion battery chemistries that have significant capacity left at voltages below the system voltage. Its fully synchronous low ON-resistance, 4-switch architecture and a low quiescent current of only 30µA optimize efficiency under all load conditions.

The ISL91127IR supports stand-alone applications with a fixed 3.3V or 3.5V output voltage or adjustable output voltage with an external resistor divider. Output voltages as low as 1.0V or as high as 5.2V are supported.

The ISL91127IR is available in a 20 Ld, 0.5mm pitch QFN (4mmx4mm) package. The 2.5MHz switching frequency further reduces the size of external components.

# **Related Literature**

 <u>UG080</u>, "ISL91127IRN-EVZ, ISL91127IR2A-EVZ, ISL91127IRA-EVZ Evaluation Boards User Guide"

## **Features**

- Accepts input voltages above or below regulated output voltage
- Automatic and seamless transitions between buck and boost modes
- Input voltage range: 1.8V to 5.5V
- Output current: up to 2A (PVIN = 2.5V, V<sub>OLIT</sub> = 3.3V)
- High efficiency: up to 96%
- 30µA quiescent current maximizes light-load efficiency
- 2.5MHz switching frequency minimizes external component size
- Fully protected for short-circuit, over-temperature and undervoltage
- 20 Ld 4mmx4mm QFN package

# **Applications**

- · Handheld and battery powered consumer and medical devices
- . Brownout free system voltage for smartphones and tablet PCs
- · Wireless communication devices
- 2G/3G/4G RF power amplifiers



FIGURE 1. TYPICAL APPLICATION: VOUT = 3.3V



FIGURE 2. EFFICIENCY: V<sub>OUT</sub> = 3.3V, T<sub>A</sub> = +25°C

# **Block Diagram**



FIGURE 3. BLOCK DIAGRAM

2

# **Pin Configuration**

ISL91127IR (20 LD, 4x4 QFN) TOP VIEW



# **Pin Descriptions**

| PIN#              | PIN NAMES | DESCRIPTION                                                                                                                                                 |
|-------------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6, 7, 8, 9        | PVIN      | Power input. Range: 1.8V to 5.5V. Connect 2x10µF capacitors to PGND.                                                                                        |
| 4, 5              | LX1       | Inductor connection, input side                                                                                                                             |
| 3                 | PGND      | Power ground for high switching current                                                                                                                     |
| 1, 2              | LX2       | Inductor connection, output side                                                                                                                            |
| 17, 18, 19,<br>20 | VOUT      | Buck-boost regulator output. Connect 2x22µF capacitors to PGND.                                                                                             |
| 12                | MODE      | Logic input, HIGH for auto PFM mode. LOW for forced PWM operation. Also, this pin can be used with an external clock sync input. Range: 2.75MHz to 3.25MHz. |
| 10                | VIN       | Supply input. Range: 1.8V to 5.5V.                                                                                                                          |
| 11                | EN        | Logic input, drive HIGH to enable device.                                                                                                                   |
| 13, 14            | SGND      | Analog ground pin                                                                                                                                           |
| 15                | FB        | Voltage feedback pin                                                                                                                                        |
| 16                | NC        | No connect pin                                                                                                                                              |
|                   | EPAD      | Thermal pad, connect to PGND                                                                                                                                |

# **Ordering Information**

| PART NUMBER<br>(Notes 1, 2, 3) | PART<br>MARKING | OUTPUT VOLTAGE<br>(V)             | TEMP RANGE<br>(°C) | TAPE AND REEL<br>(UNITS) | PACKAGE<br>(RoHS COMPLIANT) | PKG.<br>DWG. # |  |
|--------------------------------|-----------------|-----------------------------------|--------------------|--------------------------|-----------------------------|----------------|--|
| ISL91127IRNZ-T                 | 1127N           | 3.3                               | -40 to +85         | 6k                       | 20 Ld 4x4 QFN               | L20.4x4C       |  |
| ISL91127IRNZ-T7A               | 1127N           | 3.3                               | -40 to +85         | 250                      | 20 Ld 4x4 QFN               | L20.4x4C       |  |
| ISL91127IRAZ-T                 | 1127A           | ADJ                               | -40 to +85         | 6k                       | 20 Ld 4x4 QFN               | L20.4x4C       |  |
| ISL91127IRAZ-T7A               | 1127A           | ADJ                               | -40 to +85         | 250                      | 20 Ld 4x4 QFN               | L20.4x4C       |  |
| ISL91127IRN-EVZ                | Evaluation Boa  | Evaluation Board for ISL91127IRNZ |                    |                          |                             |                |  |
| ISL91127IRA-EVZ                | Evaluation Boa  | Evaluation Board for ISL91127IRAZ |                    |                          |                             |                |  |

#### NOTES:

- 1. Please refer to TB347 for details on reel specifications.
- 2. These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.
- 3. For Moisture Sensitivity Level (MSL), please see product information page for ISL91127IR. For more information on MSL please see techbrief TB363.

**TABLE 1. KEY DIFFERENCES BETWEEN FAMILY OF PARTS** 

| PART NUMBER | BUCK-BOOST<br>REGULATION | BYPASS | VSEL | I <sup>2</sup> C AND DVS | PACKAGE |
|-------------|--------------------------|--------|------|--------------------------|---------|
| ISL91127    | Yes                      | No     | No   | No                       | WLCSP   |
| ISL91127IR  | Yes                      | No     | No   | No                       | QFN     |
| ISL91128    | Yes                      | Yes    | No   | Yes                      | WLCSP   |

NOTE: For the full family of ISL911xx buck-boost regulators, please visit intersil.com/isl911xx-buck-boost-regulators.

Submit Document Feedback 3 intersil\*

# **ISL91127IR**

## **Absolute Maximum Ratings**

| PVIN, VIN       -0.3V to 6.5V         LX1, LX2       -0.3V to 6.5V         FB (Adjustable Version)       -0.3V to 2.7V         FB (Fixed V <sub>OUT</sub> Versions)       -0.3V to 6.5V         GND, PGND       -0.3V to 0.3V         All Other Pins       -0.3V to 6.5V |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ESD Rating                                                                                                                                                                                                                                                               |
| Human Body Model (Tested per JS-001-2010)2.5kV                                                                                                                                                                                                                           |
| Machine Model (Tested per JESD22-A115C)                                                                                                                                                                                                                                  |
| Charged Device Model (Tested per JS-002-2014) 1kV                                                                                                                                                                                                                        |
| Latch-Up (Tested per JESD-78B; Class 2, Level A) 100mA                                                                                                                                                                                                                   |

### **Thermal Information**

| Thermal Resistance (Typical)       | $\theta_{JA}$ (°C/W) | $\theta_{JC}$ (°C/W) |
|------------------------------------|----------------------|----------------------|
| 20 Ld 4x4 QFN Package (Notes 4, 5) | 40                   | 5                    |
| Maximum Junction Temperature       |                      | +125°C               |
| Storage Temperature Range          | 6                    | 5°C to +150°C        |
| Pb-Free Reflow Profile             |                      | see <u>TB493</u>     |

# **Recommended Operating Conditions**

| Ambient Temperature Range                      | 40°C to +85°C |
|------------------------------------------------|---------------|
| Supply Voltage Range                           | 1.8V to 5.5V  |
| Maximum Load Current                           |               |
| V <sub>IN</sub> = 2.5V V <sub>OUT</sub> = 3.3V | 2ADC          |

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.

#### NOTES:

- θ<sub>JA</sub> is measured in free air with the component mounted on a high effective thermal conductivity test board with "direct attach" features. See Tech Brief TB379
- 5. For  $\theta_{JC}$ , the "case temp" location is the center of the exposed metal pad on the package underside.

**Analog Specifications**  $V_{IN} = V_{PVIN} = V_{EN} = 3.6 \text{V}, V_{OUT} = 3.3 \text{V}, L_1 = 1 \mu \text{H}, C_1 = 10 \mu \text{F}, C_2 = 2 \text{x} 22 \mu \text{F}, T_A = +25 \,^{\circ}\text{C}$ . Boldface limits apply across the operating temperature range, -40  $^{\circ}\text{C}$  to +85  $^{\circ}\text{C}$  and input voltage range (1.8V to 5.5V) unless specified otherwise.

| SYMBOL                                            | PARAMETER                                      | PARAMETER TEST CONDITIONS                                                                      |       | TYP<br>(Note 7) | MAX<br>(Note 6) | UNIT  |
|---------------------------------------------------|------------------------------------------------|------------------------------------------------------------------------------------------------|-------|-----------------|-----------------|-------|
| POWER SUI                                         | PPLY                                           |                                                                                                |       | U.              | <u>I</u>        | 1     |
| V <sub>IN</sub>                                   | Input Voltage Range                            |                                                                                                | 1.8   |                 | 5.5             | V     |
| V <sub>UVLO</sub>                                 | V <sub>IN</sub> Undervoltage Lockout Threshold | Rising                                                                                         |       | 1.725           | 1.795           | V     |
|                                                   |                                                | Falling                                                                                        | 1.55  | 1.65            |                 | V     |
| I <sub>VIN</sub>                                  | V <sub>IN</sub> Supply Current                 | PFM mode, 1.8V $\leq$ V <sub>IN</sub> $\leq$ 5V, no external load on V <sub>OUT</sub> (Note 8) |       | 30              | 55              | μΑ    |
| I <sub>SD</sub>                                   | V <sub>IN</sub> Supply Current, Shutdown       | EN = GND, V <sub>IN</sub> = 3.6V                                                               |       | 0.05            | 1.00            | μΑ    |
| OUTPUT VO                                         | LTAGE REGULATION                               |                                                                                                |       |                 |                 |       |
| v <sub>out</sub>                                  | Output Voltage Range                           | ISL91127IIAZ, I <sub>OUT</sub> = 100mA, V <sub>IN</sub> = 3.6V                                 | 1.0   |                 | 5.2             | V     |
|                                                   | Output Voltage Accuracy                        | V <sub>IN</sub> = 3.7V, V <sub>OUT</sub> = 3.3V, I <sub>OUT</sub> = 0mA, PWM mode              | -2    |                 | +2              | %     |
|                                                   |                                                | V <sub>IN</sub> = 3.7V, V <sub>OUT</sub> = 3.3V, I <sub>OUT</sub> = 1mA, PFM mode              | -3    |                 | +4              | %     |
| V <sub>FB</sub>                                   | FB Pin Voltage Regulation                      | For adjustable output version, V <sub>IN</sub> = 3.6V                                          | 0.783 | 0.800           | 0.813           | ٧     |
| I <sub>FB</sub>                                   | FB Pin Bias Current                            | For adjustable output version                                                                  |       |                 | 20              | nA    |
| $\Delta V_{	extsf{OUT}}/$ $\Delta V_{	extsf{IN}}$ | Line Regulation, PWM Mode                      | I <sub>OUT</sub> = 500mA, V <sub>OUT</sub> = 3.3V, V <sub>IN</sub> step from 2.3V to 5.5V      |       | ±5              |                 | mV/V  |
| $\Delta V_{ m OUT}/$ $\Delta I_{ m OUT}$          | Load Regulation, PWM Mode                      | V <sub>IN</sub> = 3.7V, V <sub>OUT</sub> = 3.3V, I <sub>OUT</sub> step from 0mA to 1000mA      |       | ±0.005          |                 | mV/mA |
| ΔV <sub>OUT</sub> /<br>ΔV <sub>I</sub>            | Line Regulation, PFM Mode                      | I <sub>OUT</sub> = 100mA, V <sub>OUT</sub> = 3.3V, V <sub>IN</sub> step from 2.3V to 5.5V      |       | ±12.5           |                 | mV/V  |
| $\Delta V_{OUT}/$ $\Delta I_{OUT}$                | Load Regulation, PFM Mode                      | V <sub>IN</sub> = 3.7V, V <sub>OUT</sub> = 3.3V, I <sub>OUT</sub> step from 0mA to 100mA       |       | ±0.4            |                 | mV/mA |
| V <sub>CLAMP</sub>                                | Output Voltage Clamp                           | Rising                                                                                         | 5.25  |                 | 5.95            | ٧     |
|                                                   | Output Voltage Clamp Hysteresis                |                                                                                                |       | 400             |                 | m۷    |

Submit Document Feedback 4 intersil FN8859.1
August 3, 2016

# **ISL91127IR**

**Analog Specifications**  $V_{IN} = V_{PVIN} = V_{EN} = 3.6 \text{V}, V_{OUT} = 3.3 \text{V}, L_1 = 1 \mu\text{H}, C_1 = 10 \mu\text{F}, C_2 = 2 \text{x} 22 \mu\text{F}, T_A = +25 ^{\circ}\text{C}.$  Boldface limits apply across the operating temperature range, -40 °C to +85 °C and input voltage range (1.8V to 5.5V) unless specified otherwise. (Continued)

| SYMBOL                | PARAMETER                                     | TEST CONDITIONS                                                                                                                                                                                                                 | MIN<br>( <u>Note 6</u> ) | TYP<br>(Note 7) | MAX<br>(Note 6) | UNIT |
|-----------------------|-----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|-----------------|-----------------|------|
| DC/DC SWI             | TCHING SPECIFICATIONS                         |                                                                                                                                                                                                                                 |                          |                 |                 |      |
| fsw                   | Oscillator Frequency                          |                                                                                                                                                                                                                                 | 2.1                      | 2.5             | 2.9             | MHz  |
| tonmin                | Minimum On-Time                               |                                                                                                                                                                                                                                 |                          | 80              |                 | ns   |
| I <sub>PFETLEAK</sub> | LX1 Pin Leakage Current                       | V <sub>IN</sub> = 3.6V                                                                                                                                                                                                          | -1                       |                 | 1               | μΑ   |
| INFETLEAK             | LX2 Pin Leakage Current                       | V <sub>IN</sub> = 3.6V                                                                                                                                                                                                          | -1                       |                 | 1               | μΑ   |
| SOFT-START            | AND SOFT DISCHARGE                            |                                                                                                                                                                                                                                 | - 1                      |                 |                 |      |
| t <sub>SS</sub>       | Soft-Start Time                               | Time from when EN signal asserts to when output voltage ramp starts.                                                                                                                                                            |                          | 1               |                 | ms   |
|                       |                                               | Time from when output voltage ramp starts to when output voltage reaches 95% of its nominal value with device operating in buck mode.  V <sub>IN</sub> = 4V, V <sub>OUT</sub> = 3.3V, I <sub>O</sub> = 200mA                    |                          | 1               |                 | ms   |
|                       |                                               | Time from when output voltage ramp starts to when output voltage reaches 95% of its nominal value with device operating in boost mode. $V_{\text{IN}} = 2\text{V, } V_{\text{OUT}} = 3.3\text{V, } I_{\text{O}} = 200\text{mA}$ |                          | 2               |                 | ms   |
| rDISCHG               | V <sub>OUT</sub> Soft-Discharge ON-Resistance | EN < V <sub>IL</sub>                                                                                                                                                                                                            |                          | 120             |                 | Ω    |
| POWER MO              | SFET                                          |                                                                                                                                                                                                                                 |                          | •               | 1               |      |
| r <sub>DSON_P</sub>   | P-Channel MOSFET ON-Resistance                | V <sub>IN</sub> = 3.6V, I <sub>O</sub> = 200mA                                                                                                                                                                                  |                          | 32              |                 | mΩ   |
| r <sub>DSON_N</sub>   | N-Channel MOSFET ON-Resistance                | V <sub>IN</sub> = 3.6V, I <sub>O</sub> = 200mA                                                                                                                                                                                  |                          | 37              |                 | mΩ   |
| I <sub>PK_LMT</sub>   | P-Channel MOSFET Peak Current Limit           | V <sub>IN</sub> = 3.6V                                                                                                                                                                                                          | 3.7                      | 4.5             | 5               | Α    |
| PFM/PWM               | TRANSITION                                    |                                                                                                                                                                                                                                 |                          |                 |                 |      |
|                       | Load Current Threshold, PFM to PWM            | V <sub>IN</sub> = 3.6V, V <sub>OUT</sub> = 3.3V                                                                                                                                                                                 |                          | 200             |                 | mA   |
|                       | Load Current Threshold, PWM to PFM            | V <sub>IN</sub> = 3.6V, V <sub>OUT</sub> = 3.3V                                                                                                                                                                                 |                          | 75              |                 | mA   |
|                       | Thermal Shutdown                              |                                                                                                                                                                                                                                 |                          | 155             |                 | °C   |
|                       | Thermal Shutdown Hysteresis                   |                                                                                                                                                                                                                                 |                          | 30              |                 | °C   |
| LOGIC INPU            | TS                                            |                                                                                                                                                                                                                                 | •                        |                 |                 |      |
| I <sub>LEAK</sub>     | Input Leakage                                 | V <sub>IN</sub> = 3.6V                                                                                                                                                                                                          |                          | 0.05            | 1               | μΑ   |
| V <sub>IH</sub>       | Input HIGH Voltage                            | V <sub>IN</sub> = 3.6V                                                                                                                                                                                                          | 1.4                      |                 |                 | V    |
| V <sub>IL</sub>       | Input LOW Voltage                             | V <sub>IN</sub> = 3.6V                                                                                                                                                                                                          |                          |                 | 0.4             | ٧    |

#### NOTES:

- 6. Parameters with MIN and/or MAX limits are 100% tested at +25°C, unless otherwise specified. Temperature limits established by characterization and are not production tested.
- 7. Typical values are for  $\rm T_{A}$  = +25  $^{\circ}\rm C$  and  $\rm V_{IN}$  = 3.6V.
- 8. Quiescent current measurements are taken when the output is not switching.

# Typical Performance Curves Unless otherwise noted, operating conditions are: $T_A = +25 \,^{\circ}$ C, $V_{IN} = EN = 3.6$ V, $L = 1\mu$ H, $C_1 = 10\mu$ F, $C_2 = 2x22\mu$ F, $V_{OUT} = 3.3$ V, $I_{OUT} = 0$ A to 3A



FIGURE 4. EFFICIENCY vs INPUT VOLTAGE



FIGURE 5. OUTPUT VOLTAGE vs LOAD CURRENT



FIGURE 6. QUIESCENT CURRENT vs INPUT VOLTAGE ( $V_{OUT} = 3.3V$ , MODE = HIGH)



FIGURE 7. SWITCHING FREQUENCY vs INPUT VOLTAGE



FIGURE 8. STEADY STATE OPERATION IN PFM (V  $_{\mbox{\footnotesize{IN}}}=4V,$   $V_{\mbox{\footnotesize{OUT}}}=3.3V,$  NO LOAD)



FIGURE 9. STEADY STATE OPERATION IN PWM (V  $_{\mbox{\footnotesize IN}}$  = 3.3V, V  $_{\mbox{\footnotesize OUT}}$  = 3.3V, NO LOAD)

# **Typical Performance Curves** Unless otherwise noted, operating conditions are: $T_A = +25 \,^{\circ}C$ , $V_{IN} = EN = 3.6V$ , $L = 1 \mu H$ , $C_1 = 10 \mu F$ , $C_2 = 2 x 2 2 \mu F$ , $V_{OUT} = 3.3 V$ , $I_{OUT} = 0 A$ to 3 A (Continued)



FIGURE 10. SOFT-START ( $V_{IN} = 3.6V$ ,  $V_{OUT} = 3.3V$ , NO LOAD)



FIGURE 11. SOFT-START ( $V_{IN} = 3.6V$ ,  $V_{OUT} = 3.3V$ , 1A R-LOAD)



FIGURE 12. STEADY STATE OPERATION ( $V_{IN} = 2.5V$ ,  $V_{OUT} = 3.3V$ , 2A LOAD)



FIGURE 13. 0A TO 2A LOAD TRANSIENT ( $V_{IN} = 3.6V$ ,  $V_{OUT} = 3.3V$ )



FIGURE 14. 0.5A TO 1.5A LOAD TRANSIENT ( $V_{IN} = 3.6V$ ,  $V_{OUT} = 3.3V$ )



FIGURE 15. 0A TO 1A LOAD TRANSIENT ( $V_{IN} = 3.6V$ ,  $V_{OUT} = 3.3V$ )

# **Typical Performance Curves** Unless otherwise noted, operating conditions are: $T_A = +25 \,^{\circ}\text{C}$ , $V_{IN} = EN = 3.6 \,^{\circ}\text{N}$ , $V_{IN} = EN = 3.6 \,^$



FIGURE 16. OUTPUT SHORT-CIRCUIT BEHAVIOR ( $V_{IN} = 3.6V$ ,  $V_{OUT} = 3.3V$ )



FIGURE 17. 4V TO 3.2V LINE TRANSIENT (V<sub>OUT</sub> = 3.3V, LOAD = 1A)



FIGURE 18. OUTPUT CURRENT CAPABILITY: V<sub>OUT</sub> = 3.3V, T<sub>A</sub> = +25°C

# **Functional Description**

#### **Functional Overview**

Refer to the <u>"Block Diagram" on page 2</u>. The ISL91127IR implements a complete buck-boost switching regulator, with PWM controller, internal switches, references, protection circuitry and control inputs.

The PWM controller automatically switches between buck and boost modes as necessary to maintain a steady output voltage, with changing input voltages and dynamic external loads.

### **Internal Supply and References**

Referring to the "Block Diagram" on page 2, the ISL91127IR provides four power input pins. The PVIN pin supplies input power to the DC/DC converter, while the VIN pin provides operating voltage source required for stable  $V_{REF}$  generation. Separate ground pins (GND and PGND) are provided to avoid problems caused by ground shift due to the high switching currents.

### **Enable Input**

The device is enabled by asserting the EN pin HIGH. Driving EN LOW invokes a power-down mode, where most internal device functions are disabled.

#### **Soft Discharge**

When the device is disabled by driving EN LOW, an internal resistor between VOUT and GND is activated to slowly discharge the output capacitor. This internal resistor has a typical  $120\Omega$  resistance.

#### **POR Sequence and Soft-Start**

Asserting the EN pin HIGH allows the device to power up. A number of events occur during the start-up sequence. The internal voltage reference powers up and stabilizes. The device then starts operating. There is a typical 1ms delay between assertion of the EN pin and the start of the switching regulator soft-start ramp.

The soft-start feature minimizes output voltage overshoot and input inrush currents. During soft-start, the reference voltage is ramped to provide a ramping V<sub>OUT</sub> voltage. While the output

voltage is lower than approximately 20% of the target output voltage, switching frequency is reduced to a fraction of the normal switching frequency to aid in producing low duty cycles necessary to avoid input inrush current spikes. Once the output voltage exceeds 20% of the target voltage, switching frequency is increased to its nominal value.

When the target output voltage is higher than the input voltage, there will be a transition from buck mode to boost mode during the soft-start sequence. At the time of this transition, the ramp rate of the reference voltage is decreased, such that the output voltage slew rate is decreased. This provides a slower output voltage slew rate.

The  $V_{OUT}$  ramp time is not constant for all operating conditions. Soft-start into boost mode will take longer than soft-start into buck mode. The total soft-start time into buck operating mode is typically 2ms, whereas the typical soft-start time into boost mode operating mode is typically 3ms. Increasing the load current will increase these typical soft-start times.

#### **Short-Circuit Protection**

The ISL91127IR provides short-circuit protection by monitoring the feedback voltage. When feedback voltage is sensed to be lower than a certain threshold, the PWM oscillator frequency is reduced in order to protect the device from damage. The P-channel MOSFET peak current limit remains active during this state.

#### **Thermal Shutdown**

A built-in thermal protection feature protects the ISL91127IR, if the die temperature reaches +155°C (typical). At this die temperature, the regulator is completely shut down. The die temperature continues to be monitored in this thermal shutdown mode. When the die temperature falls to +125°C (typical), the device will resume normal operation. When exiting thermal shutdown, the ISL91127IR will execute its soft-start sequence.

#### **Buck-Boost Conversion Topology**

The ISL91127IR operates in either buck or boost mode. When operating in conditions where PVIN is close to VOUT, ISL91127IR alternates between buck and boost mode as necessary to provide a regulated output voltage.

Figure 19 shows a simplified diagram of the internal switches and external inductor.



FIGURE 19. BUCK-BOOST TOPOLOGY

#### **PWM Operation**

In Buck PWM mode, Switch D is continuously closed and Switch C is continuously open. Switches A and B operate as a synchronous buck converter when in this mode.

In Boost PWM mode, Switch A remains closed and Switch B remains open. Switches C and D operate as a synchronous boost converter when in this mode.

#### **PFM Operation**

During PFM operation in buck mode, Switch D is continuously closed and Switch C is continuously open. Switches A and B operate in discontinuous mode during PFM operation. During PFM operation in boost mode, the ISL91127IR closes Switch A and Switch C to ramp up the current in the inductor. When the inductor current reaches a certain threshold, the device turns off Switches A and C, then turns on Switches B and D. With Switches B and D closed, output voltage increases as the inductor current ramps down.

In most operating conditions, there will be multiple PFM pulses to charge up the output capacitor. These pulses continue until  $V_{OUT}$  has achieved the upper threshold of the PFM hysteretic controller. Switching then stops, and remains stopped until  $V_{OUT}$  decays to the lower threshold of the hysteretic PFM controller.

# Operation with VIN Close to VOLIT

When the output voltage is close to the input voltage, the ISL91127IR will rapidly and smoothly switch from boost to buck mode as needed to maintain the regulated output voltage. This behavior provides excellent efficiency and very low output voltage ripple.

#### **Output Voltage Programming**

The ISL91127IR is available in fixed and adjustable output voltage versions. To use the fixed output version, the VOUT pin must be connected directly to FB.

In the adjustable output voltage version (ISL91127IIAZ), an external resistor divider is required to program the output voltage. The FB pin has very low input leakage current, so it is possible to use large value resistors (e.g.,  $R_1 = 1 M \Omega$  and  $R_2 = 324 k \Omega$  for  $V_{OUT} = 3.3 V)$  in the resistor divider connected to the FB input.

# **Applications Information**

#### **Component Selection**

The fixed-output version of ISL91127IR requires only three external power components to implement the buck-boost converter: an inductor, an input capacitor and an output capacitor.

The adjustable output version of ISL91127IR requires three additional components to program the output voltage, as shown in <u>Figure 20</u>. Two external resistors program the output voltage, and a small capacitor is added to improve stability and response.



FIGURE 20. ADJUSTABLE OUTPUT APPLICATION

## **Output Voltage Programming, Adjustable Version**

When VREF is connected to GND, setting and controlling the output voltage of the ISL91127IRAZ (adjustable output version) can be accomplished by selecting the external resistor values.

Equation 1 can be used to derive the R1 and R2 resistor values:

$$V_{OUT} = 0.8V \bullet \left(1 + \frac{R_1}{R_2}\right)$$
 (EQ. 1)

When designing a PCB, include a GND guard band around the feedback resistor network to reduce noise and improve accuracy and stability. Resistors R1 and R2 should be positioned close to the FB pin.

#### **Feed-Forward Capacitor Selection**

A small capacitor (C3 in Figure 20) in parallel with resistor R1 is required to provide the specified load and line regulation. The suggested value of this capacitor is 56pF for  $R_1$  = 1M $\Omega$ . An NPO type capacitor is recommended.

#### **Inductor Selection**

An inductor with high frequency core material (e.g., ferrite core) should be used to minimize core losses and provide good efficiency. The inductor must be able to handle the peak switching currents without saturating.

A 1µH inductor with ≥4A saturation current rating is recommended. Select an inductor with low DCR to provide good efficiency. In applications where radiated noise must be minimized, a toroidal or shielded inductor can be used.

## **PVIN and V<sub>OUT</sub> Capacitor Selection**

The input and output capacitors should be ceramic X5R type with low ESL and ESR. The recommended input capacitor value is  $2x10\mu F$ . The recommended  $V_{OUT}$  capacitor value is  $2x22\mu F$ .

**TABLE 2. CAPACITOR VENDOR INFORMATION** 

| MANUFACTURER | SERIES | WEBSITE         |
|--------------|--------|-----------------|
| AVX          | X5R    | www.avx.com     |
| Murata       | X5R    | www.murata.com  |
| Taiyo Yuden  | X5R    | www.t-yuden.com |
| TDK          | X5R    | www.tdk.com     |

#### **Recommended PCB Layout**

Correct PCB layout is critical for proper operation of the ISL91127IR. The input and output capacitors should be positioned as closely to the IC as possible. The ground connections of the input and output capacitors should be kept as short as possible, and should be on the component layer to avoid problems that are caused by high switching currents flowing through PCB vias.

**TABLE 3. INDUCTOR VENDOR INFORMATION** 

| MANUFACTURER | MFR. PART NUMBER | DESCRIPTION                                                               | DIMENSION (mm) | WEBSITE           |
|--------------|------------------|---------------------------------------------------------------------------|----------------|-------------------|
| Toko         | 1277AS-H-1R0M    | 1μH, 20%, DCR = 34m $\Omega$ (typical), I <sub>SAT</sub> = 4.6A (typical) | 3.2x2.5x1.2    | www.toko.com      |
|              | FDSD0312-H-1R0M  | 1μH, 20%, DCR = 43m $\Omega$ (typical), I <sub>SAT</sub> = 4.5A (typical) | 3.2x3.0x1.2    |                   |
| Coilcraft    | XFL4020-102ME    | 1μH, 20%, DCR = 11m $\Omega$ (typical), I <sub>SAT</sub> = 5.1A (typical) | 4.0x4.0x2.1    | www.coilcraft.com |

Submit Document Feedback intersil FN8859.1 10

### **ISL91127IR**

**Revision History** The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please go to web to make sure you have the latest revision.

| DATE           | REVISION | CHANGE                                                                                                                                                                                                                                                                                                                                                                           |
|----------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| August 3, 2016 | FN8859.1 | Page 1, Features - removed Burst current bullet Page 1, Applications - added "Handheld and battery powered consumer and medical devices" bullet Page 4, Recommended Operating Conditions - removed: V <sub>IN</sub> = 3.0V V <sub>OUT</sub> = 3.3V, t <sub>ON</sub> = 600µs, t = 4.6ms 3A Page 8, Typical Performance Curves - added Figure 18, Output Current Capability chart. |
| June 23, 2016  | FN8859.0 | Initial Release                                                                                                                                                                                                                                                                                                                                                                  |

# **About Intersil**

Intersil Corporation is a leading provider of innovative power management and precision analog solutions. The company's products address some of the largest markets within the industrial and infrastructure, mobile computing and high-end consumer markets.

For the most updated datasheet, application notes, related documentation and related parts, please see the respective product information page found at <a href="https://www.intersil.com">www.intersil.com</a>.

You may report errors or suggestions for improving this datasheet by visiting www.intersil.com/ask.

Reliability reports are also available from our website at www.intersil.com/support.

For additional products, see <a href="www.intersil.com/en/products.html">www.intersil.com/en/products.html</a>

Intersil products are manufactured, assembled and tested utilizing ISO9001 quality systems as noted in the quality certifications found at www.intersil.com/en/support/qualandreliability.html

Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see <a href="https://www.intersil.com">www.intersil.com</a>

Submit Document Feedback 11 intersil FN8859.1
August 3, 2016

# **Package Outline Drawing**

L20.4x4C

20 LEAD QUAD FLAT NO-LEAD PLASTIC PACKAGE

Rev 0, 11/06



TOP VIEW



TYPICAL RECOMMENDED LAND PATTERN

For the most recent package outline drawing, see <u>L20.4x4C</u>.



**BOTTOM VIEW** 





DETAIL "X"

#### NOTES:

- 1. Dimensions are in millimeters. Dimensions in ( ) for Reference Only.
- 2. Dimensioning and tolerancing conform to AMSE Y14.5m-1994.
- 3. Unless otherwise specified, tolerance : Decimal  $\pm 0.05$
- 4. Dimension b applies to the metallized terminal and is measured between 0.15mm and 0.30mm from the terminal tip.
- 5. Tiebar shown (if present) is a non-functional feature.
- 6. The configuration of the pin #1 identifier is optional, but must be located within the zone indicated. The pin #1 indentifier may be either a mold or mark feature.

Submit Document Feedback 12 intersil FN8859.1 August 3, 2016