# 128-Kbit (16 K $\times$ 8) Serial (I<sup>2</sup>C) F-RAM #### **Features** - 128-Kbit ferroelectric random access memory (F-RAM) logically organized as 16 K × 8 - ☐ High-endurance 100 trillion (10<sup>14</sup>) read/writes - □ 151-year data retention (See the Data Retention and Endurance table) - ¬ NoDelay™ writes - □ Advanced high-reliability ferroelectric process - Fast 2-wire Serial interface (I<sup>2</sup>C) - □ Up to 3.4-MHz frequency - □ Direct hardware replacement for serial (I<sup>2</sup>C) EEPROM - □ Supports legacy timings for 100 kHz and 400 kHz - Device ID - □ Manufacturer ID and Product ID - Low power consumption - 90 μA (typ) active current at 100 kHz - □ 80 μA (typ) standby current - 4 μA (typ) sleep mode current - Low-voltage operation: V<sub>DD</sub> = 2.0 V to 3.6 V - Industrial temperature: -40 °C to +85 °C - 8-pin small outline integrated circuit (SOIC) package - Restriction of hazardous substances (RoHS) compliant ### **Functional Description** The FM24V01 is a 128-Kbit nonvolatile memory employing an advanced ferroelectric process. A ferroelectric random access memory or F-RAM is nonvolatile and performs reads and writes similar to a RAM. It provides reliable data retention for 151 years while eliminating the complexities, overhead, and system-level reliability problems caused by EEPROM and other nonvolatile memories. Unlike EEPROM, the FM24V01 performs write operations at bus speed. No write delays are incurred. Data is written to the memory array immediately after each byte is successfully transferred to the device. The next bus cycle can commence without the need for data polling. In addition, the product offers substantial write endurance compared with other nonvolatile memories. Also, F-RAM exhibits much lower power during writes than EEPROM since write operations do not require an internally elevated power supply voltage for write circuits. The FM24V01 is capable of supporting 10<sup>14</sup> read/write cycles, or 100 million times more write cycles than EEPROM. These capabilities make the FM24V01 ideal for nonvolatile memory applications, requiring frequent or rapid writes. Examples range from data logging, where the number of write cycles may be critical, to demanding industrial controls where the long write time of EEPROM can cause data loss. The combination of features allows more frequent data writing with less overhead for the system. The FM24V01 provides substantial benefits to users of serial ( $\rm I^2C$ ) EEPROM as a hardware drop-in replacement. The device incorporates a read-only Device ID that allows the host to determine the manufacturer, product density, and product revision. The device specifications are guaranteed over an industrial temperature range of $-40~\rm ^{\circ}C$ to $+85~\rm ^{\circ}C$ . For a complete list of related documentation, click here. # **Logic Block Diagram** Errata: STOP condition is optional for sleep mode entry. For more information, see Errata on page 18. Details include errata trigger conditions, scope of impact, available workarounds, and silicon revision applicability. ### Contents | Pinout | 3 | |-------------------------------|----| | Pin Definitions | | | Functional Overview | 4 | | Memory Architecture | 4 | | I2C Interface | 4 | | STOP Condition (P) | 4 | | START Condition (S) | 4 | | Data/Address Transfer | 5 | | Acknowledge / No-acknowledge | 5 | | Slave Device Address | 6 | | High Speed Mode (Hs-mode) | 6 | | Addressing Overview | | | Data Transfer | | | Memory Operation | 6 | | Write Operation | | | Read Operation | 7 | | Sleep Mode | 9 | | Device ID | | | Maximum Ratings | 11 | | Operating Range | | | DC Electrical Characteristics | | | Data Retention and Endurance | 12 | | Canacitance | 12 | | Thermal Resistance | 12 | |-----------------------------------------|----| | AC Test Loads and Waveforms | 12 | | AC Test Conditions | 12 | | AC Switching Characteristics | 13 | | Power Cycle Timing | 14 | | Ordering Information | 15 | | Ordering Code Definitions | 15 | | Package Diagram | 16 | | Acronyms | 17 | | Document Conventions | 17 | | Units of Measure | 17 | | Errata | 18 | | Part Numbers Affected | 18 | | FM24V01 I2C F-RAM Qualification Status | 18 | | FM24V01 Errata Summary | 18 | | Document History Page | 20 | | Sales, Solutions, and Legal Information | 21 | | Worldwide Sales and Design Support | 21 | | Products | 21 | | PSoC® Solutions | 21 | | Cypress Developer Community | 21 | | Technical Support | 21 | # **Pinout** Figure 1. 8-pin SOIC pinout # **Pin Definitions** | Pin Name | I/O Type | Description | |-----------------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A2-A0 | Input | <b>Device Select Address 2-0</b> . These pins are used to select one of up to 8 devices of the same type on the same I <sup>2</sup> C bus. To select the device, the address value on the three pins must match the corresponding bits contained in the slave address. The address pins are pulled down internally. | | SDA | Input/Output | <b>Serial Data/Address</b> . This is a bi-directional pin for the I <sup>2</sup> C interface. It is open-drain and is intended to be wire-AND'd with other devices on the I <sup>2</sup> C bus. The input buffer incorporates a Schmitt trigger for noise immunity and the output driver includes slope control for falling edges. An external pull-up resistor is required. | | SCL | Input | <b>Serial Clock</b> . The serial clock pin for the I <sup>2</sup> C interface. Data is clocked out of the device on the falling edge, and into the device on the rising edge. The SCL input also incorporates a Schmitt trigger input for noise immunity. | | WP | Input | <b>Write Protect</b> . When tied to $V_{DD}$ , addresses in the entire memory map will be write-protected. When WP is connected to ground, all addresses are write enabled. This pin is pulled down internally. | | V <sub>SS</sub> | Power supply | Ground for the device. Must be connected to the ground of the system. | | V <sub>DD</sub> | Power supply | Power supply input to the device. | ### **Functional Overview** The FM24V01 is a serial F-RAM memory. The memory array is logically organized as $16,384 \times 8$ bits and is accessed using an industry-standard I<sup>2</sup>C interface. The functional operation of the F-RAM is similar to serial (I<sup>2</sup>C) EEPROM. The major difference between the FM24V01 and a serial (I<sup>2</sup>C) EEPROM with the same pinout is the F-RAM's superior write performance, high endurance, and low power consumption. ### **Memory Architecture** When accessing the FM24V01, the user addresses 16K locations of eight data bits each. These eight data bits are shifted in or out serially. The addresses are accessed using the I<sup>2</sup>C protocol, which includes a slave address (to distinguish other non-memory devices) and a two-byte address. The upper 2 bits of the address range are 'don't care' values. The complete address of 14 bits specifies each byte address uniquely. The access time for the memory operation is essentially zero, beyond the time needed for the serial protocol. That is, the memory is read or written at the speed of the I<sup>2</sup>C bus. Unlike a serial (I<sup>2</sup>C) EEPROM, it is not necessary to poll the device for a ready condition because writes occur at bus speed. By the time a new bus transaction can be shifted into the device, a write operation is complete. This is explained in more detail in the interface section. # I<sup>2</sup>C Interface The FM24V01 employs a bi-directional I<sup>2</sup>C bus protocol using few pins or board space. Figure 2 illustrates a typical system configuration using the FM24V01 in a microcontroller-based system. The industry standard I<sup>2</sup>C bus is familiar to many users but is described in this section. By convention, any device that is sending data onto the bus is the transmitter while the target device for this data is the receiver. The device that is controlling the bus is the master. The master is responsible for generating the clock signal for all operations. Any device on the bus that is being controlled is a slave. The FM24V01 is always a slave device. The bus protocol is controlled by transition states in the SDA and SCL signals. There are four conditions including START, STOP, data bit, or acknowledge. Figure 3 and Figure 4 illustrates the signal conditions that specify the four states. Detailed timing diagrams are shown in the electrical specifications section. Figure 2. System Configuration using Serial (I<sup>2</sup>C) nvSRAM #### **STOP Condition (P)** A STOP condition is indicated when the bus master drives SDA from LOW to HIGH while the SCL signal is HIGH. All operations using the FM24V01 should end with a STOP condition. If an operation is in progress when a STOP is asserted, the operation will be aborted. The master must have control of SDA in order to assert a STOP condition. #### **START Condition (S)** A START condition is indicated when the bus master drives SDA from HIGH to LOW while the SCL signal is HIGH. All commands should be preceded by a START condition. An operation in progress can be aborted by asserting a START condition at any time. Aborting an operation using the START condition will ready the FM24V01 for a new operation. If during operation the power supply drops below the specified $V_{DD}$ minimum, the system should issue a START condition prior to performing another operation. Figure 3. START and STOP Conditions SDA SDA SCL SCL S Ρ STOP Condition START Condition Figure 4. Data Transfer on the I<sup>2</sup>C Bus #### Data/Address Transfer All data transfers (including addresses) take place while the SCL signal is HIGH. Except under the three conditions described above, the SDA signal should not change while SCL is HIGH. ### Acknowledge / No-acknowledge The acknowledge takes place after the 8th data bit has been transferred in any transaction. During this state the transmitter should release the SDA bus to allow the receiver to drive it. The receiver drives the SDA signal LOW to acknowledge receipt of the byte. If the receiver does not drive SDA LOW, the condition is a no-acknowledge and the operation is aborted. Condition The receiver would fail to acknowledge for two distinct reasons. First is that a byte transfer fails. In this case, the no-acknowledge ceases the current operation so that the device can be addressed again. This allows the last byte to be recovered in the event of a communication error. Second and most common, the receiver does not acknowledge to deliberately end an operation. For example, during a read operation, the FM24V01 will continue to place data onto the bus as long as the receiver sends acknowledges (and clocks). When a read operation is complete and no more data is needed, the receiver must not acknowledge the last byte. If the receiver acknowledges the last byte, this will cause the FM24V01 to attempt to drive the bus on the next clock while the master is sending a new command such as STOP. DATA OUTPUT BY MASTER No Acknowledge DATA OUTPUT BY SLAVE Acknowledge SCL FROM 8 MASTER S Clock pulse for **START** acknowledgement Figure 5. Acknowledge on the I<sup>2</sup>C Bus #### Slave Device Address The first byte that the FM24V01 expects after a START condition is the slave address. As shown in Figure 6, the slave address contains the device type or slave ID, the device select address bits, and a bit that specifies if the transaction is a read or a write. Bits 7-4 are the device type (slave ID) and should be set to 1010b for the FM24V01. These bits allow other function types to reside on the $I^2C$ bus within an identical address range. Bits 3-1 are the device select address bits. They must match the corresponding value on the external address pins to select the device. Up to eight FM24V01 devices can reside on the same $I^2C$ bus by assigning a different address to each. Bit 0 is the read/write bit (R/W). R/W = '1' indicates a read operation and R/W = '0' indicates a write operation. Figure 6. Memory Slave Device Address ### **High Speed Mode (Hs-mode)** The FM24V01 supports a 3.4-MHz high speed mode. A master code (00001XXXb) must be issued to place the device into high speed mode. Communication between master and slave will then be enabled for speeds up to 3.4-MHz. A STOP condition will exit Hs-mode. Single- and multiple-byte reads and writes are supported. Figure 7. Data transfer format in Hs-mode #### Addressing Overview After the FM24V01 (as receiver) acknowledges the slave address, the master can place the memory address on the bus for a write operation. The address requires two bytes. The complete 14-bit address is latched internally. Each access causes the latched address value to be incremented automatically. The current address is the value that is held in the latch; either a newly written value or the address following the last access. The current address will be held for as long as power remains or until a new value is written. Reads always use the current address. A random read address can be loaded by beginning a write operation as explained below. After transmission of each data byte, just prior to the acknowledge, the FM24V01 increments the internal address latch. This allows the next sequential byte to be accessed with no additional addressing. After the last address (3FFFh) is reached, the address latch will roll over to 0000h. There is no limit to the number of bytes that can be accessed with a single read or write operation. #### **Data Transfer** After the address bytes have been transmitted, data transfer between the bus master and the FM24V01 can begin. For a read operation the FM24V01 will place 8 data bits on the bus then wait for an acknowledge from the master. If the acknowledge occurs, the FM24V01 will transfer the next sequential byte. If the acknowledge is not sent, the FM24V01 will end the read operation. For a write operation, the FM24V01 will accept 8 data bits from the master then send an acknowledge. All data transfer occurs MSB (most significant bit) first. # **Memory Operation** The FM24V01 is designed to operate in a manner very similar to other I<sup>2</sup>C interface memory products. The major differences result from the higher performance write capability of F-RAM technology. These improvements result in some differences between the FM24V01 and a similar configuration EEPROM during writes. The complete operation for both writes and reads is explained below. #### **Write Operation** All writes begin with a slave address, then a memory address. The bus master indicates a write operation by setting the LSB of the slave address (R/W bit) to a '0'. After addressing, the bus master sends each byte of data to the memory and the memory generates an acknowledge condition. Any number of sequential bytes may be written. If the end of the address range is reached internally, the address counter will wrap from 3FFFh to 0000h. Unlike other nonvolatile memory technologies, there is no effective write delay with F-RAM. Since the read and write access times of the underlying memory are the same, the user experiences no delay through the bus. The entire memory cycle occurs in less time than a single bus clock. Therefore, any operation including read or write can occur immediately following a write. Acknowledge polling, a technique used with EEPROMs to determine if a write is complete is unnecessary and will always return a ready condition. Internally, an actual memory write occurs after the 8th data bit is transferred. It will be complete before the acknowledge is sent. Therefore, if the user desires to abort a write without altering the memory contents, this should be done using START or STOP condition prior to the 8th data bit. The FM24V01 uses no page buffering. The memory array can be write-protected using the WP pin. Setting the WP pin to a HIGH condition ( $V_{DD}$ ) will write-protect all addresses. The FM24V01 will not acknowledge data bytes that are written to protected addresses. In addition, the address counter will not increment if writes are attempted to these addresses. Setting WP to a LOW state ( $V_{SS}$ ) will disable the write protect. WP is pulled down internally. Figure 8 and Figure 9 below illustrate a single-byte and multiple-byte write cycles in F/S mode. Figure 10 below illustrate a single-byte write cycles in Hs mode. Figure 8. Single-Byte Write Figure 9. Multi-Byte Write Figure 10. Hs-mode Byte Write #### **Read Operation** There are two basic types of read operations. They are current address read and selective address read. In a current address read, the FM24V01 uses the internal address latch to supply the address. In a selective read, the user performs a procedure to set the address to a specific value. ### Current Address & Sequential Read As mentioned above the FM24V01 uses an internal latch to supply the address for a read operation. A current address read uses the existing value in the address latch as a starting place for the read operation. The system reads from the address immediately following that of the last operation. To perform a current address read, the bus master supplies a slave address with the LSB set to a '1'. This indicates that a read operation is requested. After receiving the complete slave address, the FM24V01 will begin shifting out data from the current address on the next clock. The current address is the value held in the internal address latch. Beginning with the current address, the bus master can read any number of bytes. Thus, a sequential read is simply a current address read with multiple byte transfers. After each byte the internal address counter will be incremented. **Note** Each time the bus master acknowledges a byte, this indicates that the FM24V01 should read out the next sequential byte. There are four ways to properly terminate a read operation. Failing to properly terminate the read will most likely create a bus contention as the FM24V01 attempts to read out additional data onto the bus. The four valid methods are: - The bus master issues a no-acknowledge in the 9th clock cycle and a STOP in the 10th clock cycle. This is illustrated in the diagrams below. This is preferred. - 2. The bus master issues a no-acknowledge in the 9th clock cycle and a START in the 10th. - 3. The bus master issues a STOP in the 9th clock cycle. - 4. The bus master issues a START in the 9th clock cycle. If the internal address reaches 3FFFh, it will wrap around to 0000h on the next read cycle. Figure 11 and Figure 12 below show the proper operation for current address reads. Figure 11. Current Address Read Figure 12. Sequential Read Figure 13. Hs-mode Current Address Read #### Selective (Random) Read There is a simple technique that allows a user to select a random address location as the starting point for a read operation. This involves using the first three bytes of a write operation to set the internal address followed by subsequent read operations. To perform a selective read, the bus master sends out the slave address with the LSB (R/W) set to 0. This specifies a write operation. According to the write protocol, the bus master then sends the address bytes that are loaded into the internal address latch. After the FM24V01 acknowledges the address, the bus master issues a START condition. This simultaneously aborts the write operation and allows the read command to be issued with the slave address LSB set to a '1'. The operation is now a current address read. Figure 14. Selective (Random) Read ### Sleep Mode A low power mode called Sleep Mode is implemented on the FM24V01 device. The device will enter this low power state when the Sleep command 86h is clocked-in. Sleep Mode entry can be entered as follows: - 1. The master sends a START command. - 2. The master sends Reserved Slave ID F8h. - 3. The FM24V01 sends an ACK. - 4. The master sends the I<sup>2</sup>C-bus slave address of the slave device it needs to identify. The last bit is a 'Don't care' value (R/W bit). Only one device must acknowledge this byte (the one that has the I<sup>2</sup>C-bus slave address). - 5. The FM24V01 sends an ACK. - 6. The master sends a Re-START command. - 7. The master sends Reserved Slave ID 86h. - 8. The FM24V01 sends an ACK. - The master sends STOP to ensure the device enters sleep mode. **Note** Errata: Step 9 - Sending STOP is an optional step for FM24V01. The FM24V01 starts entering the Sleep mode from step 8 and releases the SDA line when in the Sleep mode. The LOW to HIGH transition on the SDA line when I<sup>2</sup>C clock is HIGH generates an unintended STOP. For more information, see Errata on page 18. Once in sleep mode, the device draws $I_{ZZ}$ current, but the device continues to monitor the $I^2C$ pins. Once the master sends a Slave Address that the FM24V01 identifies, it will "wakeup" and be ready for normal operation within $t_{REC}$ time. As an alternative method of determining when the device is ready, the master can send read or write commands and look for an ACK. While the device is waking up, it will NACK the master until it is ready. ### **Device ID** The FM24V01 device incorporates a means of identifying the device by providing three bytes of data, which are manufacturer ID, product ID, and die revision. The Device ID is read-only. It can be accessed as follows: - 1. The master sends a START command. - 2. The master sends Reserved Slave ID F8h. - 3. The FM24V01 sends an ACK. - 4. The master sends the I<sup>2</sup>C-bus slave address of the slave device it needs to identify. The last bit is a 'Don't care' value (R/W bit). Only one device must acknowledge this byte (the one that has the I<sup>2</sup>C-bus slave address). - 5. The FM24V01 sends an ACK. - 6. The master sends a Re-START command. - 7. The master sends Reserved Slave ID F9h. - 8. The FM24V01 sends an ACK. - The Device ID Read can be done, starting with the 12 manufacturer bits, followed by the 9 device identification bits, and then the 3 die revision bits. - 10.The master ends the Device ID read sequence by NACKing the last byte, thus resetting the slave device state machine and allowing the master to send the STOP command. Note The reading of the Device ID can be stopped anytime by sending a NACK command. Table 1. Device ID | | Device ID Description | | | | |------------------------|-----------------------|------------------|-----------------|-----------------| | Device ID<br>(3 bytes) | 23–12<br>(12 bits) | 11–8<br>(4 bits) | 7–3<br>(5 bits) | 2–0<br>(3 bits) | | (3 bytes) | Manufacturer ID | Product ID | | | | | | Density | Variation | Die Rev | | 004100h | 00000000100 | 0001 | 00000 | 000 | Note Product ID bits 0 and 4 are reserved. Figure 16. Read Device ID # **Maximum Ratings** Exceeding maximum ratings may shorten the useful life of the | device. These user guidelines are not tested. | |-------------------------------------------------------------------------------------------------------| | Storage temperature55 °C to +125 °C | | Maximum accumulated storage time At 125 °C ambient temperature | | Ambient temperature with power applied–55 °C to +125 °C | | Supply voltage on $V_{\mbox{\scriptsize DD}}$ relative to $V_{\mbox{\scriptsize SS}}$ 1.0 V to +4.5 V | | Input voltage $-1.0$ V to + 4.5 V and $V_{IN}$ < $V_{DD}$ + 1.0 V | | DC voltage applied to outputs in High-Z state0.5 V to $V_{DD}$ + 0.5 V | | Transient voltage (< 20 ns) on any pin to ground potential2.0 V to V <sub>DD</sub> + 2.0 V | | Package power dissipation capability (T <sub>A</sub> = 25 °C) | |----------------------------------------------------------------------------| | Surface mount lead soldering temperature (10 seconds)+260°C | | Electrostatic Discharge Voltage Human Body Model (AEC-Q100-002 Rev. E) | | Charged Device Model (AEC-Q100-011 Rev. B) 1.25 kV | | Machine Model (AEC-Q100-003 Rev. E)200 V | | Latch-up current> 140 mA | | * Exception: The " $V_{IN}$ < $V_{DD}$ + 1.0 V" restriction does not apply | # **Operating Range** to the SCL and SDA inputs. | Range | Ambient Temperature (T <sub>A</sub> ) | $V_{DD}$ | |------------|---------------------------------------|----------------| | Industrial | -40 °C to +85 °C | 2.0 V to 3.6 V | ### **DC Electrical Characteristics** Over the Operating Range | Parameter | Description | Test Conditions | | Min | Typ <sup>[1]</sup> | Max | Unit | |--------------------------------|---------------------------------------------|-------------------------------------------------------------------------------------|----------------------------|---------------------|--------------------|-----------------------|------| | $V_{DD}$ | Power supply | | | 2.0 | 3.3 | 3.6 | V | | I <sub>DD</sub> | Average V <sub>DD</sub> current | SCL toggling | f <sub>SCL</sub> = 100 kHz | _ | 90 | 175 | μΑ | | | | between V <sub>DD</sub> – 0.2 V and V <sub>SS</sub> , | f <sub>SCL</sub> = 1 MHz | _ | 200 | 400 | μА | | | | other inputs $V_{SS}$ or $V_{DD} = 0.2 \text{ V}$ . | f <sub>SCL</sub> = 3.4 MHz | _ | 500 | 1000 | μА | | I <sub>SB</sub> | Standby current | $SCL = SDA = V_{DD}$ . All or $V_{DD}$ . Stop commar | | _ | 80 | 150 | μА | | I <sub>ZZ</sub> | Sleep mode current | $SCL = SDA = V_{DD}$ . All other inputs $V_{SS}$ or $V_{DD}$ . Stop command issued. | | - | 4 | 8 | μА | | I <sub>LI</sub> | Input leakage current (Except WP and A2-A0) | $V_{SS} \le V_{IN} \le V_{DD}$ | | -1 | - | +1 | μА | | | Input leakage current (for WP and A2-A0) | $V_{SS} \le V_{IN} \le V_{DD}$ | | -1 | _ | +100 | μА | | I <sub>LO</sub> | Output leakage current | $V_{SS} \le V_{IN} \le V_{DD}$ | | -1 | - | +1 | μΑ | | V <sub>IH</sub> | Input HIGH voltage | | | $0.7 \times V_{DD}$ | _ | $V_{DD} + 0.3$ | V | | $V_{IL}$ | Input LOW voltage | | | - 0.3 | _ | 0.3 × V <sub>DD</sub> | V | | V <sub>OL1</sub> | Output LOW voltage | $I_{OL} = 2 \text{ mA}, V_{DD} \ge 2.7$ | <b>7</b> V | _ | _ | 0.4 | V | | $V_{OL2}$ | Output LOW voltage | I <sub>OL</sub> = 150 μA | | _ | _ | 0.2 | V | | R <sub>in</sub> <sup>[2]</sup> | Input resistance (WP, A2-A0) | For V <sub>IN</sub> = V <sub>IL (Max)</sub> | | 50 | _ | _ | kΩ | | | | For V <sub>IN</sub> = V <sub>IH (Min)</sub> | | 1 | - | _ | МΩ | Document Number: 001-84459 Rev. \*H Typical values are at 25 °C, V<sub>DD</sub> = V<sub>DD</sub> (typ). Not 100% tested. The input pull-down circuit is strong (50 kΩ) when the input voltage is below V<sub>IL</sub> and weak (1 MΩ) when the input voltage is above V<sub>IH</sub>. # **Data Retention and Endurance** | Parameter | Description | Test condition | Min | Max | Unit | |-----------------|----------------|----------------------------|------------------|-----|--------| | T <sub>DR</sub> | Data retention | T <sub>A</sub> = 85 °C | 10 | _ | Years | | | | T <sub>A</sub> = 75 °C | 38 | _ | | | | | T <sub>A</sub> = 65 °C | 151 | _ | | | $NV_C$ | Endurance | Over operating temperature | 10 <sup>14</sup> | _ | Cycles | # Capacitance | Parameter [3] | Description | Test Conditions | Max | Unit | |----------------|------------------------------|-------------------------------------------------------------------------------|-----|------| | Co | Output pin capacitance (SDA) | $T_A = 25 {}^{\circ}\text{C}, f = 1 \text{MHz}, V_{DD} = V_{DD}(\text{typ})$ | 8 | pF | | C <sub>I</sub> | Input pin capacitance | | 6 | pF | ## **Thermal Resistance** | Parameter [3] | Description | Test Conditions | 8-pin SOIC | Unit | |-------------------|------------------------------------------|-----------------------------------------------------------------------------------|------------|------| | $\Theta_{JA}$ | Thermal resistance (junction to ambient) | Test conditions follow standard test methods and procedures for measuring thermal | 145 | °C/W | | $\Theta_{\sf JC}$ | Thermal resistance (junction to case) | impedance, per EIA / JESD51. | 48 | °C/W | # **AC Test Loads and Waveforms** Figure 17. AC Test Loads and Waveforms # **AC Test Conditions** | Input pulse levels | .10% and 90% of $V_{\mbox{\scriptsize DD}}$ | |-----------------------------------------|---------------------------------------------| | Input rise and fall times | 10 ns | | Input and output timing reference level | ls0.5 × V <sub>DD</sub> | | Output load capacitance | 100 pF | #### Note Document Number: 001-84459 Rev. \*H Page 12 of 21 <sup>3.</sup> These parameters are guaranteed by design and are not tested. # **AC Switching Characteristics** Over the Operating Range | Parameter <sup>[4]</sup> | Alt. | Description | F/S-mode | [6] | Hs-mode <sup>[6]</sup> | | I In:i4 | |----------------------------------|----------------------|----------------------------------------------------|----------|-----|------------------------|-----|---------| | Parameter | Parameter | Description | Min | Max | Min | Max | Unit | | f <sub>SCL</sub> <sup>[5]</sup> | | SCL clock frequency | _ | 1.0 | _ | 3.4 | MHz | | t <sub>SU; STA</sub> | | Start condition setup for repeated Start | 260 | _ | 160 | _ | ns | | t <sub>HD;STA</sub> | | Start condition hold time | 260 | _ | 160 | _ | ns | | $t_{LOW}$ | | Clock LOW period | 500 | _ | 160 | _ | ns | | t <sub>HIGH</sub> <sup>[7]</sup> | | Clock HIGH period | 260 | _ | 60 | _ | ns | | t <sub>SU;DAT</sub> [8] | t <sub>SU;DATA</sub> | Data in setup | 50 | _ | 10 | _ | ns | | t <sub>HD;DAT</sub> | t <sub>HD;DATA</sub> | Data in hold | 0 | _ | 0 | _ | ns | | t <sub>DH</sub> | | Data output hold (from SCL @ V <sub>IL</sub> ) | 0 | _ | 0 | _ | ns | | t <sub>R</sub> <sup>[9]</sup> | t <sub>r</sub> | Input rise time | - | 120 | _ | 80 | ns | | t <sub>F</sub> <sup>[9]</sup> | t <sub>f</sub> | Input fall time | _ | 120 | _ | 80 | ns | | t <sub>SU;STO</sub> | | STOP condition setup | 260 | _ | 160 | _ | ns | | t <sub>AA</sub> | t <sub>VD;DATA</sub> | SCL LOW to SDA Data Out Valid | _ | 450 | _ | 130 | ns | | t <sub>BUF</sub> | | Bus free before new transmission 500 - 300 | | _ | ns | | | | t <sub>SP</sub> | | Noise suppression time constant on SCL, SDA – 50 – | | 5 | ns | | | Figure 18. Read Bus Timing Diagram #### Notes - Notes 4. Test conditions assume signal transition time of 10 ns or less, timing reference levels of V<sub>DD</sub>/2, input pulse levels of 0 to V<sub>DD</sub>(typ), and output loading of the specified I<sub>DL</sub> and load capacitance shown in Figure 17. 5. The speed-related specifications are guaranteed characteristic points along a continuous curve of operation from DC to f<sub>SCL</sub> (max). 6. Bus Load (Cb) considerations; Cb < 500 pF for I<sup>2</sup>C clock frequency (SCL) 1 MHz; Cb < 100 pF for SCL at 3.4 MHz. 7. In Hs-mode and V<sub>DD</sub> < 2.7 V, the t<sub>HIGH</sub> (min.) spec is 100 ns. 8. In Hs-mode and V<sub>DD</sub> < 2.7 V, the t<sub>SU:DAT</sub> (min.) spec is 15 ns. 9. These parameters are guaranteed by design and are not tested. # **Power Cycle Timing** Over the Operating Range | Parameter | Description | Min | Max | Unit | |---------------------------------|--------------------------------------------------------------------|-----|-----|------| | t <sub>PU</sub> <sup>[10]</sup> | Power-up V <sub>DD</sub> (min) to first access (START condition) | 250 | - | μs | | t <sub>PD</sub> | Last access (STOP condition) to power-down (V <sub>DD</sub> (min)) | 0 | - | μs | | t <sub>VR</sub> [11, 12] | V <sub>DD</sub> power-up ramp rate | 50 | _ | µs/V | | t <sub>VF</sub> [11, 12] | V <sub>DD</sub> power-down ramp rate | 100 | _ | µs/V | | t <sub>REC</sub> [12] | Recovery time from sleep mode | _ | 400 | μs | Figure 20. Power Cycle Timing <sup>10.</sup> Applies to $V_{DD}$ > 2.7 V. When powering up to $V_{DD}$ < 2.7 V, the $t_{PU}$ limit is 500 $\mu$ s. 11. Slope measured at any point on the $V_{DD}$ waveform. 12. Guaranteed by design. # **Ordering Information** | Ordering Code | Package<br>Diagram | Package Type | Operating<br>Range | |---------------|--------------------|--------------|--------------------| | FM24V01-G | 51-85066 | 8-pin SOIC | Industrial | | FM24V01-GTR | | | | All these parts are Pb-free. Contact your local Cypress sales representative for availability of these parts. ## **Ordering Code Definitions** # **Package Diagram** Figure 21. 8-pin SOIC (150 Mils) Package Outline, 51-85066 - 1. DIMENSIONS IN INCHES[MM] MIN. MAX - PIN 1 ID IS OPTIONAL, ROUND ON SINGLE LEADFRAME RECTANGULAR ON MATRIX LEADFRAME - 3. REFERENCE JEDEC MS-012 - 4. PACKAGE WEIGHT 0.07gms 51-85066 \*G # Acronyms | Acronym | Description | |------------------|--------------------------------------------| | ACK | Acknowledge | | CMOS | Complementary Metal Oxide Semiconductor | | EIA | Electronic Industries Alliance | | I <sup>2</sup> C | Inter-Integrated Circuit | | I/O | Input/Output | | JEDEC | Joint Electron Devices Engineering Council | | LSB | Least Significant Bit | | MSB | Most Significant Bit | | NACK | No Acknowledge | | RoHS | Restriction of Hazardous Substances | | R/W | Read/Write | | SCL | Serial Clock Line | | SDA | Serial Data Access | | SOIC | Small Outline Integrated Circuit | | WP | Write Protect | # **Document Conventions** ## **Units of Measure** | Symbol | Unit of Measure | |--------|-----------------| | °C | degree Celsius | | Hz | hertz | | Kb | 1024 bit | | kHz | kilohertz | | kΩ | kilohm | | MHz | megahertz | | ΜΩ | megaohm | | μΑ | microampere | | μS | microsecond | | mA | milliampere | | ms | millisecond | | ns | nanosecond | | Ω | ohm | | % | percent | | pF | picofarad | | V | volt | | W | watt | #### **Errata** This document describes the errata for the serial I<sup>2</sup>C F-RAM FM24V01 (128-Kbit) product. Details include errata trigger conditions, scope of impact, available workarounds, and silicon revision applicability. Compare this document to the device's datasheet for a complete functional description. Contact your local Cypress Sales Representative if you have questions. You can also send your related queries directly to Cypressfram@cypress.com. #### **Part Numbers Affected** | Part Number | Device Characteristics | |-------------|-------------------------------------------------------------------------------------------------------------------| | FM24V01 | 128-Kbit (16 K $\times$ 8) Serial (I <sup>2</sup> C) F-RAM with Device ID, 2.0 V to 3.6 V, Industrial temperature | ## FM24V01 I<sup>2</sup>C F-RAM Qualification Status Production parts. #### FM24V01 Errata Summary The following table defines the errata applicability to available FM24V01 devices. | Items | Part Number | Silicon Revision | Fix Status | |------------------------------------------------------------|--------------------------|------------------|------------| | The I2C F-RAM enters Sleep mode without the STOP condition | FM24V01-G<br>FM24V01-GTR | Rev A | None. | ## 1. The I<sup>2</sup>C F-RAM enters Sleep mode without the STOP condition #### ■ Problem Definition When the I<sup>2</sup>C master sends the last Reserved Slave ID (86h) of the Sleep command sequence, as shown in Figure 22, the I<sup>2</sup>C F-RAM returns an acknowledgement (ACK) and releases the SDA line after the rising edge of the 9th clock. If this LOW to HIGH transition on the SDA line happens when the I<sup>2</sup>C clock is HIGH, it artificially generates an unintended STOP. Figure 22. I<sup>2</sup>C F-RAM Sleep Cycle #### ■ Parameters Affected None of the existing parameters are affected. #### ■ Trigger Condition(S) The $I^2C$ master sends the last Reserved Slave ID (86h) of the Sleep command and receives an ACK from the $I^2C$ F-RAM. The $I^2C$ F-RAM starts entering the Sleep mode from the 9th rising edge of the $I^2C$ clock and releases the SDA line when in the Sleep mode. The LOW to HIGH transition on the SDA line when $I^2C$ clock is HIGH generates an unintended STOP. ### ■ Scope of Impact The ongoing I<sup>2</sup>C communication can be disrupted due to unintended STOP generated by the I<sup>2</sup>C F-RAM slave. #### ■ Workaround This issue can be mitigated by implementing one of the following two methods: - ☐ The I<sup>2</sup>C master ignores any unintended STOP generated by the I<sup>2</sup>C F-RAM slave. - ☐ The I²C master latches the ACK on the 9th rising edge of the I²C clock and starts driving the SDA line LOW. This will ensure when the I²C F-RAM enters Sleep and releases the SDA line; it still remains LOW driven by the I²C master. This will prevent unintended LOW to HIGH transition when SCL is LOW. #### **■ Fix Status** This issue is applicable to all the existing $I^2C$ F-RAM parts shown in this errata. The existing parts are in production status and will continue serving with errata. There is no plan to fix this issue in the existing silicon. However, the new silicon for 128-Kbit (FM24V01A) $I^2C$ F-RAM has fixed the errata. # **Document History Page** | ocument | cument Number: 001-84459 | | | | | |---------|--------------------------|--------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Rev. | ECN No. | Submission<br>Date | Orig. of<br>Change | Description of Change | | | ** | 3902204 | 02/25/2013 | GVCH | New spec | | | *A | 3973005 | 04/18/2013 | GVCH | Updated SOIC marking scheme | | | *B | 3996669 | 05/15/2013 | GVCH | Added Appendix A - Errata for FM24V01 | | | *C | 4045469 | 06/30/2013 | GVCH | All errata items are fixed and the errata is removed. | | | *D | 4283417 | 02/18/2014 | GVCH | Converted to Cypress standard format Updated Maximum Ratings table - Removed Moisture Sensitivity Level (MSL) - Added junction temperature and latch up current Added Input leakage current (I <sub>LI</sub> ) for WP and A2-A0 Updated Data Retention and Endurance table Added Thermal Resistance table Removed Package Marking Scheme (top mark) | | | *E | 4564960 | 11/10/2014 | GVCH | Updated Functional Description: Added "For a complete list of related documentation, click here." at the end. | | | *F | 4700243 | 03/26/2015 | GVCH | Updated Package Diagram:<br>spec 51-85066 – Changed revision from *F to *G.<br>Added Errata. | | | *G | 4781037 | 05/29/2015 | GVCH | Updated Ordering Information: Fixed Typo (Replaced "001-85066" with "51-85066" in "Package Diagram column). Updated to new template. | | | *H | 4874624 | 08/06/2015 | ZSK / PSR | Updated Maximum Ratings: Removed "Maximum junction temperature". Added "Maximum accumulated storage time". Added "Ambient temperature with power applied". | | # Sales, Solutions, and Legal Information ### Worldwide Sales and Design Support Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. #### **Products** Automotive Clocks & Buffers Lighting & Power Control Memory PSoC Interface Touch Sensing USB Controllers Wireless/RF cypress.com/go/automotive cypress.com/go/clocks cypress.com/go/interface cypress.com/go/powerpsoc cypress.com/go/memory cypress.com/go/psoc cypress.com/go/touch cypress.com/go/USB cypress.com/go/wireless ### PSoC® Solutions psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP ### **Cypress Developer Community** Community | Forums | Blogs | Video | Training ### **Technical Support** cypress.com/go/support © Cypress Semiconductor Corporation, 2013-2015. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress. Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Use may be limited by and subject to the applicable Cypress software license agreement.