# FemtoClock® Crystal-to-LVDS Clock Generator DATA SHEET ### **General Description** The 844071 is a Serial ATA (SATA)/Serial Attached SCSI (SAS) Clock Generator. The 844071 uses an 18pF parallel resonant crystal over the range of 20.833MHz - 28.3MHz. For SATA/SAS applications, a 25MHz crystal is used and either 75MHz or 150MHz may be selected with the FREQ\_SEL pin. The 844071 has excellent <1ps phase jitter performance, over the 900kHz - 7.5MHz integration range. The 844071 is packaged in a small 8-pin TSSOP, making it ideal for use in systems with limited board space. ### **Features** - One differential LVDS output - Crystal oscillator interface, 18pF parallel resonant crystal (20.833MHz - 28.3MHz) - Output frequency range: 62.5MHz 170MHz - VCO range: 500MHz 680MHz - RMS phase jitter at 150MHz, using a 25MHz crystal (900kHz – 7.5MHz): 0.45ps (typical) - Full 3.3V or 2.5V operating supply - 0°C to 70°C ambient operating temperature - Available in lead-free (RoHS 6) packages **Table 1. Common Configuration Table** | | Inp | outs | | | | |-------------------------|----------|------|---|--------------------------|------------------------| | Crystal Frequency (MHz) | FREQ_SEL | М | N | Multiplication Value M/N | Output Frequency (MHz) | | 25 | 0 | 24 | 4 | 6 | 150 | | 25 | 1 | 24 | 8 | 3 | 75 | | 26.041666 | 0 | 24 | 4 | 6 | 156.25 | | 26.041666 | 1 | 24 | 8 | 3 | 78.125 | | 26.5625 | 0 | 24 | 4 | 6 | 159.375 | | 26.5625 | 1 | 24 | 8 | 3 | 79.675 | 1 ## **Block Diagram** ## Pin Assignment 8 Lead TSSOP 4.40mm x 3.0mm x 0.925mm package body **G** Package **Top View** # **Table 1. Pin Descriptions** | Number | Name | Туре | | Description | |---------|---------------------|--------|--------|-----------------------------------------------------------------------------| | 1 | $V_{DDA}$ | Power | | Analog supply pin. | | 2 | GND | Power | | Power supply ground. | | 3,<br>4 | XTAL_OUT<br>XTAL_IN | Input | | Crystal oscillator interface. XTAL_IN is the input, XTAL_OUT is the output. | | 5 | FREQ_SEL | Input | Pullup | Frequency select pin. LVCMOS/LVTTL interface levels. | | 6, 7 | nQ, Q | Output | | Differential output pair. LVDS interface levels. | | 8 | $V_{DD}$ | Power | | Core supply pin. | NOTE: Pullup refers to an internal input resistor. See Table 2, Pin Characteristics, for typical values. ## **Table 2. Pin Characteristics** | Symbol | Parameter | Test Conditions | Minimum T | ypical | Maximum | Units | |---------------------|-----------------------|-----------------|-----------|--------|---------|-------| | C <sub>IN</sub> | Input Capacitance | | | 4 | | pF | | R <sub>PULLUP</sub> | Input Pullup Resistor | | | 51 | | kΩ | ## **Absolute Maximum Ratings** NOTE: Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. | Item | Rating | |----------------------------------------------------------|---------------------------------| | Supply Voltage, V <sub>DD</sub> | 4.6V | | Inputs, V <sub>I</sub> | -0.5V to V <sub>DD</sub> + 0.5V | | Outputs, I <sub>O</sub> Continuous Current Surge Current | 10mA<br>15mA | | Package Thermal Impedance, $\theta_{JA}$ | 101.7°C/W (0 mps) | | Storage Temperature, T <sub>STG</sub> | -65°C to 150°C | ### **DC Electrical Characteristics** Table 3A. Power Supply DC Characteristics, $V_{DD} = 3.3V \pm 10\%$ , $T_A = 0$ °C to 70°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|-----------------------|-----------------|------------------------|---------|---------|-------| | $V_{DD}$ | Core Supply Voltage | | 2.97 | 3.3 | 3.63 | V | | $V_{DDA}$ | Analog Supply Voltage | | V <sub>DD</sub> – 0.12 | 3.3 | 3.63 | V | | I <sub>DD</sub> | Power Supply Current | | | | 135 | mA | | I <sub>DDA</sub> | Analog Supply Current | | | | 12 | mA | ### Table 3B. Power Supply DC Characteristics, $V_{DD} = 2.5V \pm 5\%$ , $T_A = 0$ °C to 70°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|-----------------------|-----------------|------------------------|---------|---------|-------| | $V_{DD}$ | Core Supply Voltage | | 2.375 | 2.5 | 2.625 | V | | $V_{DDA}$ | Analog Supply Voltage | | V <sub>DD</sub> – 0.12 | 2.5 | 2.625 | V | | I <sub>DD</sub> | Power Supply Current | | | | 120 | mA | | I <sub>DDA</sub> | Analog Supply Current | | | | 12 | mA | ### Table 3C. LVCMOS/LVTTL DC Characteristics, $V_{DD} = 3.3V \pm 10\%$ or $2.5V \pm 5\%$ , $T_A = 0^{\circ}C$ to $70^{\circ}C$ | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|------------------------------------|---------------------------------------------------------|---------|---------|-----------------------|-------| | ., | Input High Voltage | V <sub>DD</sub> = 3.3V | 2 | | V <sub>DD</sub> + 0.3 | V | | VIH | V <sub>IH</sub> Input High Voltage | V <sub>DD</sub> = 2.5V | 1.7 | | V <sub>DD</sub> + 0.3 | ٧ | | V | Input Low Voltage | V <sub>DD</sub> = 3.3V | -0.3 | | 0.8 | V | | $V_{IL}$ | Input Low Voltage | V <sub>DD</sub> = 2.5V | -0.3 | | 0.7 | ٧ | | I <sub>IH</sub> | Input High Current | V <sub>DD</sub> = V <sub>IN</sub> = 3.63V or 2.625V | | | 5 | μA | | I <sub>IL</sub> | Input Low Current | V <sub>DD</sub> = 3.63V or 2.625V, V <sub>IN</sub> = 0V | -150 | | | μΑ | ## Table 3D. LVDS DC Characteristics, $V_{DD}=3.3V\pm10\%,\,T_{A}=0^{\circ}C$ to $70^{\circ}C$ | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|----------------------------------|-----------------|---------|---------|---------|-------| | V <sub>OD</sub> | Differential Output Voltage | | 275 | 365 | 455 | mV | | $\Delta V_{OD}$ | V <sub>OD</sub> Magnitude Change | | | | 50 | mV | | V <sub>OS</sub> | Offset Voltage | | 1.125 | 1.3 | 1.55 | V | | $\Delta V_{OS}$ | V <sub>OS</sub> Magnitude Change | | | | 50 | mV | ## Table 3E. LVDS DC Characteristics, $V_{DD}$ = 2.5V ± 5%, $T_A$ = 0°C to 70°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|----------------------------------|-----------------|---------|---------|---------|-------| | V <sub>OD</sub> | Differential Output Voltage | | 205 | 335 | 465 | mV | | $\Delta V_{OD}$ | V <sub>OD</sub> Magnitude Change | | | | 50 | mV | | V <sub>OS</sub> | Offset Voltage | | 0.89 | 1.2 | 1.48 | V | | ΔV <sub>OS</sub> | V <sub>OS</sub> Magnitude Change | | | | 50 | mV | ### **Table 4. Crystal Characteristics** | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------------------------|-----------------|-------------|---------|---------|-------| | Mode of Oscillation | | Fundamental | | | | | Frequency | | 20.833 | | 28.3 | MHz | | Equivalent Series Resistance (ESR) | | | | 50 | Ω | | Shunt Capacitance | | | | 7 | pF | | Drive Level | | | | 1 | mW | **NOTE:** It is not recommended to overdrive the crystal input with an external clock source. ### **AC Electrical Characteristics** Table 5A. AC Characteristics, $V_{DD} = 3.3V \pm 10\%$ , $T_A = 0^{\circ}C$ to $70^{\circ}$ | Parameter | Symbol | Test Conditions | Minimum | Typical | Maximum | Units | |---------------------------------|------------------------|-----------------------------------------------|---------|---------|---------|-------| | f <sub>OUT</sub> | Output Frequency | | 62.5 | | 170 | MHz | | fi:t/(Z)) | RMS Phase Jitter, | 150MHz,<br>Integration Range: 900kHz – 7.5MHz | | 0.45 | | ps | | ηπ( <i>છ)</i> | fjit(Ø) Random; NOTE 1 | 75MHz,<br>Integration Range: 900kHz – 7.5MHz | | 0.46 | | ps | | t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time | 20% to 80% | 150 | | 400 | ps | | odc | Output Duty Cycle | | 48 | | 52 | % | NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions. For additional information, refer to the *PCI Express Application Note section* in the datasheet. NOTE 1: Refer to the Phase Noise Plot. Table 5B. AC Characteristics, $V_{DD} = 2.5 V \pm 5\%$ , $T_A = 0^{\circ} C$ to $70^{\circ}$ | Parameter | Symbol | Test Conditions | Minimum | Typical | Maximum | Units | |---------------------------------|-------------------------------------|-----------------------------------------------|---------|---------|---------|-------| | f <sub>OUT</sub> | Output Frequency | | 62.5 | | 170 | MHz | | fjit(Ø) | RMS Phase Jitter,<br>Random; NOTE 1 | 150MHz,<br>Integration Range: 900kHz – 7.5MHz | | 0.56 | | ps | | igit(Ø) | | 75MHz,<br>Integration Range: 900kHz – 7.5MHz | | 0.60 | | ps | | t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time | 20% to 80% | 150 | | 400 | ps | | odc | Output Duty Cycle | | 48 | | 52 | % | NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions. For additional information, refer to the *PCI Express Application Note section* in the datasheet. NOTE 1: Refer to the Phase Noise Plot. # Typical Phase Noise at 150MHz (3.3V) ### **Parameter Measurement Information** 3.3V LVDS Output Load Test Circuit **RMS Phase Jitter** **Output Rise/Fall Time** 2.5V LVDS Output Load Test Circuit **Output Duty Cycle/Pulse Width/Period** **Offset Voltage Setup** ## **Parameter Measurement Information, continued** **Differential Output Voltage Setup** ## **Applications Information** ### **Power Supply Filtering Technique** As in any high speed analog circuitry, the power supply pins are vulnerable to random noise. The 844071 provides separate power supplies to isolate any high switching noise from the outputs to the internal PLL. $V_{DD}$ and $V_{DDA}$ should be individually connected to the power supply plane through vias, and bypass capacitors should be used for each pin. To achieve optimum jitter performance, power supply isolation is required. Figure 1 illustrates how a $10\Omega$ resistor along with a $10\mu F$ and a $0.01\mu F$ bypass capacitor should be connected to each $V_{DDA}$ pin. Figure 1. Power Supply Filtering ### Crystal Input Interface The 844071 has been characterized with 18pF parallel resonant crystals. The capacitor values, C1 and C2, shown in *Figure 2* below were determined using a 25MHz, 18pF parallel resonant crystal and were chosen to minimize the ppm error. The optimum C1 and C2 values can be slightly adjusted for different board layouts. Figure 2. Crystal Input Interface #### **LVDS Driver Termination** For a general LVDS interface, the recommended value for the termination impedance $(Z_T)$ is between $90\Omega$ and $132\Omega$ . The actual value should be selected to match the differential impedance $(Z_0)$ of your transmission line. A typical point-to-point LVDS design uses a $100\Omega$ parallel resistor at the receiver and a $100\Omega$ differential transmission-line environment. In order to avoid any transmission-line reflection issues, the components should be surface mounted and must be placed as close to the receiver as possible. IDT offers a full line of LVDS compliant devices with two types of output structures: current source and voltage source. The standard termination schematic as shown in *Figure 3A* can be used with either type of output structure. *Figure 3B*, which can also be used with both output types, is an optional termination with center tap capacitance to help filter common mode noise. The capacitor value should be approximately 50pF. If using a non-standard termination, it is recommended to contact IDT and confirm if the output structure is current source or voltage source type. In addition, since these outputs are LVDS compatible, the input receiver's amplitude and common-mode input range should be verified for compatibility with the output. **LVDS Termination** ### **Power Considerations** This section provides information on power dissipation and junction temperature for the 844071. Equations and example calculations are also provided. #### 1. Power Dissipation. The total power dissipation for the 844071 is the sum of the core power plus the analog power plus the power dissipated in the load(s). The following is the power dissipation for $V_{DD} = 3.3V + 10\% = 3.63V$ , which gives worst case results. • Power (core)<sub>MAX</sub> = $V_{DD\_MAX}$ \* ( $I_{DD\_MAX}$ + $I_{DDA\_MAX}$ ) = 3.63V \* (135mA + 12mA) = **533.61mW** #### 2. Junction Temperature. Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad directly affects the reliability of the device. The maximum recommended junction temperature is 125°C. Limiting the internal transistor junction temperature, Tj, to 125°C ensures that the bond wire and bond pad temperature remains below 125°C. The equation for Tj is as follows: Tj = $\theta_{JA}$ \* Pd\_total + T<sub>A</sub> Tj = Junction Temperature $\theta_{JA}$ = Junction-to-Ambient Thermal Resistance Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above) T<sub>A</sub> = Ambient Temperature In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance $\theta_{JA}$ must be used. Assuming a moderate air flow of 1 meter per second and a multi-layer board, the appropriate value is 90.5°C/W per Table 6 below. Therefore, Tj for an ambient temperature of 70°C with all outputs switching is: $70^{\circ}\text{C} + 0.533\text{W} * 90.5^{\circ}\text{C/W} = 118.3^{\circ}\text{C}$ . This is below the limit of $125^{\circ}\text{C}$ . This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow and the type of board (multi-layer). Table 6. Thermal Resistance $\theta_{JA}$ for 8 Lead TSSOP, Forced Convection | $\theta_{JA}$ by Velocity | | | | |---------------------------------------------|-----------|------|------| | Meters per Second | 0 | 1 | 2.5 | | Multi-Layer PCB, JEDEC Standard Test Boards | 101.7°C/W | 90.5 | 89.8 | ## **Reliability Information** Table 7. $\theta_{\mbox{\scriptsize JA}}$ vs. Air Flow Table for a 8 Lead TSSOP | $ heta_{\sf JA}$ vs. Air Flow | | | | |---------------------------------------------|-----------|------|------| | Meters per Second | 0 | 1 | 2.5 | | Multi-Layer PCB, JEDEC Standard Test Boards | 101.7°C/W | 90.5 | 89.8 | ### **Transistor Count** The transistor count for 844071 is: 2533 ## **Package Outline and Package Dimensions** Package Outline - G Suffix for 8 Lead TSSOP **Table 8. Package Dimensions** | All Dimensions in Millimeters | | | | |-------------------------------|-----------------|------|--| | Symbol | Minimum Maximum | | | | N | 8 | | | | Α | | 1.20 | | | A1 | 0.05 | 0.15 | | | A2 | 0.80 | 1.05 | | | b | 0.19 | 0.30 | | | С | 0.09 | 0.20 | | | D | 2.90 | 3.10 | | | E | 6.40 Basic | | | | E1 | 4.30 | 4.50 | | | е | 0.65 Basic | | | | L | 0.45 | 0.75 | | | α | 0° | 8° | | | aaa | | 0.10 | | Reference Document: JEDEC Publication 95, MO-153 # **Ordering Information** ## **Table 9. Ordering Information** | Part/Order Number | Marking | Package | Shipping Packaging | Temperature | |-------------------|---------|--------------------------|--------------------|-------------| | 844071AGLF | 071AL | "Lead-Free" 8 Lead TSSOP | Tube | 0°C to 70°C | | 844071AGLFT | 071AL | "Lead-Free" 8 Lead TSSOP | Tape & Reel | 0°C to 70°C | NOTE: Parts that are ordered with an "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant. # **Revision History Sheet** | Rev | Table | Page | Description of Change | Date | |-----|-----------|---------|------------------------------------------------------------------------------------------------------------|----------| | Α | Т8 | 9<br>13 | Added LVCMOS to XTAL Interface section. Ordering Information Table - added lead-free marking. | 9/26/07 | | | | | Updated datasheet format. | | | | T3A - T3B | 1 | Pin Assignment - corrected pin 1 from V <sub>DD</sub> to V <sub>DDA</sub> . | | | | T5A - T5B | 3 | Power Supply Tables - corrected Parameter Column for I <sub>DDA</sub> from <i>Power</i> to <i>Analog</i> . | | | | T4 | 4 | Crystal Characteristics Table - added note. | | | | | 5 | AC Characteristic Tables - added general note. | | | | | 7 | Parameter Measurement Information - Output Load Test Circuit drawings and Output Rise/Fall Time drawing. | | | _ | _ | 9 | Deleted application note, LVCMOS to XTAL Interface. | 40/40/40 | | В | | | Updated application note, LVDS Driver Termination. | 10/10/12 | | | | 11 | Power Considerations - updated <i>Junction Temperature</i> paragraph. | | | | Т8 | 12 | Package Dimensions - corrected A1 min. spec from 0.5 to 0.05. | | | | Т9 | 13 | Ordering Information - Part/Order Number column: deleted "ICS" prefix; Shipping | | | | | 14 | Packaging column: deleted Tape & Reel count. | | | | | 14 | Deleted disclaimer and updated contact page disclaimer. | | | | | | Updated header/footer format. | | | - | Т9 | 12 | Ordering Information - removed leaded devices. | 44/47/45 | | В | | | Updated data sheet format. | 11/17/15 | **Corporate Headquarters** 6024 Silver Creek Valley Road San Jose, CA 95138 USA Sales 1-800-345-7015 or 408-284-8200 Fax: 408-284-2775 www.IDT.com **Tech Support** email: clocks@idt.com DISCLAIMER Integrated Device Technology, Inc. (IDT) and its subsidiaries reserve the right to modify the products and/or specifications described herein at any time and at IDT's sole discretion. All information in this document, including descriptions of product features and performance, is subject to change without notice. Performance specifications and the operating parameters of the described products are determined in the independent state and are not guaranteed to perform the same way when installed in customer products. The information contained herein is provided without representation or warranty of any kind, whether express or implied, including, but not limited to, the suitability of IDT's products for any particular purpose, an implied warranty of merchantability, or non-infringement of the intellectual property rights of others. This document is presented only as a guide and does not convey any license under intellectual property rights of IDT or any third parties. DT's products are not intended for use in applications involving extreme environmental conditions or in life support systems or similar devices where the failure or malfunction of an IDT product can be reasonably expected to significantly affect the health or safety of users. Anyone using an IDT product in such a manner does so at their own risk, absent an express, written agreement by IDT. While the information presented herein has been checked for both accuracy and reliability, Integrated Device Technology (IDT) assumes no responsibility for either its use or for the infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial applications. Any other applications, such as those requiring extended temperature ranges, high reliability or other extraordinary environmental requirements are not recommended without additional processing by IDT. IDT reserves the right to change any circuitry or specifications without notice. IDT does not authorize or warrant any IDT product for use in life support devices or critical medical instruments. Integrated Device Technology, IDT and the IDT logo are registered trademarks of IDT. Product specification subject to change without notice. Other trademarks and service marks used herein, including protected names, logos and designs, are the property of IDT or their respective third party owners. Copyright ©2015 Integrated Device Technology, Inc.. All rights reserved.